i915_gem_execbuffer.c 32.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37 38 39 40 41 42 43 44 45
struct eb_objects {
	int and;
	struct hlist_head buckets[0];
};

static struct eb_objects *
eb_create(int size)
{
	struct eb_objects *eb;
	int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
46
	BUILD_BUG_ON(!is_power_of_2(PAGE_SIZE / sizeof(struct hlist_head)));
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	while (count > size)
		count >>= 1;
	eb = kzalloc(count*sizeof(struct hlist_head) +
		     sizeof(struct eb_objects),
		     GFP_KERNEL);
	if (eb == NULL)
		return eb;

	eb->and = count - 1;
	return eb;
}

static void
eb_reset(struct eb_objects *eb)
{
	memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
}

static void
eb_add_object(struct eb_objects *eb, struct drm_i915_gem_object *obj)
{
	hlist_add_head(&obj->exec_node,
		       &eb->buckets[obj->exec_handle & eb->and]);
}

static struct drm_i915_gem_object *
eb_get_object(struct eb_objects *eb, unsigned long handle)
{
	struct hlist_head *head;
	struct hlist_node *node;
	struct drm_i915_gem_object *obj;

	head = &eb->buckets[handle & eb->and];
	hlist_for_each(node, head) {
		obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
		if (obj->exec_handle == handle)
			return obj;
	}

	return NULL;
}

static void
eb_destroy(struct eb_objects *eb)
{
	kfree(eb);
}

95 96 97
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
	return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
98
		!obj->map_and_fenceable ||
99 100 101
		obj->cache_level != I915_CACHE_NONE);
}

102 103
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
104
				   struct eb_objects *eb,
105 106 107 108
				   struct drm_i915_gem_relocation_entry *reloc)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
109
	struct drm_i915_gem_object *target_i915_obj;
110 111 112
	uint32_t target_offset;
	int ret = -EINVAL;

113 114 115
	/* we've already hold a reference to all valid objects */
	target_obj = &eb_get_object(eb, reloc->target_handle)->base;
	if (unlikely(target_obj == NULL))
116 117
		return -ENOENT;

118 119
	target_i915_obj = to_intel_bo(target_obj);
	target_offset = target_i915_obj->gtt_offset;
120

121 122 123 124 125 126 127 128 129 130
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
	    !target_i915_obj->has_global_gtt_mapping)) {
		i915_gem_gtt_bind_object(target_i915_obj,
					 target_i915_obj->cache_level);
	}

131
	/* Validate that the target is in a valid r/w GPU domain */
132
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
133
		DRM_DEBUG("reloc with multiple write domains: "
134 135 136 137 138 139
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
140
		return ret;
141
	}
142 143
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
144
		DRM_DEBUG("reloc with read/write non-GPU domains: "
145 146 147 148 149 150
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
151
		return ret;
152
	}
153 154
	if (unlikely(reloc->write_domain && target_obj->pending_write_domain &&
		     reloc->write_domain != target_obj->pending_write_domain)) {
155
		DRM_DEBUG("Write domain conflict: "
156 157 158 159 160 161
			  "obj %p target %d offset %d "
			  "new %08x old %08x\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->write_domain,
			  target_obj->pending_write_domain);
162
		return ret;
163 164 165 166 167 168 169 170 171
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
172
		return 0;
173 174

	/* Check that the relocation address is valid... */
175
	if (unlikely(reloc->offset > obj->base.size - 4)) {
176
		DRM_DEBUG("Relocation beyond object bounds: "
177 178 179 180
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
181
		return ret;
182
	}
183
	if (unlikely(reloc->offset & 3)) {
184
		DRM_DEBUG("Relocation not 4-byte aligned: "
185 186 187
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
188
		return ret;
189 190
	}

191 192 193 194
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

195
	reloc->delta += target_offset;
196
	if (use_cpu_reloc(obj)) {
197 198 199
		uint32_t page_offset = reloc->offset & ~PAGE_MASK;
		char *vaddr;

200 201 202 203
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
		if (ret)
			return ret;

204 205
		vaddr = kmap_atomic(i915_gem_object_get_page(obj,
							     reloc->offset >> PAGE_SHIFT));
206 207 208 209 210 211 212
		*(uint32_t *)(vaddr + page_offset) = reloc->delta;
		kunmap_atomic(vaddr);
	} else {
		struct drm_i915_private *dev_priv = dev->dev_private;
		uint32_t __iomem *reloc_entry;
		void __iomem *reloc_page;

213 214 215 216 217
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ret;

		ret = i915_gem_object_put_fence(obj);
218
		if (ret)
219
			return ret;
220 221 222 223 224 225 226 227 228 229 230 231 232 233

		/* Map the page containing the relocation we're going to perform.  */
		reloc->offset += obj->gtt_offset;
		reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
						      reloc->offset & PAGE_MASK);
		reloc_entry = (uint32_t __iomem *)
			(reloc_page + (reloc->offset & ~PAGE_MASK));
		iowrite32(reloc->delta, reloc_entry);
		io_mapping_unmap_atomic(reloc_page);
	}

	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

234
	return 0;
235 236 237 238
}

static int
i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
239
				    struct eb_objects *eb)
240
{
241 242
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
243
	struct drm_i915_gem_relocation_entry __user *user_relocs;
244
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
245
	int remain, ret;
246 247 248

	user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;

249 250 251 252 253 254 255 256 257
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
258 259
			return -EFAULT;

260 261
		do {
			u64 offset = r->presumed_offset;
262

263 264 265 266 267 268 269 270 271 272 273 274 275 276
			ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
277 278 279
	}

	return 0;
280
#undef N_RELOC
281 282 283 284
}

static int
i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
285
					 struct eb_objects *eb,
286 287
					 struct drm_i915_gem_relocation_entry *relocs)
{
288
	const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
289 290 291
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
292
		ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
293 294 295 296 297 298 299 300 301
		if (ret)
			return ret;
	}

	return 0;
}

static int
i915_gem_execbuffer_relocate(struct drm_device *dev,
302
			     struct eb_objects *eb,
303
			     struct list_head *objects)
304
{
305
	struct drm_i915_gem_object *obj;
306 307 308 309 310 311 312 313 314 315
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
316
	list_for_each_entry(obj, objects, exec_list) {
317
		ret = i915_gem_execbuffer_relocate_object(obj, eb);
318
		if (ret)
319
			break;
320
	}
321
	pagefault_enable();
322

323
	return ret;
324 325
}

326 327
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
328

329 330 331 332 333 334 335
static int
need_reloc_mappable(struct drm_i915_gem_object *obj)
{
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
	return entry->relocation_count && !use_cpu_reloc(obj);
}

336
static int
337 338
i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
				   struct intel_ring_buffer *ring)
339
{
340
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
341 342 343 344 345 346 347 348 349
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	bool need_fence, need_mappable;
	int ret;

	need_fence =
		has_fenced_gpu_access &&
		entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
		obj->tiling_mode != I915_TILING_NONE;
350
	need_mappable = need_fence || need_reloc_mappable(obj);
351

352
	ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
353 354 355
	if (ret)
		return ret;

356 357
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

358 359
	if (has_fenced_gpu_access) {
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
360
			ret = i915_gem_object_get_fence(obj);
361
			if (ret)
362
				return ret;
363

364
			if (i915_gem_object_pin_fence(obj))
365
				entry->flags |= __EXEC_OBJECT_HAS_FENCE;
366

367
			obj->pending_fenced_gpu_access = true;
368 369 370
		}
	}

371 372 373 374 375 376 377 378
	/* Ensure ppgtt mapping exists if needed */
	if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
				       obj, obj->cache_level);

		obj->has_aliasing_ppgtt_mapping = 1;
	}

379 380
	entry->offset = obj->gtt_offset;
	return 0;
381
}
382

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
static void
i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
{
	struct drm_i915_gem_exec_object2 *entry;

	if (!obj->gtt_space)
		return;

	entry = obj->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
		i915_gem_object_unpin(obj);

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
400 401
}

402
static int
403
i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
404
			    struct drm_file *file,
405
			    struct list_head *objects)
406
{
407
	struct drm_i915_gem_object *obj;
408
	struct list_head ordered_objects;
409 410
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425

	INIT_LIST_HEAD(&ordered_objects);
	while (!list_empty(objects)) {
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

		obj = list_first_entry(objects,
				       struct drm_i915_gem_object,
				       exec_list);
		entry = obj->exec_entry;

		need_fence =
			has_fenced_gpu_access &&
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
426
		need_mappable = need_fence || need_reloc_mappable(obj);
427 428 429 430 431

		if (need_mappable)
			list_move(&obj->exec_list, &ordered_objects);
		else
			list_move_tail(&obj->exec_list, &ordered_objects);
432 433 434

		obj->base.pending_read_domains = 0;
		obj->base.pending_write_domain = 0;
435
		obj->pending_fenced_gpu_access = false;
436 437
	}
	list_splice(&ordered_objects, objects);
438 439 440 441 442 443 444 445 446 447

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
448
	 * This avoid unnecessary unbinding of later objects in order to make
449 450 451 452
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
453
		int ret = 0;
454 455

		/* Unbind any ill-fitting objects or pin. */
456
		list_for_each_entry(obj, objects, exec_list) {
457
			struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
458
			bool need_fence, need_mappable;
459

460
			if (!obj->gtt_space)
461 462 463
				continue;

			need_fence =
464
				has_fenced_gpu_access &&
465 466
				entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
				obj->tiling_mode != I915_TILING_NONE;
467
			need_mappable = need_fence || need_reloc_mappable(obj);
468 469 470 471 472

			if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
			    (need_mappable && !obj->map_and_fenceable))
				ret = i915_gem_object_unbind(obj);
			else
473
				ret = i915_gem_execbuffer_reserve_object(obj, ring);
474
			if (ret)
475 476 477 478
				goto err;
		}

		/* Bind fresh objects */
479
		list_for_each_entry(obj, objects, exec_list) {
480 481
			if (obj->gtt_space)
				continue;
482

483 484 485
			ret = i915_gem_execbuffer_reserve_object(obj, ring);
			if (ret)
				goto err;
486 487
		}

488 489 490
err:		/* Decrement pin count for bound objects */
		list_for_each_entry(obj, objects, exec_list)
			i915_gem_execbuffer_unreserve_object(obj);
491

C
Chris Wilson 已提交
492
		if (ret != -ENOSPC || retry++)
493 494
			return ret;

C
Chris Wilson 已提交
495
		ret = i915_gem_evict_everything(ring->dev);
496 497 498 499 500 501 502 503
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
				  struct drm_file *file,
504
				  struct intel_ring_buffer *ring,
505
				  struct list_head *objects,
506
				  struct eb_objects *eb,
507
				  struct drm_i915_gem_exec_object2 *exec,
508 509 510
				  int count)
{
	struct drm_i915_gem_relocation_entry *reloc;
511
	struct drm_i915_gem_object *obj;
512
	int *reloc_offset;
513 514
	int i, total, ret;

515
	/* We may process another execbuffer during the unlock... */
516
	while (!list_empty(objects)) {
517 518 519 520 521 522 523
		obj = list_first_entry(objects,
				       struct drm_i915_gem_object,
				       exec_list);
		list_del_init(&obj->exec_list);
		drm_gem_object_unreference(&obj->base);
	}

524 525 526 527
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
528
		total += exec[i].relocation_count;
529

530
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
531
	reloc = drm_malloc_ab(total, sizeof(*reloc));
532 533 534
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
535 536 537 538 539 540 541 542
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;

543
		user_relocs = (void __user *)(uintptr_t)exec[i].relocs_ptr;
544 545

		if (copy_from_user(reloc+total, user_relocs,
546
				   exec[i].relocation_count * sizeof(*reloc))) {
547 548 549 550 551
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

552
		reloc_offset[i] = total;
553
		total += exec[i].relocation_count;
554 555 556 557 558 559 560 561
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

562 563 564 565 566
	/* reacquire the objects */
	eb_reset(eb);
	for (i = 0; i < count; i++) {
		obj = to_intel_bo(drm_gem_object_lookup(dev, file,
							exec[i].handle));
567
		if (&obj->base == NULL) {
568
			DRM_DEBUG("Invalid object handle %d at index %d\n",
569 570 571 572 573 574 575
				   exec[i].handle, i);
			ret = -ENOENT;
			goto err;
		}

		list_add_tail(&obj->exec_list, objects);
		obj->exec_handle = exec[i].handle;
576
		obj->exec_entry = &exec[i];
577 578 579
		eb_add_object(eb, obj);
	}

580
	ret = i915_gem_execbuffer_reserve(ring, file, objects);
581 582 583
	if (ret)
		goto err;

584
	list_for_each_entry(obj, objects, exec_list) {
585
		int offset = obj->exec_entry - exec;
586
		ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
587
							       reloc + reloc_offset[offset]);
588 589 590 591 592 593 594 595 596 597 598 599
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
600
	drm_free_large(reloc_offset);
601 602 603
	return ret;
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
static int
i915_gem_execbuffer_wait_for_flips(struct intel_ring_buffer *ring, u32 flips)
{
	u32 plane, flip_mask;
	int ret;

	/* Check for any pending flips. As we only maintain a flip queue depth
	 * of 1, we can simply insert a WAIT for the next display flip prior
	 * to executing the batch and avoid stalling the CPU.
	 */

	for (plane = 0; flips >> plane; plane++) {
		if (((flips >> plane) & 1) == 0)
			continue;

		if (plane)
			flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
		else
			flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;

		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;

		intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	}

	return 0;
}

636
static int
637 638
i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
				struct list_head *objects)
639
{
640
	struct drm_i915_gem_object *obj;
641 642
	uint32_t flush_domains = 0;
	uint32_t flips = 0;
643
	int ret;
644

645 646
	list_for_each_entry(obj, objects, exec_list) {
		ret = i915_gem_object_sync(obj, ring);
647 648
		if (ret)
			return ret;
649 650 651 652 653 654 655 656

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
			i915_gem_clflush_object(obj);

		if (obj->base.pending_write_domain)
			flips |= atomic_read(&obj->pending_flip);

		flush_domains |= obj->base.write_domain;
657 658
	}

659 660
	if (flips) {
		ret = i915_gem_execbuffer_wait_for_flips(ring, flips);
661 662
		if (ret)
			return ret;
663 664
	}

665
	if (flush_domains & I915_GEM_DOMAIN_CPU)
666
		i915_gem_chipset_flush(ring->dev);
667 668 669 670

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

671 672 673
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
674
	return intel_ring_invalidate_all_caches(ring);
675 676
}

677 678
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
679
{
680
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
}

static int
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
{
	int i;

	for (i = 0; i < count; i++) {
		char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
		int length; /* limited by fault_in_pages_readable() */

		/* First check for malicious input causing overflow */
		if (exec[i].relocation_count >
		    INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
			return -EINVAL;

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
		if (!access_ok(VERIFY_READ, ptr, length))
			return -EFAULT;

		/* we may also need to update the presumed offsets */
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

707
		if (fault_in_multipages_readable(ptr, length))
708 709 710 711 712 713
			return -EFAULT;
	}

	return 0;
}

714 715
static void
i915_gem_execbuffer_move_to_active(struct list_head *objects,
716 717
				   struct intel_ring_buffer *ring,
				   u32 seqno)
718 719 720 721
{
	struct drm_i915_gem_object *obj;

	list_for_each_entry(obj, objects, exec_list) {
722 723
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
724

725 726 727 728
		obj->base.read_domains = obj->base.pending_read_domains;
		obj->base.write_domain = obj->base.pending_write_domain;
		obj->fenced_gpu_access = obj->pending_fenced_gpu_access;

729
		i915_gem_object_move_to_active(obj, ring, seqno);
730 731
		if (obj->base.write_domain) {
			obj->dirty = 1;
732
			obj->last_write_seqno = seqno;
733
			if (obj->pin_count) /* check for potential scanout */
734
				intel_mark_fb_busy(obj);
735 736
		}

C
Chris Wilson 已提交
737
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
738 739 740
	}
}

741 742
static void
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
743
				    struct drm_file *file,
744 745
				    struct intel_ring_buffer *ring)
{
746 747
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
748

749
	/* Add a breadcrumb for the completion of the batch buffer */
750
	(void)i915_add_request(ring, file, NULL);
751
}
752

753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
			    struct intel_ring_buffer *ring)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret, i;

	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
		return 0;

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

778 779 780 781
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
782
		       struct drm_i915_gem_exec_object2 *exec)
783 784
{
	drm_i915_private_t *dev_priv = dev->dev_private;
785
	struct list_head objects;
786
	struct eb_objects *eb;
787 788 789
	struct drm_i915_gem_object *batch_obj;
	struct drm_clip_rect *cliprects = NULL;
	struct intel_ring_buffer *ring;
790
	u32 ctx_id = i915_execbuffer2_get_context_id(*args);
791
	u32 exec_start, exec_len;
792
	u32 seqno;
793
	u32 mask;
794
	u32 flags;
795
	int ret, mode, i;
796

797
	if (!i915_gem_check_execbuffer(args)) {
798
		DRM_DEBUG("execbuf with invalid offset/length\n");
799 800 801 802
		return -EINVAL;
	}

	ret = validate_exec_list(exec, args->buffer_count);
803 804 805
	if (ret)
		return ret;

806 807 808 809 810 811 812 813
	flags = 0;
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

		flags |= I915_DISPATCH_SECURE;
	}

814 815 816
	switch (args->flags & I915_EXEC_RING_MASK) {
	case I915_EXEC_DEFAULT:
	case I915_EXEC_RENDER:
817
		ring = &dev_priv->ring[RCS];
818 819
		break;
	case I915_EXEC_BSD:
820
		ring = &dev_priv->ring[VCS];
821 822 823 824 825
		if (ctx_id != 0) {
			DRM_DEBUG("Ring %s doesn't support contexts\n",
				  ring->name);
			return -EPERM;
		}
826 827
		break;
	case I915_EXEC_BLT:
828
		ring = &dev_priv->ring[BCS];
829 830 831 832 833
		if (ctx_id != 0) {
			DRM_DEBUG("Ring %s doesn't support contexts\n",
				  ring->name);
			return -EPERM;
		}
834 835
		break;
	default:
836
		DRM_DEBUG("execbuf with unknown ring: %d\n",
837 838 839
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
840 841 842 843 844
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
845

846
	mode = args->flags & I915_EXEC_CONSTANTS_MASK;
847
	mask = I915_EXEC_CONSTANTS_MASK;
848 849 850 851 852 853 854 855 856 857 858 859
	switch (mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (ring == &dev_priv->ring[RCS] &&
		    mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4)
				return -EINVAL;

			if (INTEL_INFO(dev)->gen > 5 &&
			    mode == I915_EXEC_CONSTANTS_REL_SURFACE)
				return -EINVAL;
860 861 862 863

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
864 865 866
		}
		break;
	default:
867
		DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
868 869 870
		return -EINVAL;
	}

871
	if (args->buffer_count < 1) {
872
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
873 874 875 876
		return -EINVAL;
	}

	if (args->num_cliprects != 0) {
877
		if (ring != &dev_priv->ring[RCS]) {
878
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
879 880 881
			return -EINVAL;
		}

882 883 884 885 886
		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

887 888 889 890 891
		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}
892

893
		cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
894 895 896 897 898 899
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto pre_mutex_err;
		}

900 901 902 903
		if (copy_from_user(cliprects,
				     (struct drm_clip_rect __user *)(uintptr_t)
				     args->cliprects_ptr,
				     sizeof(*cliprects)*args->num_cliprects)) {
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
			ret = -EFAULT;
			goto pre_mutex_err;
		}
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

	if (dev_priv->mm.suspended) {
		mutex_unlock(&dev->struct_mutex);
		ret = -EBUSY;
		goto pre_mutex_err;
	}

919 920 921 922 923 924 925
	eb = eb_create(args->buffer_count);
	if (eb == NULL) {
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

926
	/* Look up object handles */
927
	INIT_LIST_HEAD(&objects);
928 929 930
	for (i = 0; i < args->buffer_count; i++) {
		struct drm_i915_gem_object *obj;

931 932
		obj = to_intel_bo(drm_gem_object_lookup(dev, file,
							exec[i].handle));
933
		if (&obj->base == NULL) {
934
			DRM_DEBUG("Invalid object handle %d at index %d\n",
935
				   exec[i].handle, i);
936 937 938 939 940
			/* prevent error path from reading uninitialized data */
			ret = -ENOENT;
			goto err;
		}

941
		if (!list_empty(&obj->exec_list)) {
942
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
943
				   obj, exec[i].handle, i);
944 945 946
			ret = -EINVAL;
			goto err;
		}
947 948

		list_add_tail(&obj->exec_list, &objects);
949
		obj->exec_handle = exec[i].handle;
950
		obj->exec_entry = &exec[i];
951
		eb_add_object(eb, obj);
952 953
	}

954 955 956 957 958
	/* take note of the batch buffer before we might reorder the lists */
	batch_obj = list_entry(objects.prev,
			       struct drm_i915_gem_object,
			       exec_list);

959
	/* Move the objects en-masse into the GTT, evicting if necessary. */
960
	ret = i915_gem_execbuffer_reserve(ring, file, &objects);
961 962 963 964
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
965
	ret = i915_gem_execbuffer_relocate(dev, eb, &objects);
966 967
	if (ret) {
		if (ret == -EFAULT) {
968
			ret = i915_gem_execbuffer_relocate_slow(dev, file, ring,
969 970
								&objects, eb,
								exec,
971 972 973 974 975 976 977 978 979
								args->buffer_count);
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
980
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
981 982 983 984 985
		ret = -EINVAL;
		goto err;
	}
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

986 987 988 989 990 991 992
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
	 * hsw should have this fixed, but let's be paranoid and do it
	 * unconditionally for now. */
	if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);

993 994
	ret = i915_gem_execbuffer_move_to_gpu(ring, &objects);
	if (ret)
995 996
		goto err;

C
Chris Wilson 已提交
997
	seqno = i915_gem_next_request_seqno(ring);
998
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++) {
999 1000 1001 1002 1003
		if (seqno < ring->sync_seqno[i]) {
			/* The GPU can not handle its semaphore value wrapping,
			 * so every billion or so execbuffers, we need to stall
			 * the GPU in order to reset the counters.
			 */
1004
			ret = i915_gpu_idle(dev);
1005 1006
			if (ret)
				goto err;
1007
			i915_gem_retire_requests(dev);
1008 1009 1010 1011 1012

			BUG_ON(ring->sync_seqno[i]);
		}
	}

1013 1014 1015 1016
	ret = i915_switch_context(ring, file, ctx_id);
	if (ret)
		goto err;

1017 1018 1019 1020 1021 1022 1023 1024 1025
	if (ring == &dev_priv->ring[RCS] &&
	    mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
				goto err;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
1026
		intel_ring_emit(ring, mask << 16 | mode);
1027 1028 1029 1030 1031
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = mode;
	}

1032 1033 1034 1035 1036 1037
	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto err;
	}

1038
	trace_i915_gem_ring_dispatch(ring, seqno, flags);
C
Chris Wilson 已提交
1039

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
	exec_start = batch_obj->gtt_offset + args->batch_start_offset;
	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
			ret = i915_emit_box(dev, &cliprects[i],
					    args->DR1, args->DR4);
			if (ret)
				goto err;

			ret = ring->dispatch_execbuffer(ring,
1050 1051
							exec_start, exec_len,
							flags);
1052 1053 1054 1055
			if (ret)
				goto err;
		}
	} else {
1056 1057 1058
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
						flags);
1059 1060 1061
		if (ret)
			goto err;
	}
1062

1063
	i915_gem_execbuffer_move_to_active(&objects, ring, seqno);
1064
	i915_gem_execbuffer_retire_commands(dev, file, ring);
1065 1066

err:
1067
	eb_destroy(eb);
1068 1069 1070 1071 1072 1073 1074 1075
	while (!list_empty(&objects)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       exec_list);
		list_del_init(&obj->exec_list);
		drm_gem_object_unreference(&obj->base);
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	}

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
	kfree(cliprects);
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1100
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1101 1102 1103 1104 1105 1106 1107
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1108
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1109 1110 1111 1112 1113 1114
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1115
			     (void __user *)(uintptr_t)args->buffers_ptr,
1116 1117
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1118
		DRM_DEBUG("copy %d exec entries failed %d\n",
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1146
	i915_execbuffer2_set_context_id(exec2, 0);
1147 1148 1149 1150 1151 1152 1153

	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		for (i = 0; i < args->buffer_count; i++)
			exec_list[i].offset = exec2_list[i].offset;
		/* ... and back out to userspace */
1154
		ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
1155 1156 1157 1158
				   exec_list,
				   sizeof(*exec_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1159
			DRM_DEBUG("failed to copy %d exec entries "
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1178 1179
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1180
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1181 1182 1183
		return -EINVAL;
	}

1184 1185 1186 1187 1188
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
			     GFP_KERNEL | __GFP_NOWARN | __GFP_NORETRY);
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1189
	if (exec2_list == NULL) {
1190
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1191 1192 1193 1194 1195 1196 1197 1198
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1199
		DRM_DEBUG("copy %d exec entries failed %d\n",
1200 1201 1202 1203 1204 1205 1206 1207
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1208
		ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
1209 1210 1211 1212
				   exec2_list,
				   sizeof(*exec2_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1213
			DRM_DEBUG("failed to copy %d exec entries "
1214 1215 1216 1217 1218 1219 1220 1221
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec2_list);
	return ret;
}