pciehp_hpc.c 29.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
33 34 35
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
36
#include <linux/pci.h>
A
Andrew Morton 已提交
37
#include <linux/interrupt.h>
38
#include <linux/time.h>
A
Andrew Morton 已提交
39

L
Linus Torvalds 已提交
40 41 42
#include "../pci.h"
#include "pciehp.h"

K
Kenji Kaneshige 已提交
43 44
static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);

L
Linus Torvalds 已提交
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
struct ctrl_reg {
	u8 cap_id;
	u8 nxt_ptr;
	u16 cap_reg;
	u32 dev_cap;
	u16 dev_ctrl;
	u16 dev_status;
	u32 lnk_cap;
	u16 lnk_ctrl;
	u16 lnk_status;
	u32 slot_cap;
	u16 slot_ctrl;
	u16 slot_status;
	u16 root_ctrl;
	u16 rsvp;
	u32 root_status;
} __attribute__ ((packed));

/* offsets to the controller registers based on the above structure layout */
enum ctrl_offsets {
	PCIECAPID	=	offsetof(struct ctrl_reg, cap_id),
	NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr),
	CAPREG		=	offsetof(struct ctrl_reg, cap_reg),
	DEVCAP		=	offsetof(struct ctrl_reg, dev_cap),
	DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl),
	DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status),
	LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap),
	LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl),
	LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status),
	SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap),
	SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl),
	SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status),
	ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl),
	ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status),
};

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
}
L
Linus Torvalds 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131

/* Field definitions in PCI Express Capabilities Register */
#define CAP_VER			0x000F
#define DEV_PORT_TYPE		0x00F0
#define SLOT_IMPL		0x0100
#define MSG_NUM			0x3E00

/* Device or Port Type */
#define NAT_ENDPT		0x00
#define LEG_ENDPT		0x01
#define ROOT_PORT		0x04
#define UP_STREAM		0x05
#define	DN_STREAM		0x06
#define PCIE_PCI_BRDG		0x07
#define PCI_PCIE_BRDG		0x10

/* Field definitions in Device Capabilities Register */
#define DATTN_BUTTN_PRSN	0x1000
#define DATTN_LED_PRSN		0x2000
#define DPWR_LED_PRSN		0x4000

/* Field definitions in Link Capabilities Register */
#define MAX_LNK_SPEED		0x000F
#define MAX_LNK_WIDTH		0x03F0

/* Link Width Encoding */
#define LNK_X1		0x01
#define LNK_X2		0x02
132
#define LNK_X4		0x04
L
Linus Torvalds 已提交
133 134
#define LNK_X8		0x08
#define LNK_X12		0x0C
135
#define LNK_X16		0x10
L
Linus Torvalds 已提交
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
#define LNK_X32		0x20

/*Field definitions of Link Status Register */
#define LNK_SPEED	0x000F
#define NEG_LINK_WD	0x03F0
#define LNK_TRN_ERR	0x0400
#define	LNK_TRN		0x0800
#define SLOT_CLK_CONF	0x1000

/* Field definitions in Slot Capabilities Register */
#define ATTN_BUTTN_PRSN	0x00000001
#define	PWR_CTRL_PRSN	0x00000002
#define MRL_SENS_PRSN	0x00000004
#define ATTN_LED_PRSN	0x00000008
#define PWR_LED_PRSN	0x00000010
#define HP_SUPR_RM_SUP	0x00000020
#define HP_CAP		0x00000040
#define SLOT_PWR_VALUE	0x000003F8
#define SLOT_PWR_LIMIT	0x00000C00
#define PSN		0xFFF80000	/* PSN: Physical Slot Number */

/* Field definitions in Slot Control Register */
#define ATTN_BUTTN_ENABLE		0x0001
#define PWR_FAULT_DETECT_ENABLE		0x0002
#define MRL_DETECT_ENABLE		0x0004
#define PRSN_DETECT_ENABLE		0x0008
#define CMD_CMPL_INTR_ENABLE		0x0010
#define HP_INTR_ENABLE			0x0020
#define ATTN_LED_CTRL			0x00C0
#define PWR_LED_CTRL			0x0300
#define PWR_CTRL			0x0400
167
#define EMI_CTRL			0x0800
L
Linus Torvalds 已提交
168 169 170 171 172 173 174 175 176 177

/* Attention indicator and Power indicator states */
#define LED_ON		0x01
#define LED_BLINK	0x10
#define LED_OFF		0x11

/* Power Control Command */
#define POWER_ON	0
#define POWER_OFF	0x0400

178 179 180 181
/* EMI Status defines */
#define EMI_DISENGAGED	0
#define EMI_ENGAGED	1

L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189
/* Field definitions in Slot Status Register */
#define ATTN_BUTTN_PRESSED	0x0001
#define PWR_FAULT_DETECTED	0x0002
#define MRL_SENS_CHANGED	0x0004
#define PRSN_DETECT_CHANGED	0x0008
#define CMD_COMPLETED		0x0010
#define MRL_STATE		0x0020
#define PRSN_STATE		0x0040
190 191
#define EMI_STATE		0x0080
#define EMI_STATUS_BIT		7
L
Linus Torvalds 已提交
192

193 194
static irqreturn_t pcie_isr(int irq, void *dev_id);
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
195 196

/* This is the interrupt polling timeout function. */
197
static void int_poll_timeout(unsigned long data)
L
Linus Torvalds 已提交
198
{
199
	struct controller *ctrl = (struct controller *)data;
L
Linus Torvalds 已提交
200 201

	/* Poll for interrupt events.  regs == NULL => polling */
202
	pcie_isr(0, ctrl);
L
Linus Torvalds 已提交
203

204
	init_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
205
	if (!pciehp_poll_time)
206
		pciehp_poll_time = 2; /* default polling interval is 2 sec */
L
Linus Torvalds 已提交
207

208
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
209 210 211
}

/* This function starts the interrupt polling timer. */
212
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
213
{
214 215 216 217 218 219 220 221
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
        	sec = 2;

	ctrl->poll_timer.function = &int_poll_timeout;
	ctrl->poll_timer.data = (unsigned long)ctrl;
	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
222 223
}

224 225
static inline int pcie_wait_cmd(struct controller *ctrl)
{
226 227 228 229 230 231 232 233 234 235 236 237 238
	int retval = 0;
	unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
	unsigned long timeout = msecs_to_jiffies(msecs);
	int rc;

	rc = wait_event_interruptible_timeout(ctrl->queue,
					      !ctrl->cmd_busy, timeout);
	if (!rc)
		dbg("Command not completed in 1000 msec\n");
	else if (rc < 0) {
		retval = -EINTR;
		info("Command was interrupted by a signal\n");
	}
239

240
	return retval;
241 242
}

243 244
/**
 * pcie_write_cmd - Issue controller command
245
 * @ctrl: controller to which the command is issued
246 247 248
 * @cmd:  command value written to slot control register
 * @mask: bitmask of slot control register to be modified
 */
249
static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
L
Linus Torvalds 已提交
250 251 252
{
	int retval = 0;
	u16 slot_status;
253
	u16 slot_ctrl;
L
Linus Torvalds 已提交
254

255 256
	mutex_lock(&ctrl->ctrl_lock);

257
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
258
	if (retval) {
259
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
260
		goto out;
261 262
	}

263
	if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) {
264 265 266 267
		/* After 1 sec and CMD_COMPLETED still not set, just
		   proceed forward to issue the next command according
		   to spec.  Just print out the error message */
		dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
268
		    __func__);
L
Linus Torvalds 已提交
269 270
	}

271
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
272
	if (retval) {
273
		err("%s: Cannot read SLOTCTRL register\n", __func__);
274
		goto out;
L
Linus Torvalds 已提交
275 276
	}

277 278 279 280
	slot_ctrl &= ~mask;
	slot_ctrl |= ((cmd & mask) | CMD_CMPL_INTR_ENABLE);

	ctrl->cmd_busy = 1;
281
	smp_mb();
282 283
	retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
	if (retval)
284
		err("%s: Cannot write to SLOTCTRL register\n", __func__);
285

286 287 288
	/*
	 * Wait for command completion.
	 */
289 290
	if (!retval)
		retval = pcie_wait_cmd(ctrl);
291 292
 out:
	mutex_unlock(&ctrl->ctrl_lock);
L
Linus Torvalds 已提交
293 294 295 296 297 298 299 300
	return retval;
}

static int hpc_check_lnk_status(struct controller *ctrl)
{
	u16 lnk_status;
	int retval = 0;

301
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
302
	if (retval) {
303
		err("%s: Cannot read LNKSTATUS register\n", __func__);
L
Linus Torvalds 已提交
304 305 306
		return retval;
	}

307
	dbg("%s: lnk_status = %x\n", __func__, lnk_status);
308
	if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) ||
L
Linus Torvalds 已提交
309
		!(lnk_status & NEG_LINK_WD)) {
310
		err("%s : Link Training Error occurs \n", __func__);
L
Linus Torvalds 已提交
311 312 313 314 315 316 317 318 319
		retval = -1;
		return retval;
	}

	return retval;
}

static int hpc_get_attention_status(struct slot *slot, u8 *status)
{
320
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
321 322 323 324
	u16 slot_ctrl;
	u8 atten_led_state;
	int retval = 0;

325
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
326
	if (retval) {
327
		err("%s: Cannot read SLOTCTRL register\n", __func__);
L
Linus Torvalds 已提交
328 329 330
		return retval;
	}

331
	dbg("%s: SLOTCTRL %x, value read %x\n",
332
	    __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356

	atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;

	switch (atten_led_state) {
	case 0:
		*status = 0xFF;	/* Reserved */
		break;
	case 1:
		*status = 1;	/* On */
		break;
	case 2:
		*status = 2;	/* Blink */
		break;
	case 3:
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}

	return 0;
}

357
static int hpc_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
358
{
359
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
360 361 362 363
	u16 slot_ctrl;
	u8 pwr_state;
	int	retval = 0;

364
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
365
	if (retval) {
366
		err("%s: Cannot read SLOTCTRL register\n", __func__);
L
Linus Torvalds 已提交
367 368
		return retval;
	}
369
	dbg("%s: SLOTCTRL %x value read %x\n",
370
	    __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
371 372 373 374 375 376 377 378

	pwr_state = (slot_ctrl & PWR_CTRL) >> 10;

	switch (pwr_state) {
	case 0:
		*status = 1;
		break;
	case 1:
379
		*status = 0;
L
Linus Torvalds 已提交
380 381 382 383 384 385 386 387 388 389 390
		break;
	default:
		*status = 0xFF;
		break;
	}

	return retval;
}

static int hpc_get_latch_status(struct slot *slot, u8 *status)
{
391
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
392 393 394
	u16 slot_status;
	int retval = 0;

395
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
396
	if (retval) {
397
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
L
Linus Torvalds 已提交
398 399 400
		return retval;
	}

401
	*status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;
L
Linus Torvalds 已提交
402 403 404 405 406 407

	return 0;
}

static int hpc_get_adapter_status(struct slot *slot, u8 *status)
{
408
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
409 410 411 412
	u16 slot_status;
	u8 card_state;
	int retval = 0;

413
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
414
	if (retval) {
415
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
L
Linus Torvalds 已提交
416 417 418 419 420 421 422 423
		return retval;
	}
	card_state = (u8)((slot_status & PRSN_STATE) >> 6);
	*status = (card_state == 1) ? 1 : 0;

	return 0;
}

424
static int hpc_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
425
{
426
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
427 428 429 430
	u16 slot_status;
	u8 pwr_fault;
	int retval = 0;

431
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
432
	if (retval) {
433
		err("%s: Cannot check for power fault\n", __func__);
L
Linus Torvalds 已提交
434 435 436
		return retval;
	}
	pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
437

438
	return pwr_fault;
L
Linus Torvalds 已提交
439 440
}

441 442 443 444 445 446 447 448
static int hpc_get_emi_status(struct slot *slot, u8 *status)
{
	struct controller *ctrl = slot->ctrl;
	u16 slot_status;
	int retval = 0;

	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
449
		err("%s : Cannot check EMI status\n", __func__);
450 451 452 453 454 455 456 457 458
		return retval;
	}
	*status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;

	return retval;
}

static int hpc_toggle_emi(struct slot *slot)
{
459 460 461
	u16 slot_cmd;
	u16 cmd_mask;
	int rc;
462

463 464
	slot_cmd = EMI_CTRL;
	cmd_mask = EMI_CTRL;
465
	rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask);
466
	slot->last_emi_toggle = get_seconds();
K
Kenji Kaneshige 已提交
467

468 469 470
	return rc;
}

L
Linus Torvalds 已提交
471 472
static int hpc_set_attention_status(struct slot *slot, u8 value)
{
473
	struct controller *ctrl = slot->ctrl;
474 475 476
	u16 slot_cmd;
	u16 cmd_mask;
	int rc;
L
Linus Torvalds 已提交
477

478
	cmd_mask = ATTN_LED_CTRL;
L
Linus Torvalds 已提交
479 480
	switch (value) {
		case 0 :	/* turn off */
481
			slot_cmd = 0x00C0;
L
Linus Torvalds 已提交
482 483
			break;
		case 1:		/* turn on */
484
			slot_cmd = 0x0040;
L
Linus Torvalds 已提交
485 486
			break;
		case 2:		/* turn blink */
487
			slot_cmd = 0x0080;
L
Linus Torvalds 已提交
488 489 490 491
			break;
		default:
			return -1;
	}
492
	rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
493
	dbg("%s: SLOTCTRL %x write cmd %x\n",
494
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
495

L
Linus Torvalds 已提交
496 497 498 499 500
	return rc;
}

static void hpc_set_green_led_on(struct slot *slot)
{
501
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
502
	u16 slot_cmd;
503
	u16 cmd_mask;
504

505 506
	slot_cmd = 0x0100;
	cmd_mask = PWR_LED_CTRL;
507
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
508
	dbg("%s: SLOTCTRL %x write cmd %x\n",
509
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
510 511 512 513
}

static void hpc_set_green_led_off(struct slot *slot)
{
514
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
515
	u16 slot_cmd;
516
	u16 cmd_mask;
L
Linus Torvalds 已提交
517

518 519
	slot_cmd = 0x0300;
	cmd_mask = PWR_LED_CTRL;
520
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
521
	dbg("%s: SLOTCTRL %x write cmd %x\n",
522
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
523 524 525 526
}

static void hpc_set_green_led_blink(struct slot *slot)
{
527
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
528
	u16 slot_cmd;
529
	u16 cmd_mask;
530

531 532
	slot_cmd = 0x0200;
	cmd_mask = PWR_LED_CTRL;
533
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
534
	dbg("%s: SLOTCTRL %x write cmd %x\n",
535
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
536 537 538 539
}

static void hpc_release_ctlr(struct controller *ctrl)
{
540 541 542 543
	if (pciehp_poll_mode)
		del_timer(&ctrl->poll_timer);
	else
		free_irq(ctrl->pci_dev->irq, ctrl);
L
Linus Torvalds 已提交
544

K
Kenji Kaneshige 已提交
545 546 547 548 549 550
	/*
	 * If this is the last controller to be released, destroy the
	 * pciehp work queue
	 */
	if (atomic_dec_and_test(&pciehp_num_controllers))
		destroy_workqueue(pciehp_wq);
L
Linus Torvalds 已提交
551 552 553 554
}

static int hpc_power_on_slot(struct slot * slot)
{
555
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
556
	u16 slot_cmd;
557 558
	u16 cmd_mask;
	u16 slot_status;
L
Linus Torvalds 已提交
559 560
	int retval = 0;

561
	dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
L
Linus Torvalds 已提交
562

563
	/* Clear sticky power-fault bit from previous power failures */
564 565
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
566
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
567 568
		return retval;
	}
569
	slot_status &= PWR_FAULT_DETECTED;
570 571 572 573
	if (slot_status) {
		retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
		if (retval) {
			err("%s: Cannot write to SLOTSTATUS register\n",
574
			    __func__);
575 576 577
			return retval;
		}
	}
L
Linus Torvalds 已提交
578

579 580
	slot_cmd = POWER_ON;
	cmd_mask = PWR_CTRL;
581
	/* Enable detection that we turned off at slot power-off time */
582
	if (!pciehp_poll_mode) {
583 584 585 586
		slot_cmd |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
			     PRSN_DETECT_ENABLE);
		cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
			     PRSN_DETECT_ENABLE);
587
	}
L
Linus Torvalds 已提交
588

589
	retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
590 591

	if (retval) {
592
		err("%s: Write %x command failed!\n", __func__, slot_cmd);
L
Linus Torvalds 已提交
593 594
		return -1;
	}
595
	dbg("%s: SLOTCTRL %x write cmd %x\n",
596
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
597 598 599 600

	return retval;
}

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
static inline int pcie_mask_bad_dllp(struct controller *ctrl)
{
	struct pci_dev *dev = ctrl->pci_dev;
	int pos;
	u32 reg;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		return 0;
	pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
	if (reg & PCI_ERR_COR_BAD_DLLP)
		return 0;
	reg |= PCI_ERR_COR_BAD_DLLP;
	pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
	return 1;
}

static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
{
	struct pci_dev *dev = ctrl->pci_dev;
	u32 reg;
	int pos;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		return;
	pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
	if (!(reg & PCI_ERR_COR_BAD_DLLP))
		return;
	reg &= ~PCI_ERR_COR_BAD_DLLP;
	pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
}

L
Linus Torvalds 已提交
634 635
static int hpc_power_off_slot(struct slot * slot)
{
636
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
637
	u16 slot_cmd;
638
	u16 cmd_mask;
L
Linus Torvalds 已提交
639
	int retval = 0;
640
	int changed;
L
Linus Torvalds 已提交
641

642
	dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
L
Linus Torvalds 已提交
643

644 645 646 647 648 649 650 651
	/*
	 * Set Bad DLLP Mask bit in Correctable Error Mask
	 * Register. This is the workaround against Bad DLLP error
	 * that sometimes happens during turning power off the slot
	 * which conforms to PCI Express 1.0a spec.
	 */
	changed = pcie_mask_bad_dllp(ctrl);

652 653
	slot_cmd = POWER_OFF;
	cmd_mask = PWR_CTRL;
654 655 656 657 658 659 660
	/*
	 * If we get MRL or presence detect interrupts now, the isr
	 * will notice the sticky power-fault bit too and issue power
	 * indicator change commands. This will lead to an endless loop
	 * of command completions, since the power-fault bit remains on
	 * till the slot is powered on again.
	 */
661
	if (!pciehp_poll_mode) {
662 663 664 665
		slot_cmd &= ~(PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
			      PRSN_DETECT_ENABLE);
		cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
			     PRSN_DETECT_ENABLE);
666
	}
L
Linus Torvalds 已提交
667

668
	retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
669
	if (retval) {
670
		err("%s: Write command failed!\n", __func__);
671 672
		retval = -1;
		goto out;
L
Linus Torvalds 已提交
673
	}
674
	dbg("%s: SLOTCTRL %x write cmd %x\n",
675
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
676

677 678 679 680 681 682
	/*
	 * After turning power off, we must wait for at least 1 second
	 * before taking any action that relies on power having been
	 * removed from the slot/adapter.
	 */
	msleep(1000);
683
 out:
684 685 686
	if (changed)
		pcie_unmask_bad_dllp(ctrl);

L
Linus Torvalds 已提交
687 688 689
	return retval;
}

690
static irqreturn_t pcie_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
691
{
692
	struct controller *ctrl = (struct controller *)dev_id;
693
	u16 detected, intr_loc;
L
Linus Torvalds 已提交
694

695 696 697 698 699 700 701 702 703
	/*
	 * In order to guarantee that all interrupt events are
	 * serviced, we need to re-inspect Slot Status register after
	 * clearing what is presumed to be the last pending interrupt.
	 */
	intr_loc = 0;
	do {
		if (pciehp_readw(ctrl, SLOTSTATUS, &detected)) {
			err("%s: Cannot read SLOTSTATUS\n", __func__);
L
Linus Torvalds 已提交
704 705 706
			return IRQ_NONE;
		}

707 708 709 710 711
		detected &= (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED |
			     MRL_SENS_CHANGED | PRSN_DETECT_CHANGED |
			     CMD_COMPLETED);
		intr_loc |= detected;
		if (!intr_loc)
L
Linus Torvalds 已提交
712
			return IRQ_NONE;
713 714
		if (pciehp_writew(ctrl, SLOTSTATUS, detected)) {
			err("%s: Cannot write to SLOTSTATUS\n", __func__);
L
Linus Torvalds 已提交
715 716
			return IRQ_NONE;
		}
717
	} while (detected);
718

719
	dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
720

721
	/* Check Command Complete Interrupt Pending */
L
Linus Torvalds 已提交
722
	if (intr_loc & CMD_COMPLETED) {
723
		ctrl->cmd_busy = 0;
724
		smp_mb();
L
Linus Torvalds 已提交
725 726 727
		wake_up_interruptible(&ctrl->queue);
	}

728
	/* Check MRL Sensor Changed */
729
	if (intr_loc & MRL_SENS_CHANGED)
730
		pciehp_handle_switch_change(0, ctrl);
731

732
	/* Check Attention Button Pressed */
733
	if (intr_loc & ATTN_BUTTN_PRESSED)
734
		pciehp_handle_attention_button(0, ctrl);
735

736
	/* Check Presence Detect Changed */
737
	if (intr_loc & PRSN_DETECT_CHANGED)
738
		pciehp_handle_presence_change(0, ctrl);
739

740
	/* Check Power Fault Detected */
741
	if (intr_loc & PWR_FAULT_DETECTED)
742
		pciehp_handle_power_fault(0, ctrl);
743

L
Linus Torvalds 已提交
744 745 746
	return IRQ_HANDLED;
}

747
static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
L
Linus Torvalds 已提交
748
{
749
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
750 751 752 753
	enum pcie_link_speed lnk_speed;
	u32	lnk_cap;
	int retval = 0;

754
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
755
	if (retval) {
756
		err("%s: Cannot read LNKCAP register\n", __func__);
L
Linus Torvalds 已提交
757 758 759 760 761 762 763 764 765 766 767 768 769 770
		return retval;
	}

	switch (lnk_cap & 0x000F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Max link speed = %d\n", lnk_speed);
K
Kenji Kaneshige 已提交
771

L
Linus Torvalds 已提交
772 773 774
	return retval;
}

775 776
static int hpc_get_max_lnk_width(struct slot *slot,
				 enum pcie_link_width *value)
L
Linus Torvalds 已提交
777
{
778
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
779 780 781 782
	enum pcie_link_width lnk_wdth;
	u32	lnk_cap;
	int retval = 0;

783
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
784
	if (retval) {
785
		err("%s: Cannot read LNKCAP register\n", __func__);
L
Linus Torvalds 已提交
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
		return retval;
	}

	switch ((lnk_cap & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Max link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
821

L
Linus Torvalds 已提交
822 823 824
	return retval;
}

825
static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
L
Linus Torvalds 已提交
826
{
827
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
828 829 830 831
	enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

832
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
833
	if (retval) {
834
		err("%s: Cannot read LNKSTATUS register\n", __func__);
L
Linus Torvalds 已提交
835 836 837 838 839 840 841 842 843 844 845 846 847 848
		return retval;
	}

	switch (lnk_status & 0x0F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Current link speed = %d\n", lnk_speed);
K
Kenji Kaneshige 已提交
849

L
Linus Torvalds 已提交
850 851 852
	return retval;
}

853 854
static int hpc_get_cur_lnk_width(struct slot *slot,
				 enum pcie_link_width *value)
L
Linus Torvalds 已提交
855
{
856
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
857 858 859 860
	enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

861
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
862
	if (retval) {
863
		err("%s: Cannot read LNKSTATUS register\n", __func__);
L
Linus Torvalds 已提交
864 865
		return retval;
	}
866

L
Linus Torvalds 已提交
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	switch ((lnk_status & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Current link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
899

L
Linus Torvalds 已提交
900 901 902 903 904 905 906 907 908 909 910
	return retval;
}

static struct hpc_ops pciehp_hpc_ops = {
	.power_on_slot			= hpc_power_on_slot,
	.power_off_slot			= hpc_power_off_slot,
	.set_attention_status		= hpc_set_attention_status,
	.get_power_status		= hpc_get_power_status,
	.get_attention_status		= hpc_get_attention_status,
	.get_latch_status		= hpc_get_latch_status,
	.get_adapter_status		= hpc_get_adapter_status,
911 912
	.get_emi_status			= hpc_get_emi_status,
	.toggle_emi			= hpc_toggle_emi,
L
Linus Torvalds 已提交
913 914 915 916 917

	.get_max_bus_speed		= hpc_get_max_lnk_speed,
	.get_cur_bus_speed		= hpc_get_cur_lnk_speed,
	.get_max_lnk_width		= hpc_get_max_lnk_width,
	.get_cur_lnk_width		= hpc_get_cur_lnk_width,
918

L
Linus Torvalds 已提交
919 920 921 922
	.query_power_fault		= hpc_query_power_fault,
	.green_led_on			= hpc_set_green_led_on,
	.green_led_off			= hpc_set_green_led_off,
	.green_led_blink		= hpc_set_green_led_blink,
923

L
Linus Torvalds 已提交
924 925 926 927
	.release_ctlr			= hpc_release_ctlr,
	.check_lnk_status		= hpc_check_lnk_status,
};

928 929 930 931 932 933 934
#ifdef CONFIG_ACPI
int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
{
	acpi_status status;
	acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
	struct pci_dev *pdev = dev;
	struct pci_bus *parent;
935
	struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966

	/*
	 * Per PCI firmware specification, we should run the ACPI _OSC
	 * method to get control of hotplug hardware before using it.
	 * If an _OSC is missing, we look for an OSHP to do the same thing.
	 * To handle different BIOS behavior, we look for _OSC and OSHP
	 * within the scope of the hotplug controller and its parents, upto
	 * the host bridge under which this controller exists.
	 */
	while (!handle) {
		/*
		 * This hotplug controller was not listed in the ACPI name
		 * space at all. Try to get acpi handle of parent pci bus.
		 */
		if (!pdev || !pdev->bus->parent)
			break;
		parent = pdev->bus->parent;
		dbg("Could not find %s in acpi namespace, trying parent\n",
				pci_name(pdev));
		if (!parent->self)
			/* Parent must be a host bridge */
			handle = acpi_get_pci_rootbridge_handle(
					pci_domain_nr(parent),
					parent->number);
		else
			handle = DEVICE_ACPI_HANDLE(
					&(parent->self->dev));
		pdev = parent->self;
	}

	while (handle) {
967 968 969
		acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
		dbg("Trying to get hotplug control for %s \n",
			(char *)string.pointer);
970
		status = pci_osc_control_set(handle,
971
				OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL |
972 973 974 975 976
				OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
		if (status == AE_NOT_FOUND)
			status = acpi_run_oshp(handle);
		if (ACPI_SUCCESS(status)) {
			dbg("Gained control for hotplug HW for pci %s (%s)\n",
977
				pci_name(dev), (char *)string.pointer);
978
			kfree(string.pointer);
979 980 981 982 983 984 985 986 987 988 989 990
			return 0;
		}
		if (acpi_root_bridge(handle))
			break;
		chandle = handle;
		status = acpi_get_parent(chandle, &handle);
		if (ACPI_FAILURE(status))
			break;
	}

	err("Cannot get control of hotplug hardware for pci %s\n",
			pci_name(dev));
991

992
	kfree(string.pointer);
993 994 995 996
	return -1;
}
#endif

M
Mark Lord 已提交
997 998
static int pcie_init_hardware_part1(struct controller *ctrl,
				    struct pcie_device *dev)
L
Linus Torvalds 已提交
999 1000
{
	/* Mask Hot-plug Interrupt Enable */
1001 1002
	if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE)) {
		err("%s: Cannot mask hotplug interrupt enable\n", __func__);
M
Mark Lord 已提交
1003
		return -1;
L
Linus Torvalds 已提交
1004
	}
M
Mark Lord 已提交
1005 1006
	return 0;
}
1007

M
Mark Lord 已提交
1008 1009
int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev)
{
1010
	u16 cmd, mask;
L
Linus Torvalds 已提交
1011

1012
	/*
1013 1014 1015
	 * We need to clear all events before enabling hotplug interrupt
	 * notification mechanism in order for hotplug controler to
	 * generate interrupts.
1016
	 */
1017 1018 1019
	if (pciehp_writew(ctrl, SLOTSTATUS, 0x1f)) {
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
		return -1;
L
Linus Torvalds 已提交
1020
	}
1021

1022
	cmd = PRSN_DETECT_ENABLE;
1023
	if (ATTN_BUTTN(ctrl))
1024
		cmd |= ATTN_BUTTN_ENABLE;
1025
	if (POWER_CTRL(ctrl))
1026
		cmd |= PWR_FAULT_DETECT_ENABLE;
1027
	if (MRL_SENS(ctrl))
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
		cmd |= MRL_DETECT_ENABLE;
	if (!pciehp_poll_mode)
		cmd |= HP_INTR_ENABLE;

	mask = PRSN_DETECT_ENABLE | ATTN_BUTTN_ENABLE |
		PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE | HP_INTR_ENABLE;

	if (pcie_write_cmd(ctrl, cmd, mask)) {
		err("%s: Cannot enable software notification\n", __func__);
		goto abort;
L
Linus Torvalds 已提交
1038
	}
1039

1040
	if (pciehp_force)
1041 1042
		dbg("Bypassing BIOS check for pciehp use on %s\n",
				pci_name(ctrl->pci_dev));
1043 1044
	else if (pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev))
		goto abort_disable_intr;
1045

L
Linus Torvalds 已提交
1046 1047
	return 0;

1048
	/* We end up here for the many possible ways to fail this API. */
1049
abort_disable_intr:
1050
	if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE))
1051
		err("%s : disabling interrupts failed\n", __func__);
M
Mark Lord 已提交
1052
abort:
L
Linus Torvalds 已提交
1053 1054
	return -1;
}
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068

int pcie_init(struct controller *ctrl, struct pcie_device *dev)
{
	int rc;
	u16 cap_reg;
	u32 slot_cap;
	int cap_base;
	u16 slot_status, slot_ctrl;
	struct pci_dev *pdev;

	pdev = dev->port;
	ctrl->pci_dev = pdev;	/* save pci_dev in context */

	dbg("%s: hotplug controller vendor id 0x%x device id 0x%x\n",
1069
			__func__, pdev->vendor, pdev->device);
1070 1071 1072

	cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap_base == 0) {
1073
		dbg("%s: Can't find PCI_CAP_ID_EXP (0x10)\n", __func__);
1074 1075 1076 1077 1078
		goto abort;
	}

	ctrl->cap_base = cap_base;

1079
	dbg("%s: pcie_cap_base %x\n", __func__, cap_base);
1080 1081 1082

	rc = pciehp_readw(ctrl, CAPREG, &cap_reg);
	if (rc) {
1083
		err("%s: Cannot read CAPREG register\n", __func__);
1084 1085 1086
		goto abort;
	}
	dbg("%s: CAPREG offset %x cap_reg %x\n",
1087
	    __func__, ctrl->cap_base + CAPREG, cap_reg);
1088 1089 1090 1091 1092

	if (((cap_reg & SLOT_IMPL) == 0) ||
	    (((cap_reg & DEV_PORT_TYPE) != 0x0040)
		&& ((cap_reg & DEV_PORT_TYPE) != 0x0060))) {
		dbg("%s : This is not a root port or the port is not "
1093
		    "connected to a slot\n", __func__);
1094 1095 1096 1097 1098
		goto abort;
	}

	rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
	if (rc) {
1099
		err("%s: Cannot read SLOTCAP register\n", __func__);
1100 1101 1102
		goto abort;
	}
	dbg("%s: SLOTCAP offset %x slot_cap %x\n",
1103
	    __func__, ctrl->cap_base + SLOTCAP, slot_cap);
1104 1105

	if (!(slot_cap & HP_CAP)) {
1106
		dbg("%s : This slot is not hot-plug capable\n", __func__);
1107 1108 1109 1110 1111
		goto abort;
	}
	/* For debugging purpose */
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (rc) {
1112
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
1113 1114 1115
		goto abort;
	}
	dbg("%s: SLOTSTATUS offset %x slot_status %x\n",
1116
	    __func__, ctrl->cap_base + SLOTSTATUS, slot_status);
1117 1118 1119

	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
	if (rc) {
1120
		err("%s: Cannot read SLOTCTRL register\n", __func__);
1121 1122 1123
		goto abort;
	}
	dbg("%s: SLOTCTRL offset %x slot_ctrl %x\n",
1124
	    __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145

	for (rc = 0; rc < DEVICE_COUNT_RESOURCE; rc++)
		if (pci_resource_len(pdev, rc) > 0)
			dbg("pci resource[%d] start=0x%llx(len=0x%llx)\n", rc,
			    (unsigned long long)pci_resource_start(pdev, rc),
			    (unsigned long long)pci_resource_len(pdev, rc));

	info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
	     pdev->vendor, pdev->device,
	     pdev->subsystem_vendor, pdev->subsystem_device);

	mutex_init(&ctrl->crit_sect);
	mutex_init(&ctrl->ctrl_lock);

	/* setup wait queue */
	init_waitqueue_head(&ctrl->queue);

	/* return PCI Controller Info */
	ctrl->slot_device_offset = 0;
	ctrl->num_slots = 1;
	ctrl->first_slot = slot_cap >> 19;
1146
	ctrl->slot_cap = slot_cap;
1147

M
Mark Lord 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	rc = pcie_init_hardware_part1(ctrl, dev);
	if (rc)
		goto abort;

	if (pciehp_poll_mode) {
		/* Install interrupt polling timer. Start with 10 sec delay */
		init_timer(&ctrl->poll_timer);
		start_int_poll_timer(ctrl, 10);
	} else {
		/* Installs the interrupt handler */
		rc = request_irq(ctrl->pci_dev->irq, pcie_isr, IRQF_SHARED,
				 MY_NAME, (void *)ctrl);
		dbg("%s: request_irq %d for hpc%d (returns %d)\n",
1161
		    __func__, ctrl->pci_dev->irq,
M
Mark Lord 已提交
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		    atomic_read(&pciehp_num_controllers), rc);
		if (rc) {
			err("Can't get irq %d for the hotplug controller\n",
			    ctrl->pci_dev->irq);
			goto abort;
		}
	}
	dbg("pciehp ctrl b:d:f:irq=0x%x:%x:%x:%x\n", pdev->bus->number,
		PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), dev->irq);

	/*
	 * If this is the first controller to be initialized,
	 * initialize the pciehp work queue
	 */
	if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
		pciehp_wq = create_singlethread_workqueue("pciehpd");
		if (!pciehp_wq) {
			rc = -ENOMEM;
			goto abort_free_irq;
		}
	}

	rc = pcie_init_hardware_part2(ctrl, dev);
1185 1186 1187 1188
	if (rc == 0) {
		ctrl->hpc_ops = &pciehp_hpc_ops;
		return 0;
	}
M
Mark Lord 已提交
1189 1190 1191 1192 1193
abort_free_irq:
	if (pciehp_poll_mode)
		del_timer_sync(&ctrl->poll_timer);
	else
		free_irq(ctrl->pci_dev->irq, ctrl);
1194 1195 1196
abort:
	return -1;
}