pciehp_hpc.c 30.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
33 34 35
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
36
#include <linux/pci.h>
A
Andrew Morton 已提交
37
#include <linux/interrupt.h>
38
#include <linux/time.h>
A
Andrew Morton 已提交
39

L
Linus Torvalds 已提交
40 41 42
#include "../pci.h"
#include "pciehp.h"

K
Kenji Kaneshige 已提交
43 44
static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);

L
Linus Torvalds 已提交
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
struct ctrl_reg {
	u8 cap_id;
	u8 nxt_ptr;
	u16 cap_reg;
	u32 dev_cap;
	u16 dev_ctrl;
	u16 dev_status;
	u32 lnk_cap;
	u16 lnk_ctrl;
	u16 lnk_status;
	u32 slot_cap;
	u16 slot_ctrl;
	u16 slot_status;
	u16 root_ctrl;
	u16 rsvp;
	u32 root_status;
} __attribute__ ((packed));

/* offsets to the controller registers based on the above structure layout */
enum ctrl_offsets {
	PCIECAPID	=	offsetof(struct ctrl_reg, cap_id),
	NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr),
	CAPREG		=	offsetof(struct ctrl_reg, cap_reg),
	DEVCAP		=	offsetof(struct ctrl_reg, dev_cap),
	DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl),
	DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status),
	LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap),
	LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl),
	LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status),
	SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap),
	SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl),
	SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status),
	ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl),
	ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status),
};

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
}
L
Linus Torvalds 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131

/* Field definitions in PCI Express Capabilities Register */
#define CAP_VER			0x000F
#define DEV_PORT_TYPE		0x00F0
#define SLOT_IMPL		0x0100
#define MSG_NUM			0x3E00

/* Device or Port Type */
#define NAT_ENDPT		0x00
#define LEG_ENDPT		0x01
#define ROOT_PORT		0x04
#define UP_STREAM		0x05
#define	DN_STREAM		0x06
#define PCIE_PCI_BRDG		0x07
#define PCI_PCIE_BRDG		0x10

/* Field definitions in Device Capabilities Register */
#define DATTN_BUTTN_PRSN	0x1000
#define DATTN_LED_PRSN		0x2000
#define DPWR_LED_PRSN		0x4000

/* Field definitions in Link Capabilities Register */
#define MAX_LNK_SPEED		0x000F
#define MAX_LNK_WIDTH		0x03F0

/* Link Width Encoding */
#define LNK_X1		0x01
#define LNK_X2		0x02
132
#define LNK_X4		0x04
L
Linus Torvalds 已提交
133 134
#define LNK_X8		0x08
#define LNK_X12		0x0C
135
#define LNK_X16		0x10
L
Linus Torvalds 已提交
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
#define LNK_X32		0x20

/*Field definitions of Link Status Register */
#define LNK_SPEED	0x000F
#define NEG_LINK_WD	0x03F0
#define LNK_TRN_ERR	0x0400
#define	LNK_TRN		0x0800
#define SLOT_CLK_CONF	0x1000

/* Field definitions in Slot Capabilities Register */
#define ATTN_BUTTN_PRSN	0x00000001
#define	PWR_CTRL_PRSN	0x00000002
#define MRL_SENS_PRSN	0x00000004
#define ATTN_LED_PRSN	0x00000008
#define PWR_LED_PRSN	0x00000010
#define HP_SUPR_RM_SUP	0x00000020
#define HP_CAP		0x00000040
#define SLOT_PWR_VALUE	0x000003F8
#define SLOT_PWR_LIMIT	0x00000C00
#define PSN		0xFFF80000	/* PSN: Physical Slot Number */

/* Field definitions in Slot Control Register */
#define ATTN_BUTTN_ENABLE		0x0001
#define PWR_FAULT_DETECT_ENABLE		0x0002
#define MRL_DETECT_ENABLE		0x0004
#define PRSN_DETECT_ENABLE		0x0008
#define CMD_CMPL_INTR_ENABLE		0x0010
#define HP_INTR_ENABLE			0x0020
#define ATTN_LED_CTRL			0x00C0
#define PWR_LED_CTRL			0x0300
#define PWR_CTRL			0x0400
167
#define EMI_CTRL			0x0800
L
Linus Torvalds 已提交
168 169 170 171 172 173 174 175 176 177

/* Attention indicator and Power indicator states */
#define LED_ON		0x01
#define LED_BLINK	0x10
#define LED_OFF		0x11

/* Power Control Command */
#define POWER_ON	0
#define POWER_OFF	0x0400

178 179 180 181
/* EMI Status defines */
#define EMI_DISENGAGED	0
#define EMI_ENGAGED	1

L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189
/* Field definitions in Slot Status Register */
#define ATTN_BUTTN_PRESSED	0x0001
#define PWR_FAULT_DETECTED	0x0002
#define MRL_SENS_CHANGED	0x0004
#define PRSN_DETECT_CHANGED	0x0008
#define CMD_COMPLETED		0x0010
#define MRL_STATE		0x0020
#define PRSN_STATE		0x0040
190 191
#define EMI_STATE		0x0080
#define EMI_STATUS_BIT		7
L
Linus Torvalds 已提交
192

193 194
static irqreturn_t pcie_isr(int irq, void *dev_id);
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
195 196

/* This is the interrupt polling timeout function. */
197
static void int_poll_timeout(unsigned long data)
L
Linus Torvalds 已提交
198
{
199
	struct controller *ctrl = (struct controller *)data;
L
Linus Torvalds 已提交
200 201

	/* Poll for interrupt events.  regs == NULL => polling */
202
	pcie_isr(0, ctrl);
L
Linus Torvalds 已提交
203

204
	init_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
205
	if (!pciehp_poll_time)
206
		pciehp_poll_time = 2; /* default polling interval is 2 sec */
L
Linus Torvalds 已提交
207

208
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
209 210 211
}

/* This function starts the interrupt polling timer. */
212
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
213
{
214 215 216 217 218 219 220 221
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
        	sec = 2;

	ctrl->poll_timer.function = &int_poll_timeout;
	ctrl->poll_timer.data = (unsigned long)ctrl;
	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
222 223
}

224 225
static inline int pcie_wait_cmd(struct controller *ctrl)
{
226 227 228 229 230 231 232 233 234 235 236 237 238
	int retval = 0;
	unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
	unsigned long timeout = msecs_to_jiffies(msecs);
	int rc;

	rc = wait_event_interruptible_timeout(ctrl->queue,
					      !ctrl->cmd_busy, timeout);
	if (!rc)
		dbg("Command not completed in 1000 msec\n");
	else if (rc < 0) {
		retval = -EINTR;
		info("Command was interrupted by a signal\n");
	}
239

240
	return retval;
241 242
}

243 244
/**
 * pcie_write_cmd - Issue controller command
245
 * @ctrl: controller to which the command is issued
246 247 248
 * @cmd:  command value written to slot control register
 * @mask: bitmask of slot control register to be modified
 */
249
static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
L
Linus Torvalds 已提交
250 251 252
{
	int retval = 0;
	u16 slot_status;
253
	u16 slot_ctrl;
L
Linus Torvalds 已提交
254

255 256
	mutex_lock(&ctrl->ctrl_lock);

257
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
258
	if (retval) {
259
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
260
		goto out;
261 262
	}

263
	if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) {
264 265 266 267
		/* After 1 sec and CMD_COMPLETED still not set, just
		   proceed forward to issue the next command according
		   to spec.  Just print out the error message */
		dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
268
		    __func__);
L
Linus Torvalds 已提交
269 270
	}

271
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
272
	if (retval) {
273
		err("%s: Cannot read SLOTCTRL register\n", __func__);
274
		goto out;
L
Linus Torvalds 已提交
275 276
	}

277 278 279 280
	slot_ctrl &= ~mask;
	slot_ctrl |= ((cmd & mask) | CMD_CMPL_INTR_ENABLE);

	ctrl->cmd_busy = 1;
281
	smp_mb();
282 283
	retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
	if (retval)
284
		err("%s: Cannot write to SLOTCTRL register\n", __func__);
285

286 287 288
	/*
	 * Wait for command completion.
	 */
289 290
	if (!retval)
		retval = pcie_wait_cmd(ctrl);
291 292
 out:
	mutex_unlock(&ctrl->ctrl_lock);
L
Linus Torvalds 已提交
293 294 295 296 297 298 299 300
	return retval;
}

static int hpc_check_lnk_status(struct controller *ctrl)
{
	u16 lnk_status;
	int retval = 0;

301
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
302
	if (retval) {
303
		err("%s: Cannot read LNKSTATUS register\n", __func__);
L
Linus Torvalds 已提交
304 305 306
		return retval;
	}

307
	dbg("%s: lnk_status = %x\n", __func__, lnk_status);
308
	if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) ||
L
Linus Torvalds 已提交
309
		!(lnk_status & NEG_LINK_WD)) {
310
		err("%s : Link Training Error occurs \n", __func__);
L
Linus Torvalds 已提交
311 312 313 314 315 316 317 318 319
		retval = -1;
		return retval;
	}

	return retval;
}

static int hpc_get_attention_status(struct slot *slot, u8 *status)
{
320
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
321 322 323 324
	u16 slot_ctrl;
	u8 atten_led_state;
	int retval = 0;

325
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
326
	if (retval) {
327
		err("%s: Cannot read SLOTCTRL register\n", __func__);
L
Linus Torvalds 已提交
328 329 330
		return retval;
	}

331
	dbg("%s: SLOTCTRL %x, value read %x\n",
332
	    __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356

	atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;

	switch (atten_led_state) {
	case 0:
		*status = 0xFF;	/* Reserved */
		break;
	case 1:
		*status = 1;	/* On */
		break;
	case 2:
		*status = 2;	/* Blink */
		break;
	case 3:
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}

	return 0;
}

357
static int hpc_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
358
{
359
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
360 361 362 363
	u16 slot_ctrl;
	u8 pwr_state;
	int	retval = 0;

364
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
365
	if (retval) {
366
		err("%s: Cannot read SLOTCTRL register\n", __func__);
L
Linus Torvalds 已提交
367 368
		return retval;
	}
369
	dbg("%s: SLOTCTRL %x value read %x\n",
370
	    __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
371 372 373 374 375 376 377 378

	pwr_state = (slot_ctrl & PWR_CTRL) >> 10;

	switch (pwr_state) {
	case 0:
		*status = 1;
		break;
	case 1:
379
		*status = 0;
L
Linus Torvalds 已提交
380 381 382 383 384 385 386 387 388 389 390
		break;
	default:
		*status = 0xFF;
		break;
	}

	return retval;
}

static int hpc_get_latch_status(struct slot *slot, u8 *status)
{
391
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
392 393 394
	u16 slot_status;
	int retval = 0;

395
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
396
	if (retval) {
397
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
L
Linus Torvalds 已提交
398 399 400
		return retval;
	}

401
	*status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;
L
Linus Torvalds 已提交
402 403 404 405 406 407

	return 0;
}

static int hpc_get_adapter_status(struct slot *slot, u8 *status)
{
408
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
409 410 411 412
	u16 slot_status;
	u8 card_state;
	int retval = 0;

413
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
414
	if (retval) {
415
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
L
Linus Torvalds 已提交
416 417 418 419 420 421 422 423
		return retval;
	}
	card_state = (u8)((slot_status & PRSN_STATE) >> 6);
	*status = (card_state == 1) ? 1 : 0;

	return 0;
}

424
static int hpc_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
425
{
426
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
427 428 429 430
	u16 slot_status;
	u8 pwr_fault;
	int retval = 0;

431
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
432
	if (retval) {
433
		err("%s: Cannot check for power fault\n", __func__);
L
Linus Torvalds 已提交
434 435 436
		return retval;
	}
	pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
437

438
	return pwr_fault;
L
Linus Torvalds 已提交
439 440
}

441 442 443 444 445 446 447 448
static int hpc_get_emi_status(struct slot *slot, u8 *status)
{
	struct controller *ctrl = slot->ctrl;
	u16 slot_status;
	int retval = 0;

	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
449
		err("%s : Cannot check EMI status\n", __func__);
450 451 452 453 454 455 456 457 458
		return retval;
	}
	*status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;

	return retval;
}

static int hpc_toggle_emi(struct slot *slot)
{
459 460 461
	u16 slot_cmd;
	u16 cmd_mask;
	int rc;
462

463 464 465
	slot_cmd = EMI_CTRL;
	cmd_mask = EMI_CTRL;
	if (!pciehp_poll_mode) {
466
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
467 468
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
	}
469

470
	rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask);
471
	slot->last_emi_toggle = get_seconds();
K
Kenji Kaneshige 已提交
472

473 474 475
	return rc;
}

L
Linus Torvalds 已提交
476 477
static int hpc_set_attention_status(struct slot *slot, u8 value)
{
478
	struct controller *ctrl = slot->ctrl;
479 480 481
	u16 slot_cmd;
	u16 cmd_mask;
	int rc;
L
Linus Torvalds 已提交
482

483
	cmd_mask = ATTN_LED_CTRL;
L
Linus Torvalds 已提交
484 485
	switch (value) {
		case 0 :	/* turn off */
486
			slot_cmd = 0x00C0;
L
Linus Torvalds 已提交
487 488
			break;
		case 1:		/* turn on */
489
			slot_cmd = 0x0040;
L
Linus Torvalds 已提交
490 491
			break;
		case 2:		/* turn blink */
492
			slot_cmd = 0x0080;
L
Linus Torvalds 已提交
493 494 495 496
			break;
		default:
			return -1;
	}
497 498 499 500
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
	}
L
Linus Torvalds 已提交
501

502
	rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
503
	dbg("%s: SLOTCTRL %x write cmd %x\n",
504
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
505

L
Linus Torvalds 已提交
506 507 508 509 510
	return rc;
}

static void hpc_set_green_led_on(struct slot *slot)
{
511
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
512
	u16 slot_cmd;
513
	u16 cmd_mask;
514

515 516 517 518 519
	slot_cmd = 0x0100;
	cmd_mask = PWR_LED_CTRL;
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
520 521
	}

522
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
523

524
	dbg("%s: SLOTCTRL %x write cmd %x\n",
525
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
526 527 528 529
}

static void hpc_set_green_led_off(struct slot *slot)
{
530
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
531
	u16 slot_cmd;
532
	u16 cmd_mask;
L
Linus Torvalds 已提交
533

534 535 536 537 538
	slot_cmd = 0x0300;
	cmd_mask = PWR_LED_CTRL;
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
539 540
	}

541
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
542
	dbg("%s: SLOTCTRL %x write cmd %x\n",
543
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
544 545 546 547
}

static void hpc_set_green_led_blink(struct slot *slot)
{
548
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
549
	u16 slot_cmd;
550
	u16 cmd_mask;
551

552 553 554 555 556
	slot_cmd = 0x0200;
	cmd_mask = PWR_LED_CTRL;
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
557 558
	}

559
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
560

561
	dbg("%s: SLOTCTRL %x write cmd %x\n",
562
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
563 564 565 566
}

static void hpc_release_ctlr(struct controller *ctrl)
{
567 568 569 570
	if (pciehp_poll_mode)
		del_timer(&ctrl->poll_timer);
	else
		free_irq(ctrl->pci_dev->irq, ctrl);
L
Linus Torvalds 已提交
571

K
Kenji Kaneshige 已提交
572 573 574 575 576 577
	/*
	 * If this is the last controller to be released, destroy the
	 * pciehp work queue
	 */
	if (atomic_dec_and_test(&pciehp_num_controllers))
		destroy_workqueue(pciehp_wq);
L
Linus Torvalds 已提交
578 579 580 581
}

static int hpc_power_on_slot(struct slot * slot)
{
582
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
583
	u16 slot_cmd;
584 585
	u16 cmd_mask;
	u16 slot_status;
L
Linus Torvalds 已提交
586 587
	int retval = 0;

588
	dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
L
Linus Torvalds 已提交
589

590
	/* Clear sticky power-fault bit from previous power failures */
591 592
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
593
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
594 595
		return retval;
	}
596
	slot_status &= PWR_FAULT_DETECTED;
597 598 599 600
	if (slot_status) {
		retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
		if (retval) {
			err("%s: Cannot write to SLOTSTATUS register\n",
601
			    __func__);
602 603 604
			return retval;
		}
	}
L
Linus Torvalds 已提交
605

606 607
	slot_cmd = POWER_ON;
	cmd_mask = PWR_CTRL;
608
	/* Enable detection that we turned off at slot power-off time */
609
	if (!pciehp_poll_mode) {
610 611 612 613 614
		slot_cmd = slot_cmd |
		           PWR_FAULT_DETECT_ENABLE |
		           MRL_DETECT_ENABLE |
		           PRSN_DETECT_ENABLE |
		           HP_INTR_ENABLE;
615 616 617 618 619 620
		cmd_mask = cmd_mask |
		           PWR_FAULT_DETECT_ENABLE |
		           MRL_DETECT_ENABLE |
		           PRSN_DETECT_ENABLE |
		           HP_INTR_ENABLE;
	}
L
Linus Torvalds 已提交
621

622
	retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
623 624

	if (retval) {
625
		err("%s: Write %x command failed!\n", __func__, slot_cmd);
L
Linus Torvalds 已提交
626 627
		return -1;
	}
628
	dbg("%s: SLOTCTRL %x write cmd %x\n",
629
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
630 631 632 633

	return retval;
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static inline int pcie_mask_bad_dllp(struct controller *ctrl)
{
	struct pci_dev *dev = ctrl->pci_dev;
	int pos;
	u32 reg;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		return 0;
	pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
	if (reg & PCI_ERR_COR_BAD_DLLP)
		return 0;
	reg |= PCI_ERR_COR_BAD_DLLP;
	pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
	return 1;
}

static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
{
	struct pci_dev *dev = ctrl->pci_dev;
	u32 reg;
	int pos;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		return;
	pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
	if (!(reg & PCI_ERR_COR_BAD_DLLP))
		return;
	reg &= ~PCI_ERR_COR_BAD_DLLP;
	pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
}

L
Linus Torvalds 已提交
667 668
static int hpc_power_off_slot(struct slot * slot)
{
669
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
670
	u16 slot_cmd;
671
	u16 cmd_mask;
L
Linus Torvalds 已提交
672
	int retval = 0;
673
	int changed;
L
Linus Torvalds 已提交
674

675
	dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
L
Linus Torvalds 已提交
676

677 678 679 680 681 682 683 684
	/*
	 * Set Bad DLLP Mask bit in Correctable Error Mask
	 * Register. This is the workaround against Bad DLLP error
	 * that sometimes happens during turning power off the slot
	 * which conforms to PCI Express 1.0a spec.
	 */
	changed = pcie_mask_bad_dllp(ctrl);

685 686
	slot_cmd = POWER_OFF;
	cmd_mask = PWR_CTRL;
687 688 689 690 691 692 693
	/*
	 * If we get MRL or presence detect interrupts now, the isr
	 * will notice the sticky power-fault bit too and issue power
	 * indicator change commands. This will lead to an endless loop
	 * of command completions, since the power-fault bit remains on
	 * till the slot is powered on again.
	 */
694
	if (!pciehp_poll_mode) {
695 696 697 698
		slot_cmd = (slot_cmd &
		            ~PWR_FAULT_DETECT_ENABLE &
		            ~MRL_DETECT_ENABLE &
		            ~PRSN_DETECT_ENABLE) | HP_INTR_ENABLE;
699 700 701 702 703 704
		cmd_mask = cmd_mask |
			   PWR_FAULT_DETECT_ENABLE |
			   MRL_DETECT_ENABLE |
			   PRSN_DETECT_ENABLE |
			   HP_INTR_ENABLE;
	}
L
Linus Torvalds 已提交
705

706
	retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
707
	if (retval) {
708
		err("%s: Write command failed!\n", __func__);
709 710
		retval = -1;
		goto out;
L
Linus Torvalds 已提交
711
	}
712
	dbg("%s: SLOTCTRL %x write cmd %x\n",
713
	    __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
714

715 716 717 718 719 720
	/*
	 * After turning power off, we must wait for at least 1 second
	 * before taking any action that relies on power having been
	 * removed from the slot/adapter.
	 */
	msleep(1000);
721
 out:
722 723 724
	if (changed)
		pcie_unmask_bad_dllp(ctrl);

L
Linus Torvalds 已提交
725 726 727
	return retval;
}

728
static irqreturn_t pcie_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
729
{
730
	struct controller *ctrl = (struct controller *)dev_id;
731
	u16 detected, intr_loc;
L
Linus Torvalds 已提交
732

733 734 735 736 737 738 739 740 741
	/*
	 * In order to guarantee that all interrupt events are
	 * serviced, we need to re-inspect Slot Status register after
	 * clearing what is presumed to be the last pending interrupt.
	 */
	intr_loc = 0;
	do {
		if (pciehp_readw(ctrl, SLOTSTATUS, &detected)) {
			err("%s: Cannot read SLOTSTATUS\n", __func__);
L
Linus Torvalds 已提交
742 743 744
			return IRQ_NONE;
		}

745 746 747 748 749
		detected &= (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED |
			     MRL_SENS_CHANGED | PRSN_DETECT_CHANGED |
			     CMD_COMPLETED);
		intr_loc |= detected;
		if (!intr_loc)
L
Linus Torvalds 已提交
750
			return IRQ_NONE;
751 752
		if (pciehp_writew(ctrl, SLOTSTATUS, detected)) {
			err("%s: Cannot write to SLOTSTATUS\n", __func__);
L
Linus Torvalds 已提交
753 754
			return IRQ_NONE;
		}
755
	} while (detected);
756

757
	dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
758

759
	/* Check Command Complete Interrupt Pending */
L
Linus Torvalds 已提交
760
	if (intr_loc & CMD_COMPLETED) {
761
		ctrl->cmd_busy = 0;
762
		smp_mb();
L
Linus Torvalds 已提交
763 764 765
		wake_up_interruptible(&ctrl->queue);
	}

766
	/* Check MRL Sensor Changed */
767
	if (intr_loc & MRL_SENS_CHANGED)
768
		pciehp_handle_switch_change(0, ctrl);
769

770
	/* Check Attention Button Pressed */
771
	if (intr_loc & ATTN_BUTTN_PRESSED)
772
		pciehp_handle_attention_button(0, ctrl);
773

774
	/* Check Presence Detect Changed */
775
	if (intr_loc & PRSN_DETECT_CHANGED)
776
		pciehp_handle_presence_change(0, ctrl);
777

778
	/* Check Power Fault Detected */
779
	if (intr_loc & PWR_FAULT_DETECTED)
780
		pciehp_handle_power_fault(0, ctrl);
781

L
Linus Torvalds 已提交
782 783 784
	return IRQ_HANDLED;
}

785
static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
L
Linus Torvalds 已提交
786
{
787
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
788 789 790 791
	enum pcie_link_speed lnk_speed;
	u32	lnk_cap;
	int retval = 0;

792
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
793
	if (retval) {
794
		err("%s: Cannot read LNKCAP register\n", __func__);
L
Linus Torvalds 已提交
795 796 797 798 799 800 801 802 803 804 805 806 807 808
		return retval;
	}

	switch (lnk_cap & 0x000F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Max link speed = %d\n", lnk_speed);
K
Kenji Kaneshige 已提交
809

L
Linus Torvalds 已提交
810 811 812
	return retval;
}

813 814
static int hpc_get_max_lnk_width(struct slot *slot,
				 enum pcie_link_width *value)
L
Linus Torvalds 已提交
815
{
816
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
817 818 819 820
	enum pcie_link_width lnk_wdth;
	u32	lnk_cap;
	int retval = 0;

821
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
822
	if (retval) {
823
		err("%s: Cannot read LNKCAP register\n", __func__);
L
Linus Torvalds 已提交
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
		return retval;
	}

	switch ((lnk_cap & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Max link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
859

L
Linus Torvalds 已提交
860 861 862
	return retval;
}

863
static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
L
Linus Torvalds 已提交
864
{
865
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
866 867 868 869
	enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

870
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
871
	if (retval) {
872
		err("%s: Cannot read LNKSTATUS register\n", __func__);
L
Linus Torvalds 已提交
873 874 875 876 877 878 879 880 881 882 883 884 885 886
		return retval;
	}

	switch (lnk_status & 0x0F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Current link speed = %d\n", lnk_speed);
K
Kenji Kaneshige 已提交
887

L
Linus Torvalds 已提交
888 889 890
	return retval;
}

891 892
static int hpc_get_cur_lnk_width(struct slot *slot,
				 enum pcie_link_width *value)
L
Linus Torvalds 已提交
893
{
894
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
895 896 897 898
	enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

899
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
900
	if (retval) {
901
		err("%s: Cannot read LNKSTATUS register\n", __func__);
L
Linus Torvalds 已提交
902 903
		return retval;
	}
904

L
Linus Torvalds 已提交
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
	switch ((lnk_status & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Current link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
937

L
Linus Torvalds 已提交
938 939 940 941 942 943 944 945 946 947 948
	return retval;
}

static struct hpc_ops pciehp_hpc_ops = {
	.power_on_slot			= hpc_power_on_slot,
	.power_off_slot			= hpc_power_off_slot,
	.set_attention_status		= hpc_set_attention_status,
	.get_power_status		= hpc_get_power_status,
	.get_attention_status		= hpc_get_attention_status,
	.get_latch_status		= hpc_get_latch_status,
	.get_adapter_status		= hpc_get_adapter_status,
949 950
	.get_emi_status			= hpc_get_emi_status,
	.toggle_emi			= hpc_toggle_emi,
L
Linus Torvalds 已提交
951 952 953 954 955

	.get_max_bus_speed		= hpc_get_max_lnk_speed,
	.get_cur_bus_speed		= hpc_get_cur_lnk_speed,
	.get_max_lnk_width		= hpc_get_max_lnk_width,
	.get_cur_lnk_width		= hpc_get_cur_lnk_width,
956

L
Linus Torvalds 已提交
957 958 959 960
	.query_power_fault		= hpc_query_power_fault,
	.green_led_on			= hpc_set_green_led_on,
	.green_led_off			= hpc_set_green_led_off,
	.green_led_blink		= hpc_set_green_led_blink,
961

L
Linus Torvalds 已提交
962 963 964 965
	.release_ctlr			= hpc_release_ctlr,
	.check_lnk_status		= hpc_check_lnk_status,
};

966 967 968 969 970 971 972
#ifdef CONFIG_ACPI
int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
{
	acpi_status status;
	acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
	struct pci_dev *pdev = dev;
	struct pci_bus *parent;
973
	struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004

	/*
	 * Per PCI firmware specification, we should run the ACPI _OSC
	 * method to get control of hotplug hardware before using it.
	 * If an _OSC is missing, we look for an OSHP to do the same thing.
	 * To handle different BIOS behavior, we look for _OSC and OSHP
	 * within the scope of the hotplug controller and its parents, upto
	 * the host bridge under which this controller exists.
	 */
	while (!handle) {
		/*
		 * This hotplug controller was not listed in the ACPI name
		 * space at all. Try to get acpi handle of parent pci bus.
		 */
		if (!pdev || !pdev->bus->parent)
			break;
		parent = pdev->bus->parent;
		dbg("Could not find %s in acpi namespace, trying parent\n",
				pci_name(pdev));
		if (!parent->self)
			/* Parent must be a host bridge */
			handle = acpi_get_pci_rootbridge_handle(
					pci_domain_nr(parent),
					parent->number);
		else
			handle = DEVICE_ACPI_HANDLE(
					&(parent->self->dev));
		pdev = parent->self;
	}

	while (handle) {
1005 1006 1007
		acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
		dbg("Trying to get hotplug control for %s \n",
			(char *)string.pointer);
1008
		status = pci_osc_control_set(handle,
1009
				OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL |
1010 1011 1012 1013 1014
				OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
		if (status == AE_NOT_FOUND)
			status = acpi_run_oshp(handle);
		if (ACPI_SUCCESS(status)) {
			dbg("Gained control for hotplug HW for pci %s (%s)\n",
1015
				pci_name(dev), (char *)string.pointer);
1016
			kfree(string.pointer);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
			return 0;
		}
		if (acpi_root_bridge(handle))
			break;
		chandle = handle;
		status = acpi_get_parent(chandle, &handle);
		if (ACPI_FAILURE(status))
			break;
	}

	err("Cannot get control of hotplug hardware for pci %s\n",
			pci_name(dev));
1029

1030
	kfree(string.pointer);
1031 1032 1033 1034
	return -1;
}
#endif

M
Mark Lord 已提交
1035 1036
static int pcie_init_hardware_part1(struct controller *ctrl,
				    struct pcie_device *dev)
L
Linus Torvalds 已提交
1037 1038
{
	/* Mask Hot-plug Interrupt Enable */
1039 1040
	if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE)) {
		err("%s: Cannot mask hotplug interrupt enable\n", __func__);
M
Mark Lord 已提交
1041
		return -1;
L
Linus Torvalds 已提交
1042
	}
M
Mark Lord 已提交
1043 1044
	return 0;
}
1045

M
Mark Lord 已提交
1046 1047
int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev)
{
1048
	u16 cmd, mask;
L
Linus Torvalds 已提交
1049

1050
	/*
1051 1052 1053
	 * We need to clear all events before enabling hotplug interrupt
	 * notification mechanism in order for hotplug controler to
	 * generate interrupts.
1054
	 */
1055 1056 1057
	if (pciehp_writew(ctrl, SLOTSTATUS, 0x1f)) {
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
		return -1;
L
Linus Torvalds 已提交
1058
	}
1059

1060
	cmd = PRSN_DETECT_ENABLE;
1061
	if (ATTN_BUTTN(ctrl))
1062
		cmd |= ATTN_BUTTN_ENABLE;
1063
	if (POWER_CTRL(ctrl))
1064
		cmd |= PWR_FAULT_DETECT_ENABLE;
1065
	if (MRL_SENS(ctrl))
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
		cmd |= MRL_DETECT_ENABLE;
	if (!pciehp_poll_mode)
		cmd |= HP_INTR_ENABLE;

	mask = PRSN_DETECT_ENABLE | ATTN_BUTTN_ENABLE |
		PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE | HP_INTR_ENABLE;

	if (pcie_write_cmd(ctrl, cmd, mask)) {
		err("%s: Cannot enable software notification\n", __func__);
		goto abort;
L
Linus Torvalds 已提交
1076
	}
1077

1078
	if (pciehp_force)
1079 1080
		dbg("Bypassing BIOS check for pciehp use on %s\n",
				pci_name(ctrl->pci_dev));
1081 1082
	else if (pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev))
		goto abort_disable_intr;
1083

L
Linus Torvalds 已提交
1084 1085
	return 0;

1086
	/* We end up here for the many possible ways to fail this API. */
1087
abort_disable_intr:
1088
	if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE))
1089
		err("%s : disabling interrupts failed\n", __func__);
M
Mark Lord 已提交
1090
abort:
L
Linus Torvalds 已提交
1091 1092
	return -1;
}
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106

int pcie_init(struct controller *ctrl, struct pcie_device *dev)
{
	int rc;
	u16 cap_reg;
	u32 slot_cap;
	int cap_base;
	u16 slot_status, slot_ctrl;
	struct pci_dev *pdev;

	pdev = dev->port;
	ctrl->pci_dev = pdev;	/* save pci_dev in context */

	dbg("%s: hotplug controller vendor id 0x%x device id 0x%x\n",
1107
			__func__, pdev->vendor, pdev->device);
1108 1109 1110

	cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap_base == 0) {
1111
		dbg("%s: Can't find PCI_CAP_ID_EXP (0x10)\n", __func__);
1112 1113 1114 1115 1116
		goto abort;
	}

	ctrl->cap_base = cap_base;

1117
	dbg("%s: pcie_cap_base %x\n", __func__, cap_base);
1118 1119 1120

	rc = pciehp_readw(ctrl, CAPREG, &cap_reg);
	if (rc) {
1121
		err("%s: Cannot read CAPREG register\n", __func__);
1122 1123 1124
		goto abort;
	}
	dbg("%s: CAPREG offset %x cap_reg %x\n",
1125
	    __func__, ctrl->cap_base + CAPREG, cap_reg);
1126 1127 1128 1129 1130

	if (((cap_reg & SLOT_IMPL) == 0) ||
	    (((cap_reg & DEV_PORT_TYPE) != 0x0040)
		&& ((cap_reg & DEV_PORT_TYPE) != 0x0060))) {
		dbg("%s : This is not a root port or the port is not "
1131
		    "connected to a slot\n", __func__);
1132 1133 1134 1135 1136
		goto abort;
	}

	rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
	if (rc) {
1137
		err("%s: Cannot read SLOTCAP register\n", __func__);
1138 1139 1140
		goto abort;
	}
	dbg("%s: SLOTCAP offset %x slot_cap %x\n",
1141
	    __func__, ctrl->cap_base + SLOTCAP, slot_cap);
1142 1143

	if (!(slot_cap & HP_CAP)) {
1144
		dbg("%s : This slot is not hot-plug capable\n", __func__);
1145 1146 1147 1148 1149
		goto abort;
	}
	/* For debugging purpose */
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (rc) {
1150
		err("%s: Cannot read SLOTSTATUS register\n", __func__);
1151 1152 1153
		goto abort;
	}
	dbg("%s: SLOTSTATUS offset %x slot_status %x\n",
1154
	    __func__, ctrl->cap_base + SLOTSTATUS, slot_status);
1155 1156 1157

	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
	if (rc) {
1158
		err("%s: Cannot read SLOTCTRL register\n", __func__);
1159 1160 1161
		goto abort;
	}
	dbg("%s: SLOTCTRL offset %x slot_ctrl %x\n",
1162
	    __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183

	for (rc = 0; rc < DEVICE_COUNT_RESOURCE; rc++)
		if (pci_resource_len(pdev, rc) > 0)
			dbg("pci resource[%d] start=0x%llx(len=0x%llx)\n", rc,
			    (unsigned long long)pci_resource_start(pdev, rc),
			    (unsigned long long)pci_resource_len(pdev, rc));

	info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
	     pdev->vendor, pdev->device,
	     pdev->subsystem_vendor, pdev->subsystem_device);

	mutex_init(&ctrl->crit_sect);
	mutex_init(&ctrl->ctrl_lock);

	/* setup wait queue */
	init_waitqueue_head(&ctrl->queue);

	/* return PCI Controller Info */
	ctrl->slot_device_offset = 0;
	ctrl->num_slots = 1;
	ctrl->first_slot = slot_cap >> 19;
1184
	ctrl->slot_cap = slot_cap;
1185

M
Mark Lord 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	rc = pcie_init_hardware_part1(ctrl, dev);
	if (rc)
		goto abort;

	if (pciehp_poll_mode) {
		/* Install interrupt polling timer. Start with 10 sec delay */
		init_timer(&ctrl->poll_timer);
		start_int_poll_timer(ctrl, 10);
	} else {
		/* Installs the interrupt handler */
		rc = request_irq(ctrl->pci_dev->irq, pcie_isr, IRQF_SHARED,
				 MY_NAME, (void *)ctrl);
		dbg("%s: request_irq %d for hpc%d (returns %d)\n",
1199
		    __func__, ctrl->pci_dev->irq,
M
Mark Lord 已提交
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
		    atomic_read(&pciehp_num_controllers), rc);
		if (rc) {
			err("Can't get irq %d for the hotplug controller\n",
			    ctrl->pci_dev->irq);
			goto abort;
		}
	}
	dbg("pciehp ctrl b:d:f:irq=0x%x:%x:%x:%x\n", pdev->bus->number,
		PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), dev->irq);

	/*
	 * If this is the first controller to be initialized,
	 * initialize the pciehp work queue
	 */
	if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
		pciehp_wq = create_singlethread_workqueue("pciehpd");
		if (!pciehp_wq) {
			rc = -ENOMEM;
			goto abort_free_irq;
		}
	}

	rc = pcie_init_hardware_part2(ctrl, dev);
1223 1224 1225 1226
	if (rc == 0) {
		ctrl->hpc_ops = &pciehp_hpc_ops;
		return 0;
	}
M
Mark Lord 已提交
1227 1228 1229 1230 1231
abort_free_irq:
	if (pciehp_poll_mode)
		del_timer_sync(&ctrl->poll_timer);
	else
		free_irq(ctrl->pci_dev->irq, ctrl);
1232 1233 1234
abort:
	return -1;
}