pciehp_hpc.c 32.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
33 34 35
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
36
#include <linux/pci.h>
A
Andrew Morton 已提交
37
#include <linux/interrupt.h>
38
#include <linux/time.h>
A
Andrew Morton 已提交
39

L
Linus Torvalds 已提交
40 41 42
#include "../pci.h"
#include "pciehp.h"

K
Kenji Kaneshige 已提交
43 44
static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);

L
Linus Torvalds 已提交
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
struct ctrl_reg {
	u8 cap_id;
	u8 nxt_ptr;
	u16 cap_reg;
	u32 dev_cap;
	u16 dev_ctrl;
	u16 dev_status;
	u32 lnk_cap;
	u16 lnk_ctrl;
	u16 lnk_status;
	u32 slot_cap;
	u16 slot_ctrl;
	u16 slot_status;
	u16 root_ctrl;
	u16 rsvp;
	u32 root_status;
} __attribute__ ((packed));

/* offsets to the controller registers based on the above structure layout */
enum ctrl_offsets {
	PCIECAPID	=	offsetof(struct ctrl_reg, cap_id),
	NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr),
	CAPREG		=	offsetof(struct ctrl_reg, cap_reg),
	DEVCAP		=	offsetof(struct ctrl_reg, dev_cap),
	DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl),
	DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status),
	LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap),
	LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl),
	LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status),
	SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap),
	SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl),
	SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status),
	ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl),
	ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status),
};

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
}
L
Linus Torvalds 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166

/* Field definitions in PCI Express Capabilities Register */
#define CAP_VER			0x000F
#define DEV_PORT_TYPE		0x00F0
#define SLOT_IMPL		0x0100
#define MSG_NUM			0x3E00

/* Device or Port Type */
#define NAT_ENDPT		0x00
#define LEG_ENDPT		0x01
#define ROOT_PORT		0x04
#define UP_STREAM		0x05
#define	DN_STREAM		0x06
#define PCIE_PCI_BRDG		0x07
#define PCI_PCIE_BRDG		0x10

/* Field definitions in Device Capabilities Register */
#define DATTN_BUTTN_PRSN	0x1000
#define DATTN_LED_PRSN		0x2000
#define DPWR_LED_PRSN		0x4000

/* Field definitions in Link Capabilities Register */
#define MAX_LNK_SPEED		0x000F
#define MAX_LNK_WIDTH		0x03F0

/* Link Width Encoding */
#define LNK_X1		0x01
#define LNK_X2		0x02
#define LNK_X4		0x04	
#define LNK_X8		0x08
#define LNK_X12		0x0C
#define LNK_X16		0x10	
#define LNK_X32		0x20

/*Field definitions of Link Status Register */
#define LNK_SPEED	0x000F
#define NEG_LINK_WD	0x03F0
#define LNK_TRN_ERR	0x0400
#define	LNK_TRN		0x0800
#define SLOT_CLK_CONF	0x1000

/* Field definitions in Slot Capabilities Register */
#define ATTN_BUTTN_PRSN	0x00000001
#define	PWR_CTRL_PRSN	0x00000002
#define MRL_SENS_PRSN	0x00000004
#define ATTN_LED_PRSN	0x00000008
#define PWR_LED_PRSN	0x00000010
#define HP_SUPR_RM_SUP	0x00000020
#define HP_CAP		0x00000040
#define SLOT_PWR_VALUE	0x000003F8
#define SLOT_PWR_LIMIT	0x00000C00
#define PSN		0xFFF80000	/* PSN: Physical Slot Number */

/* Field definitions in Slot Control Register */
#define ATTN_BUTTN_ENABLE		0x0001
#define PWR_FAULT_DETECT_ENABLE		0x0002
#define MRL_DETECT_ENABLE		0x0004
#define PRSN_DETECT_ENABLE		0x0008
#define CMD_CMPL_INTR_ENABLE		0x0010
#define HP_INTR_ENABLE			0x0020
#define ATTN_LED_CTRL			0x00C0
#define PWR_LED_CTRL			0x0300
#define PWR_CTRL			0x0400
167
#define EMI_CTRL			0x0800
L
Linus Torvalds 已提交
168 169 170 171 172 173 174 175 176 177

/* Attention indicator and Power indicator states */
#define LED_ON		0x01
#define LED_BLINK	0x10
#define LED_OFF		0x11

/* Power Control Command */
#define POWER_ON	0
#define POWER_OFF	0x0400

178 179 180 181
/* EMI Status defines */
#define EMI_DISENGAGED	0
#define EMI_ENGAGED	1

L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189
/* Field definitions in Slot Status Register */
#define ATTN_BUTTN_PRESSED	0x0001
#define PWR_FAULT_DETECTED	0x0002
#define MRL_SENS_CHANGED	0x0004
#define PRSN_DETECT_CHANGED	0x0008
#define CMD_COMPLETED		0x0010
#define MRL_STATE		0x0020
#define PRSN_STATE		0x0040
190 191
#define EMI_STATE		0x0080
#define EMI_STATUS_BIT		7
L
Linus Torvalds 已提交
192

193 194
static irqreturn_t pcie_isr(int irq, void *dev_id);
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
195 196

/* This is the interrupt polling timeout function. */
197
static void int_poll_timeout(unsigned long data)
L
Linus Torvalds 已提交
198
{
199
	struct controller *ctrl = (struct controller *)data;
L
Linus Torvalds 已提交
200 201

	/* Poll for interrupt events.  regs == NULL => polling */
202
	pcie_isr(0, ctrl);
L
Linus Torvalds 已提交
203

204
	init_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
205 206 207
	if (!pciehp_poll_time)
		pciehp_poll_time = 2; /* reset timer to poll in 2 secs if user doesn't specify at module installation*/

208
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
209 210 211
}

/* This function starts the interrupt polling timer. */
212
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
213
{
214 215 216 217 218 219 220 221
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
        	sec = 2;

	ctrl->poll_timer.function = &int_poll_timeout;
	ctrl->poll_timer.data = (unsigned long)ctrl;
	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
222 223
}

224 225
static inline int pcie_wait_cmd(struct controller *ctrl)
{
226 227 228 229 230 231 232 233 234 235 236 237 238
	int retval = 0;
	unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
	unsigned long timeout = msecs_to_jiffies(msecs);
	int rc;

	rc = wait_event_interruptible_timeout(ctrl->queue,
					      !ctrl->cmd_busy, timeout);
	if (!rc)
		dbg("Command not completed in 1000 msec\n");
	else if (rc < 0) {
		retval = -EINTR;
		info("Command was interrupted by a signal\n");
	}
239

240
	return retval;
241 242
}

243 244 245 246 247 248 249
/**
 * pcie_write_cmd - Issue controller command
 * @slot: slot to which the command is issued
 * @cmd:  command value written to slot control register
 * @mask: bitmask of slot control register to be modified
 */
static int pcie_write_cmd(struct slot *slot, u16 cmd, u16 mask)
L
Linus Torvalds 已提交
250
{
251
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
252 253
	int retval = 0;
	u16 slot_status;
254 255
	u16 slot_ctrl;
	unsigned long flags;
L
Linus Torvalds 已提交
256

257 258
	mutex_lock(&ctrl->ctrl_lock);

259
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
260
	if (retval) {
261
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
262
		goto out;
263 264
	}

L
Linus Torvalds 已提交
265
	if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) { 
266 267 268 269 270
		/* After 1 sec and CMD_COMPLETED still not set, just
		   proceed forward to issue the next command according
		   to spec.  Just print out the error message */
		dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
		    __FUNCTION__);
L
Linus Torvalds 已提交
271 272
	}

273 274
	spin_lock_irqsave(&ctrl->lock, flags);
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
275
	if (retval) {
276 277
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
		goto out_spin_unlock;
L
Linus Torvalds 已提交
278 279
	}

280 281 282 283 284 285 286 287 288 289 290
	slot_ctrl &= ~mask;
	slot_ctrl |= ((cmd & mask) | CMD_CMPL_INTR_ENABLE);

	ctrl->cmd_busy = 1;
	retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
	if (retval)
		err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__);

 out_spin_unlock:
	spin_unlock_irqrestore(&ctrl->lock, flags);

291 292 293
	/*
	 * Wait for command completion.
	 */
294 295
	if (!retval)
		retval = pcie_wait_cmd(ctrl);
296 297
 out:
	mutex_unlock(&ctrl->ctrl_lock);
L
Linus Torvalds 已提交
298 299 300 301 302 303 304 305
	return retval;
}

static int hpc_check_lnk_status(struct controller *ctrl)
{
	u16 lnk_status;
	int retval = 0;

306
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
307
	if (retval) {
308
		err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
		return retval;
	}

	dbg("%s: lnk_status = %x\n", __FUNCTION__, lnk_status);
	if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) || 
		!(lnk_status & NEG_LINK_WD)) {
		err("%s : Link Training Error occurs \n", __FUNCTION__);
		retval = -1;
		return retval;
	}

	return retval;
}


static int hpc_get_attention_status(struct slot *slot, u8 *status)
{
326
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
327 328 329 330
	u16 slot_ctrl;
	u8 atten_led_state;
	int retval = 0;

331
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
332
	if (retval) {
333
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
334 335 336
		return retval;
	}

337 338
	dbg("%s: SLOTCTRL %x, value read %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362

	atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;

	switch (atten_led_state) {
	case 0:
		*status = 0xFF;	/* Reserved */
		break;
	case 1:
		*status = 1;	/* On */
		break;
	case 2:
		*status = 2;	/* Blink */
		break;
	case 3:
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}

	return 0;
}

363
static int hpc_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
364
{
365
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
366 367 368 369
	u16 slot_ctrl;
	u8 pwr_state;
	int	retval = 0;

370
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
371
	if (retval) {
372
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
373 374
		return retval;
	}
375 376
	dbg("%s: SLOTCTRL %x value read %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397

	pwr_state = (slot_ctrl & PWR_CTRL) >> 10;

	switch (pwr_state) {
	case 0:
		*status = 1;
		break;
	case 1:
		*status = 0;	
		break;
	default:
		*status = 0xFF;
		break;
	}

	return retval;
}


static int hpc_get_latch_status(struct slot *slot, u8 *status)
{
398
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
399 400 401
	u16 slot_status;
	int retval = 0;

402
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
403
	if (retval) {
404
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
405 406 407 408 409 410 411 412 413 414
		return retval;
	}

	*status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;  

	return 0;
}

static int hpc_get_adapter_status(struct slot *slot, u8 *status)
{
415
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
416 417 418 419
	u16 slot_status;
	u8 card_state;
	int retval = 0;

420
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
421
	if (retval) {
422
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
423 424 425 426 427 428 429 430
		return retval;
	}
	card_state = (u8)((slot_status & PRSN_STATE) >> 6);
	*status = (card_state == 1) ? 1 : 0;

	return 0;
}

431
static int hpc_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
432
{
433
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
434 435 436 437
	u16 slot_status;
	u8 pwr_fault;
	int retval = 0;

438
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
439
	if (retval) {
440
		err("%s: Cannot check for power fault\n", __FUNCTION__);
L
Linus Torvalds 已提交
441 442 443 444
		return retval;
	}
	pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
	
445
	return pwr_fault;
L
Linus Torvalds 已提交
446 447
}

448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static int hpc_get_emi_status(struct slot *slot, u8 *status)
{
	struct controller *ctrl = slot->ctrl;
	u16 slot_status;
	int retval = 0;

	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
		err("%s : Cannot check EMI status\n", __FUNCTION__);
		return retval;
	}
	*status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;

	return retval;
}

static int hpc_toggle_emi(struct slot *slot)
{
466 467 468
	u16 slot_cmd;
	u16 cmd_mask;
	int rc;
469

470 471 472
	slot_cmd = EMI_CTRL;
	cmd_mask = EMI_CTRL;
	if (!pciehp_poll_mode) {
473
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
474 475
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
	}
476

477
	rc = pcie_write_cmd(slot, slot_cmd, cmd_mask);
478
	slot->last_emi_toggle = get_seconds();
K
Kenji Kaneshige 已提交
479

480 481 482
	return rc;
}

L
Linus Torvalds 已提交
483 484
static int hpc_set_attention_status(struct slot *slot, u8 value)
{
485
	struct controller *ctrl = slot->ctrl;
486 487 488
	u16 slot_cmd;
	u16 cmd_mask;
	int rc;
L
Linus Torvalds 已提交
489

490
	cmd_mask = ATTN_LED_CTRL;
L
Linus Torvalds 已提交
491 492
	switch (value) {
		case 0 :	/* turn off */
493
			slot_cmd = 0x00C0;
L
Linus Torvalds 已提交
494 495
			break;
		case 1:		/* turn on */
496
			slot_cmd = 0x0040;
L
Linus Torvalds 已提交
497 498
			break;
		case 2:		/* turn blink */
499
			slot_cmd = 0x0080;
L
Linus Torvalds 已提交
500 501 502 503
			break;
		default:
			return -1;
	}
504 505 506 507
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
	}
L
Linus Torvalds 已提交
508

509
	rc = pcie_write_cmd(slot, slot_cmd, cmd_mask);
510 511
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
512 513 514 515 516 517 518
	
	return rc;
}


static void hpc_set_green_led_on(struct slot *slot)
{
519
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
520
	u16 slot_cmd;
521
	u16 cmd_mask;
L
Linus Torvalds 已提交
522
       	
523 524 525 526 527
	slot_cmd = 0x0100;
	cmd_mask = PWR_LED_CTRL;
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
528 529
	}

530
	pcie_write_cmd(slot, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
531

532 533
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
534 535 536 537
}

static void hpc_set_green_led_off(struct slot *slot)
{
538
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
539
	u16 slot_cmd;
540
	u16 cmd_mask;
L
Linus Torvalds 已提交
541

542 543 544 545 546
	slot_cmd = 0x0300;
	cmd_mask = PWR_LED_CTRL;
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
547 548
	}

549
	pcie_write_cmd(slot, slot_cmd, cmd_mask);
550 551
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
552 553 554 555
}

static void hpc_set_green_led_blink(struct slot *slot)
{
556
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
557
	u16 slot_cmd;
558
	u16 cmd_mask;
L
Linus Torvalds 已提交
559
	
560 561 562 563 564
	slot_cmd = 0x0200;
	cmd_mask = PWR_LED_CTRL;
	if (!pciehp_poll_mode) {
		slot_cmd = slot_cmd | HP_INTR_ENABLE;
		cmd_mask = cmd_mask | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
565 566
	}

567
	pcie_write_cmd(slot, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
568

569 570
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
571 572 573 574
}

static void hpc_release_ctlr(struct controller *ctrl)
{
575 576 577 578
	if (pciehp_poll_mode)
		del_timer(&ctrl->poll_timer);
	else
		free_irq(ctrl->pci_dev->irq, ctrl);
L
Linus Torvalds 已提交
579

K
Kenji Kaneshige 已提交
580 581 582 583 584 585
	/*
	 * If this is the last controller to be released, destroy the
	 * pciehp work queue
	 */
	if (atomic_dec_and_test(&pciehp_num_controllers))
		destroy_workqueue(pciehp_wq);
L
Linus Torvalds 已提交
586 587 588 589
}

static int hpc_power_on_slot(struct slot * slot)
{
590
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
591
	u16 slot_cmd;
592 593
	u16 cmd_mask;
	u16 slot_status;
L
Linus Torvalds 已提交
594 595 596 597
	int retval = 0;

	dbg("%s: slot->hp_slot %x\n", __FUNCTION__, slot->hp_slot);

598
	/* Clear sticky power-fault bit from previous power failures */
599 600 601 602 603
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
		return retval;
	}
604
	slot_status &= PWR_FAULT_DETECTED;
605 606 607 608 609 610 611 612
	if (slot_status) {
		retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
		if (retval) {
			err("%s: Cannot write to SLOTSTATUS register\n",
			    __FUNCTION__);
			return retval;
		}
	}
L
Linus Torvalds 已提交
613

614 615
	slot_cmd = POWER_ON;
	cmd_mask = PWR_CTRL;
616
	/* Enable detection that we turned off at slot power-off time */
617
	if (!pciehp_poll_mode) {
618 619 620 621 622
		slot_cmd = slot_cmd |
		           PWR_FAULT_DETECT_ENABLE |
		           MRL_DETECT_ENABLE |
		           PRSN_DETECT_ENABLE |
		           HP_INTR_ENABLE;
623 624 625 626 627 628
		cmd_mask = cmd_mask |
		           PWR_FAULT_DETECT_ENABLE |
		           MRL_DETECT_ENABLE |
		           PRSN_DETECT_ENABLE |
		           HP_INTR_ENABLE;
	}
L
Linus Torvalds 已提交
629

630
	retval = pcie_write_cmd(slot, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
631 632 633 634 635

	if (retval) {
		err("%s: Write %x command failed!\n", __FUNCTION__, slot_cmd);
		return -1;
	}
636 637
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
638 639 640 641 642 643

	return retval;
}

static int hpc_power_off_slot(struct slot * slot)
{
644
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
645
	u16 slot_cmd;
646
	u16 cmd_mask;
L
Linus Torvalds 已提交
647 648 649 650
	int retval = 0;

	dbg("%s: slot->hp_slot %x\n", __FUNCTION__, slot->hp_slot);

651 652
	slot_cmd = POWER_OFF;
	cmd_mask = PWR_CTRL;
653 654 655 656 657 658 659
	/*
	 * If we get MRL or presence detect interrupts now, the isr
	 * will notice the sticky power-fault bit too and issue power
	 * indicator change commands. This will lead to an endless loop
	 * of command completions, since the power-fault bit remains on
	 * till the slot is powered on again.
	 */
660
	if (!pciehp_poll_mode) {
661 662 663 664
		slot_cmd = (slot_cmd &
		            ~PWR_FAULT_DETECT_ENABLE &
		            ~MRL_DETECT_ENABLE &
		            ~PRSN_DETECT_ENABLE) | HP_INTR_ENABLE;
665 666 667 668 669 670
		cmd_mask = cmd_mask |
			   PWR_FAULT_DETECT_ENABLE |
			   MRL_DETECT_ENABLE |
			   PRSN_DETECT_ENABLE |
			   HP_INTR_ENABLE;
	}
L
Linus Torvalds 已提交
671

672
	retval = pcie_write_cmd(slot, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
673 674 675 676
	if (retval) {
		err("%s: Write command failed!\n", __FUNCTION__);
		return -1;
	}
677 678
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
679 680 681 682

	return retval;
}

683
static irqreturn_t pcie_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
684
{
685
	struct controller *ctrl = (struct controller *)dev_id;
L
Linus Torvalds 已提交
686 687 688 689
	u16 slot_status, intr_detect, intr_loc;
	u16 temp_word;
	int hp_slot = 0;	/* only 1 slot per PCI Express port */
	int rc = 0;
690
	unsigned long flags;
L
Linus Torvalds 已提交
691

692
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
693
	if (rc) {
694
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
		return IRQ_NONE;
	}

	intr_detect = ( ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED | MRL_SENS_CHANGED |
					PRSN_DETECT_CHANGED | CMD_COMPLETED );

	intr_loc = slot_status & intr_detect;

	/* Check to see if it was our interrupt */
	if ( !intr_loc )
		return IRQ_NONE;

	dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
	/* Mask Hot-plug Interrupt Enable */
	if (!pciehp_poll_mode) {
710
		spin_lock_irqsave(&ctrl->lock, flags);
711
		rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
712
		if (rc) {
713 714
			err("%s: Cannot read SLOT_CTRL register\n",
			    __FUNCTION__);
715
			spin_unlock_irqrestore(&ctrl->lock, flags);
L
Linus Torvalds 已提交
716 717 718
			return IRQ_NONE;
		}

719 720
		dbg("%s: pciehp_readw(SLOTCTRL) with value %x\n",
		    __FUNCTION__, temp_word);
L
Linus Torvalds 已提交
721
		temp_word = (temp_word & ~HP_INTR_ENABLE & ~CMD_CMPL_INTR_ENABLE) | 0x00;
722
		rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
723
		if (rc) {
724 725
			err("%s: Cannot write to SLOTCTRL register\n",
			    __FUNCTION__);
726
			spin_unlock_irqrestore(&ctrl->lock, flags);
L
Linus Torvalds 已提交
727 728
			return IRQ_NONE;
		}
729
		spin_unlock_irqrestore(&ctrl->lock, flags);
730 731

		rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
732
		if (rc) {
733 734
			err("%s: Cannot read SLOT_STATUS register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
735 736
			return IRQ_NONE;
		}
737 738
		dbg("%s: pciehp_readw(SLOTSTATUS) with value %x\n",
		    __FUNCTION__, slot_status);
L
Linus Torvalds 已提交
739 740 741
		
		/* Clear command complete interrupt caused by this write */
		temp_word = 0x1f;
742
		rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
743
		if (rc) {
744 745
			err("%s: Cannot write to SLOTSTATUS register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
746 747 748 749 750 751 752 753
			return IRQ_NONE;
		}
	}
	
	if (intr_loc & CMD_COMPLETED) {
		/* 
		 * Command Complete Interrupt Pending 
		 */
754
		ctrl->cmd_busy = 0;
L
Linus Torvalds 已提交
755 756 757
		wake_up_interruptible(&ctrl->queue);
	}

758 759 760 761 762 763 764 765 766 767 768
	if (intr_loc & MRL_SENS_CHANGED)
		pciehp_handle_switch_change(hp_slot, ctrl);

	if (intr_loc & ATTN_BUTTN_PRESSED)
		pciehp_handle_attention_button(hp_slot, ctrl);

	if (intr_loc & PRSN_DETECT_CHANGED)
		pciehp_handle_presence_change(hp_slot, ctrl);

	if (intr_loc & PWR_FAULT_DETECTED)
		pciehp_handle_power_fault(hp_slot, ctrl);
L
Linus Torvalds 已提交
769 770 771

	/* Clear all events after serving them */
	temp_word = 0x1F;
772
	rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
773
	if (rc) {
774
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
775 776 777 778
		return IRQ_NONE;
	}
	/* Unmask Hot-plug Interrupt Enable */
	if (!pciehp_poll_mode) {
779
		spin_lock_irqsave(&ctrl->lock, flags);
780
		rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
781
		if (rc) {
782 783
			err("%s: Cannot read SLOTCTRL register\n",
			    __FUNCTION__);
784
			spin_unlock_irqrestore(&ctrl->lock, flags);
L
Linus Torvalds 已提交
785 786 787 788 789 790
			return IRQ_NONE;
		}

		dbg("%s: Unmask Hot-plug Interrupt Enable\n", __FUNCTION__);
		temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE;

791
		rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
792
		if (rc) {
793 794
			err("%s: Cannot write to SLOTCTRL register\n",
			    __FUNCTION__);
795
			spin_unlock_irqrestore(&ctrl->lock, flags);
L
Linus Torvalds 已提交
796 797
			return IRQ_NONE;
		}
798
		spin_unlock_irqrestore(&ctrl->lock, flags);
799 800

		rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
801
		if (rc) {
802 803
			err("%s: Cannot read SLOT_STATUS register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
804 805 806 807 808
			return IRQ_NONE;
		}
		
		/* Clear command complete interrupt caused by this write */
		temp_word = 0x1F;
809
		rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
810
		if (rc) {
811 812
			err("%s: Cannot write to SLOTSTATUS failed\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
813 814
			return IRQ_NONE;
		}
815 816
		dbg("%s: pciehp_writew(SLOTSTATUS) with value %x\n",
		    __FUNCTION__, temp_word);
L
Linus Torvalds 已提交
817 818 819 820 821 822 823
	}
	
	return IRQ_HANDLED;
}

static int hpc_get_max_lnk_speed (struct slot *slot, enum pci_bus_speed *value)
{
824
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
825 826 827 828
	enum pcie_link_speed lnk_speed;
	u32	lnk_cap;
	int retval = 0;

829
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
830
	if (retval) {
831
		err("%s: Cannot read LNKCAP register\n", __FUNCTION__);
L
Linus Torvalds 已提交
832 833 834 835 836 837 838 839 840 841 842 843 844 845
		return retval;
	}

	switch (lnk_cap & 0x000F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Max link speed = %d\n", lnk_speed);
K
Kenji Kaneshige 已提交
846

L
Linus Torvalds 已提交
847 848 849 850 851
	return retval;
}

static int hpc_get_max_lnk_width (struct slot *slot, enum pcie_link_width *value)
{
852
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
853 854 855 856
	enum pcie_link_width lnk_wdth;
	u32	lnk_cap;
	int retval = 0;

857
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
858
	if (retval) {
859
		err("%s: Cannot read LNKCAP register\n", __FUNCTION__);
L
Linus Torvalds 已提交
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
		return retval;
	}

	switch ((lnk_cap & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Max link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
895

L
Linus Torvalds 已提交
896 897 898 899 900
	return retval;
}

static int hpc_get_cur_lnk_speed (struct slot *slot, enum pci_bus_speed *value)
{
901
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
902 903 904 905
	enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

906
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
907
	if (retval) {
908
		err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
909 910 911 912 913 914 915 916 917 918 919 920 921 922
		return retval;
	}

	switch (lnk_status & 0x0F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Current link speed = %d\n", lnk_speed);
K
Kenji Kaneshige 已提交
923

L
Linus Torvalds 已提交
924 925 926 927 928
	return retval;
}

static int hpc_get_cur_lnk_width (struct slot *slot, enum pcie_link_width *value)
{
929
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
930 931 932 933
	enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

934
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
935
	if (retval) {
936
		err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
		return retval;
	}
	
	switch ((lnk_status & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Current link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
972

L
Linus Torvalds 已提交
973 974 975 976 977 978 979 980 981 982 983
	return retval;
}

static struct hpc_ops pciehp_hpc_ops = {
	.power_on_slot			= hpc_power_on_slot,
	.power_off_slot			= hpc_power_off_slot,
	.set_attention_status		= hpc_set_attention_status,
	.get_power_status		= hpc_get_power_status,
	.get_attention_status		= hpc_get_attention_status,
	.get_latch_status		= hpc_get_latch_status,
	.get_adapter_status		= hpc_get_adapter_status,
984 985
	.get_emi_status			= hpc_get_emi_status,
	.toggle_emi			= hpc_toggle_emi,
L
Linus Torvalds 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000

	.get_max_bus_speed		= hpc_get_max_lnk_speed,
	.get_cur_bus_speed		= hpc_get_cur_lnk_speed,
	.get_max_lnk_width		= hpc_get_max_lnk_width,
	.get_cur_lnk_width		= hpc_get_cur_lnk_width,
	
	.query_power_fault		= hpc_query_power_fault,
	.green_led_on			= hpc_set_green_led_on,
	.green_led_off			= hpc_set_green_led_off,
	.green_led_blink		= hpc_set_green_led_blink,
	
	.release_ctlr			= hpc_release_ctlr,
	.check_lnk_status		= hpc_check_lnk_status,
};

1001 1002 1003 1004 1005 1006 1007
#ifdef CONFIG_ACPI
int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
{
	acpi_status status;
	acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
	struct pci_dev *pdev = dev;
	struct pci_bus *parent;
1008
	struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039

	/*
	 * Per PCI firmware specification, we should run the ACPI _OSC
	 * method to get control of hotplug hardware before using it.
	 * If an _OSC is missing, we look for an OSHP to do the same thing.
	 * To handle different BIOS behavior, we look for _OSC and OSHP
	 * within the scope of the hotplug controller and its parents, upto
	 * the host bridge under which this controller exists.
	 */
	while (!handle) {
		/*
		 * This hotplug controller was not listed in the ACPI name
		 * space at all. Try to get acpi handle of parent pci bus.
		 */
		if (!pdev || !pdev->bus->parent)
			break;
		parent = pdev->bus->parent;
		dbg("Could not find %s in acpi namespace, trying parent\n",
				pci_name(pdev));
		if (!parent->self)
			/* Parent must be a host bridge */
			handle = acpi_get_pci_rootbridge_handle(
					pci_domain_nr(parent),
					parent->number);
		else
			handle = DEVICE_ACPI_HANDLE(
					&(parent->self->dev));
		pdev = parent->self;
	}

	while (handle) {
1040 1041 1042
		acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
		dbg("Trying to get hotplug control for %s \n",
			(char *)string.pointer);
1043
		status = pci_osc_control_set(handle,
1044
				OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL |
1045 1046 1047 1048 1049
				OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
		if (status == AE_NOT_FOUND)
			status = acpi_run_oshp(handle);
		if (ACPI_SUCCESS(status)) {
			dbg("Gained control for hotplug HW for pci %s (%s)\n",
1050
				pci_name(dev), (char *)string.pointer);
1051
			kfree(string.pointer);
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
			return 0;
		}
		if (acpi_root_bridge(handle))
			break;
		chandle = handle;
		status = acpi_get_parent(chandle, &handle);
		if (ACPI_FAILURE(status))
			break;
	}

	err("Cannot get control of hotplug hardware for pci %s\n",
			pci_name(dev));
1064

1065
	kfree(string.pointer);
1066 1067 1068 1069 1070 1071
	return -1;
}
#endif



1072
int pcie_init(struct controller * ctrl, struct pcie_device *dev)
L
Linus Torvalds 已提交
1073 1074 1075 1076 1077 1078
{
	int rc;
	u16 temp_word;
	u16 cap_reg;
	u16 intr_enable = 0;
	u32 slot_cap;
1079
	int cap_base;
L
Linus Torvalds 已提交
1080 1081 1082 1083
	u16 slot_status, slot_ctrl;
	struct pci_dev *pdev;

	pdev = dev->port;
1084
	ctrl->pci_dev = pdev;	/* save pci_dev in context */
L
Linus Torvalds 已提交
1085

1086 1087
	dbg("%s: hotplug controller vendor id 0x%x device id 0x%x\n",
			__FUNCTION__, pdev->vendor, pdev->device);
L
Linus Torvalds 已提交
1088 1089 1090 1091 1092 1093

	if ((cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP)) == 0) {
		dbg("%s: Can't find PCI_CAP_ID_EXP (0x10)\n", __FUNCTION__);
		goto abort_free_ctlr;
	}

1094
	ctrl->cap_base = cap_base;
L
Linus Torvalds 已提交
1095

1096
	dbg("%s: pcie_cap_base %x\n", __FUNCTION__, cap_base);
L
Linus Torvalds 已提交
1097

1098
	rc = pciehp_readw(ctrl, CAPREG, &cap_reg);
L
Linus Torvalds 已提交
1099
	if (rc) {
1100
		err("%s: Cannot read CAPREG register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1101 1102
		goto abort_free_ctlr;
	}
1103 1104
	dbg("%s: CAPREG offset %x cap_reg %x\n",
	    __FUNCTION__, ctrl->cap_base + CAPREG, cap_reg);
L
Linus Torvalds 已提交
1105

1106 1107
	if (((cap_reg & SLOT_IMPL) == 0) || (((cap_reg & DEV_PORT_TYPE) != 0x0040)
		&& ((cap_reg & DEV_PORT_TYPE) != 0x0060))) {
L
Linus Torvalds 已提交
1108 1109 1110 1111
		dbg("%s : This is not a root port or the port is not connected to a slot\n", __FUNCTION__);
		goto abort_free_ctlr;
	}

1112
	rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
L
Linus Torvalds 已提交
1113
	if (rc) {
1114
		err("%s: Cannot read SLOTCAP register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1115 1116
		goto abort_free_ctlr;
	}
1117 1118
	dbg("%s: SLOTCAP offset %x slot_cap %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCAP, slot_cap);
L
Linus Torvalds 已提交
1119 1120 1121 1122 1123 1124

	if (!(slot_cap & HP_CAP)) {
		dbg("%s : This slot is not hot-plug capable\n", __FUNCTION__);
		goto abort_free_ctlr;
	}
	/* For debugging purpose */
1125
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
1126
	if (rc) {
1127
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1128 1129
		goto abort_free_ctlr;
	}
1130 1131
	dbg("%s: SLOTSTATUS offset %x slot_status %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTSTATUS, slot_status);
L
Linus Torvalds 已提交
1132

1133
	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
1134
	if (rc) {
1135
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1136 1137
		goto abort_free_ctlr;
	}
1138 1139
	dbg("%s: SLOTCTRL offset %x slot_ctrl %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
1140 1141 1142

	for ( rc = 0; rc < DEVICE_COUNT_RESOURCE; rc++)
		if (pci_resource_len(pdev, rc) > 0)
1143 1144 1145
			dbg("pci resource[%d] start=0x%llx(len=0x%llx)\n", rc,
			    (unsigned long long)pci_resource_start(pdev, rc),
			    (unsigned long long)pci_resource_len(pdev, rc));
L
Linus Torvalds 已提交
1146 1147 1148 1149

	info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n", pdev->vendor, pdev->device, 
		pdev->subsystem_vendor, pdev->subsystem_device);

1150
	mutex_init(&ctrl->crit_sect);
K
Kenji Kaneshige 已提交
1151
	mutex_init(&ctrl->ctrl_lock);
1152
	spin_lock_init(&ctrl->lock);
K
Kenji Kaneshige 已提交
1153

L
Linus Torvalds 已提交
1154 1155 1156 1157
	/* setup wait queue */
	init_waitqueue_head(&ctrl->queue);

	/* return PCI Controller Info */
1158 1159 1160 1161
	ctrl->slot_device_offset = 0;
	ctrl->num_slots = 1;
	ctrl->first_slot = slot_cap >> 19;
	ctrl->ctrlcap = slot_cap & 0x0000007f;
L
Linus Torvalds 已提交
1162 1163

	/* Mask Hot-plug Interrupt Enable */
1164
	rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
1165
	if (rc) {
1166
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1167 1168 1169
		goto abort_free_ctlr;
	}

1170 1171
	dbg("%s: SLOTCTRL %x value read %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
1172 1173
	temp_word = (temp_word & ~HP_INTR_ENABLE & ~CMD_CMPL_INTR_ENABLE) | 0x00;

1174
	rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
1175
	if (rc) {
1176
		err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1177 1178 1179
		goto abort_free_ctlr;
	}

1180
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
1181
	if (rc) {
1182
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1183 1184 1185 1186
		goto abort_free_ctlr;
	}

	temp_word = 0x1F; /* Clear all events */
1187
	rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
1188
	if (rc) {
1189
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1190 1191 1192
		goto abort_free_ctlr;
	}

1193 1194 1195 1196
	if (pciehp_poll_mode) {
		/* Install interrupt polling timer. Start with 10 sec delay */
		init_timer(&ctrl->poll_timer);
		start_int_poll_timer(ctrl, 10);
L
Linus Torvalds 已提交
1197 1198
	} else {
		/* Installs the interrupt handler */
1199 1200 1201
		rc = request_irq(ctrl->pci_dev->irq, pcie_isr, IRQF_SHARED,
				 MY_NAME, (void *)ctrl);
		dbg("%s: request_irq %d for hpc%d (returns %d)\n",
K
Kenji Kaneshige 已提交
1202 1203
		    __FUNCTION__, ctrl->pci_dev->irq,
		    atomic_read(&pciehp_num_controllers), rc);
L
Linus Torvalds 已提交
1204
		if (rc) {
1205 1206
			err("Can't get irq %d for the hotplug controller\n",
			    ctrl->pci_dev->irq);
L
Linus Torvalds 已提交
1207 1208 1209
			goto abort_free_ctlr;
		}
	}
1210 1211 1212
	dbg("pciehp ctrl b:d:f:irq=0x%x:%x:%x:%x\n", pdev->bus->number,
		PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), dev->irq);

K
Kenji Kaneshige 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
	/*
	 * If this is the first controller to be initialized,
	 * initialize the pciehp work queue
	 */
	if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
		pciehp_wq = create_singlethread_workqueue("pciehpd");
		if (!pciehp_wq) {
			rc = -ENOMEM;
			goto abort_free_irq;
		}
	}

1225
	rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
1226
	if (rc) {
1227
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
1228
		goto abort_free_irq;
L
Linus Torvalds 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	}

	intr_enable = intr_enable | PRSN_DETECT_ENABLE;

	if (ATTN_BUTTN(slot_cap))
		intr_enable = intr_enable | ATTN_BUTTN_ENABLE;
	
	if (POWER_CTRL(slot_cap))
		intr_enable = intr_enable | PWR_FAULT_DETECT_ENABLE;
	
	if (MRL_SENS(slot_cap))
		intr_enable = intr_enable | MRL_DETECT_ENABLE;

	temp_word = (temp_word & ~intr_enable) | intr_enable; 

	if (pciehp_poll_mode) {
		temp_word = (temp_word & ~HP_INTR_ENABLE) | 0x0;
	} else {
		temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE;
	}

	/* Unmask Hot-plug Interrupt Enable for the interrupt notification mechanism case */
1251
	rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
1252
	if (rc) {
1253
		err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__);
1254
		goto abort_free_irq;
L
Linus Torvalds 已提交
1255
	}
1256
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
1257
	if (rc) {
1258
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
1259
		goto abort_disable_intr;
L
Linus Torvalds 已提交
1260 1261 1262
	}
	
	temp_word =  0x1F; /* Clear all events */
1263
	rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
1264
	if (rc) {
1265
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
1266
		goto abort_disable_intr;
L
Linus Torvalds 已提交
1267 1268
	}
	
1269 1270 1271 1272
	if (pciehp_force) {
		dbg("Bypassing BIOS check for pciehp use on %s\n",
				pci_name(ctrl->pci_dev));
	} else {
R
Rajesh Shah 已提交
1273
		rc = pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev);
1274
		if (rc)
1275
			goto abort_disable_intr;
1276
	}
1277

L
Linus Torvalds 已提交
1278 1279 1280 1281 1282
	ctrl->hpc_ops = &pciehp_hpc_ops;

	return 0;

	/* We end up here for the many possible ways to fail this API.  */
1283
abort_disable_intr:
1284
	rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
1285 1286
	if (!rc) {
		temp_word &= ~(intr_enable | HP_INTR_ENABLE);
1287
		rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
1288 1289 1290 1291 1292 1293
	}
	if (rc)
		err("%s : disabling interrupts failed\n", __FUNCTION__);

abort_free_irq:
	if (pciehp_poll_mode)
1294
		del_timer_sync(&ctrl->poll_timer);
1295
	else
1296
		free_irq(ctrl->pci_dev->irq, ctrl);
1297

L
Linus Torvalds 已提交
1298 1299 1300
abort_free_ctlr:
	return -1;
}