pciehp_hpc.c 32.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
33 34 35
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
36
#include <linux/pci.h>
A
Andrew Morton 已提交
37 38
#include <linux/interrupt.h>

L
Linus Torvalds 已提交
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
#include "../pci.h"
#include "pciehp.h"
#ifdef DEBUG
#define DBG_K_TRACE_ENTRY      ((unsigned int)0x00000001)	/* On function entry */
#define DBG_K_TRACE_EXIT       ((unsigned int)0x00000002)	/* On function exit */
#define DBG_K_INFO             ((unsigned int)0x00000004)	/* Info messages */
#define DBG_K_ERROR            ((unsigned int)0x00000008)	/* Error messages */
#define DBG_K_TRACE            (DBG_K_TRACE_ENTRY|DBG_K_TRACE_EXIT)
#define DBG_K_STANDARD         (DBG_K_INFO|DBG_K_ERROR|DBG_K_TRACE)
/* Redefine this flagword to set debug level */
#define DEBUG_LEVEL            DBG_K_STANDARD

#define DEFINE_DBG_BUFFER     char __dbg_str_buf[256];

#define DBG_PRINT( dbg_flags, args... )              \
	do {                                             \
	  if ( DEBUG_LEVEL & ( dbg_flags ) )             \
	  {                                              \
	    int len;                                     \
	    len = sprintf( __dbg_str_buf, "%s:%d: %s: ", \
		  __FILE__, __LINE__, __FUNCTION__ );    \
	    sprintf( __dbg_str_buf + len, args );        \
	    printk( KERN_NOTICE "%s\n", __dbg_str_buf ); \
	  }                                              \
	} while (0)

#define DBG_ENTER_ROUTINE	DBG_PRINT (DBG_K_TRACE_ENTRY, "%s", "[Entry]");
#define DBG_LEAVE_ROUTINE	DBG_PRINT (DBG_K_TRACE_EXIT, "%s", "[Exit]");
#else
#define DEFINE_DBG_BUFFER
#define DBG_ENTER_ROUTINE
#define DBG_LEAVE_ROUTINE
#endif				/* DEBUG */

struct ctrl_reg {
	u8 cap_id;
	u8 nxt_ptr;
	u16 cap_reg;
	u32 dev_cap;
	u16 dev_ctrl;
	u16 dev_status;
	u32 lnk_cap;
	u16 lnk_ctrl;
	u16 lnk_status;
	u32 slot_cap;
	u16 slot_ctrl;
	u16 slot_status;
	u16 root_ctrl;
	u16 rsvp;
	u32 root_status;
} __attribute__ ((packed));

/* offsets to the controller registers based on the above structure layout */
enum ctrl_offsets {
	PCIECAPID	=	offsetof(struct ctrl_reg, cap_id),
	NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr),
	CAPREG		=	offsetof(struct ctrl_reg, cap_reg),
	DEVCAP		=	offsetof(struct ctrl_reg, dev_cap),
	DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl),
	DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status),
	LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap),
	LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl),
	LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status),
	SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap),
	SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl),
	SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status),
	ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl),
	ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status),
};

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_word(dev, ctrl->cap_base + reg, value);
}

static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
{
	struct pci_dev *dev = ctrl->pci_dev;
	return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
}
L
Linus Torvalds 已提交
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218

/* Field definitions in PCI Express Capabilities Register */
#define CAP_VER			0x000F
#define DEV_PORT_TYPE		0x00F0
#define SLOT_IMPL		0x0100
#define MSG_NUM			0x3E00

/* Device or Port Type */
#define NAT_ENDPT		0x00
#define LEG_ENDPT		0x01
#define ROOT_PORT		0x04
#define UP_STREAM		0x05
#define	DN_STREAM		0x06
#define PCIE_PCI_BRDG		0x07
#define PCI_PCIE_BRDG		0x10

/* Field definitions in Device Capabilities Register */
#define DATTN_BUTTN_PRSN	0x1000
#define DATTN_LED_PRSN		0x2000
#define DPWR_LED_PRSN		0x4000

/* Field definitions in Link Capabilities Register */
#define MAX_LNK_SPEED		0x000F
#define MAX_LNK_WIDTH		0x03F0

/* Link Width Encoding */
#define LNK_X1		0x01
#define LNK_X2		0x02
#define LNK_X4		0x04	
#define LNK_X8		0x08
#define LNK_X12		0x0C
#define LNK_X16		0x10	
#define LNK_X32		0x20

/*Field definitions of Link Status Register */
#define LNK_SPEED	0x000F
#define NEG_LINK_WD	0x03F0
#define LNK_TRN_ERR	0x0400
#define	LNK_TRN		0x0800
#define SLOT_CLK_CONF	0x1000

/* Field definitions in Slot Capabilities Register */
#define ATTN_BUTTN_PRSN	0x00000001
#define	PWR_CTRL_PRSN	0x00000002
#define MRL_SENS_PRSN	0x00000004
#define ATTN_LED_PRSN	0x00000008
#define PWR_LED_PRSN	0x00000010
#define HP_SUPR_RM_SUP	0x00000020
#define HP_CAP		0x00000040
#define SLOT_PWR_VALUE	0x000003F8
#define SLOT_PWR_LIMIT	0x00000C00
#define PSN		0xFFF80000	/* PSN: Physical Slot Number */

/* Field definitions in Slot Control Register */
#define ATTN_BUTTN_ENABLE		0x0001
#define PWR_FAULT_DETECT_ENABLE		0x0002
#define MRL_DETECT_ENABLE		0x0004
#define PRSN_DETECT_ENABLE		0x0008
#define CMD_CMPL_INTR_ENABLE		0x0010
#define HP_INTR_ENABLE			0x0020
#define ATTN_LED_CTRL			0x00C0
#define PWR_LED_CTRL			0x0300
#define PWR_CTRL			0x0400

/* Attention indicator and Power indicator states */
#define LED_ON		0x01
#define LED_BLINK	0x10
#define LED_OFF		0x11

/* Power Control Command */
#define POWER_ON	0
#define POWER_OFF	0x0400

/* Field definitions in Slot Status Register */
#define ATTN_BUTTN_PRESSED	0x0001
#define PWR_FAULT_DETECTED	0x0002
#define MRL_SENS_CHANGED	0x0004
#define PRSN_DETECT_CHANGED	0x0008
#define CMD_COMPLETED		0x0010
#define MRL_STATE		0x0020
#define PRSN_STATE		0x0040

static spinlock_t hpc_event_lock;

DEFINE_DBG_BUFFER		/* Debug string buffer for entire HPC defined here */
static int ctlr_seq_num = 0;	/* Controller sequence # */

219 220
static irqreturn_t pcie_isr(int irq, void *dev_id);
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
221 222

/* This is the interrupt polling timeout function. */
223
static void int_poll_timeout(unsigned long data)
L
Linus Torvalds 已提交
224
{
225
	struct controller *ctrl = (struct controller *)data;
L
Linus Torvalds 已提交
226 227 228 229

	DBG_ENTER_ROUTINE

	/* Poll for interrupt events.  regs == NULL => polling */
230
	pcie_isr(0, ctrl);
L
Linus Torvalds 已提交
231

232
	init_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
233 234 235
	if (!pciehp_poll_time)
		pciehp_poll_time = 2; /* reset timer to poll in 2 secs if user doesn't specify at module installation*/

236
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
237 238 239
}

/* This function starts the interrupt polling timer. */
240
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
241
{
242 243 244 245 246 247 248 249
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
        	sec = 2;

	ctrl->poll_timer.function = &int_poll_timeout;
	ctrl->poll_timer.data = (unsigned long)ctrl;
	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
250 251 252 253
}

static int pcie_write_cmd(struct slot *slot, u16 cmd)
{
254
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
255 256 257 258
	int retval = 0;
	u16 slot_status;

	DBG_ENTER_ROUTINE 
259 260

	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
261
	if (retval) {
262 263 264 265
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
		return retval;
	}

L
Linus Torvalds 已提交
266 267 268 269 270 271
	if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) { 
		/* After 1 sec and CMD_COMPLETED still not set, just proceed forward to issue 
		   the next command according to spec.  Just print out the error message */
		dbg("%s : CMD_COMPLETED not clear after 1 sec.\n", __FUNCTION__);
	}

272
	retval = pciehp_writew(ctrl, SLOTCTRL, (cmd | CMD_CMPL_INTR_ENABLE));
L
Linus Torvalds 已提交
273
	if (retval) {
274
		err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
275 276 277 278 279 280 281 282 283 284 285 286 287 288
		return retval;
	}

	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_check_lnk_status(struct controller *ctrl)
{
	u16 lnk_status;
	int retval = 0;

	DBG_ENTER_ROUTINE 

289
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
290
	if (retval) {
291
		err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
		return retval;
	}

	dbg("%s: lnk_status = %x\n", __FUNCTION__, lnk_status);
	if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) || 
		!(lnk_status & NEG_LINK_WD)) {
		err("%s : Link Training Error occurs \n", __FUNCTION__);
		retval = -1;
		return retval;
	}

	DBG_LEAVE_ROUTINE 
	return retval;
}


static int hpc_get_attention_status(struct slot *slot, u8 *status)
{
310
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
311 312 313 314 315 316
	u16 slot_ctrl;
	u8 atten_led_state;
	int retval = 0;
	
	DBG_ENTER_ROUTINE 

317
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
318
	if (retval) {
319
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
320 321 322
		return retval;
	}

323 324
	dbg("%s: SLOTCTRL %x, value read %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349

	atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;

	switch (atten_led_state) {
	case 0:
		*status = 0xFF;	/* Reserved */
		break;
	case 1:
		*status = 1;	/* On */
		break;
	case 2:
		*status = 2;	/* Blink */
		break;
	case 3:
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}

	DBG_LEAVE_ROUTINE 
	return 0;
}

350
static int hpc_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
351
{
352
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
353 354 355 356 357 358
	u16 slot_ctrl;
	u8 pwr_state;
	int	retval = 0;
	
	DBG_ENTER_ROUTINE 

359
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
360
	if (retval) {
361
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
362 363
		return retval;
	}
364 365
	dbg("%s: SLOTCTRL %x value read %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

	pwr_state = (slot_ctrl & PWR_CTRL) >> 10;

	switch (pwr_state) {
	case 0:
		*status = 1;
		break;
	case 1:
		*status = 0;	
		break;
	default:
		*status = 0xFF;
		break;
	}

	DBG_LEAVE_ROUTINE 
	return retval;
}


static int hpc_get_latch_status(struct slot *slot, u8 *status)
{
388
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
389 390 391 392 393
	u16 slot_status;
	int retval = 0;

	DBG_ENTER_ROUTINE 

394
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
395
	if (retval) {
396
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
397 398 399 400 401 402 403 404 405 406 407
		return retval;
	}

	*status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;  

	DBG_LEAVE_ROUTINE 
	return 0;
}

static int hpc_get_adapter_status(struct slot *slot, u8 *status)
{
408
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
409 410 411 412 413 414
	u16 slot_status;
	u8 card_state;
	int retval = 0;

	DBG_ENTER_ROUTINE 

415
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
416
	if (retval) {
417
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
418 419 420 421 422 423 424 425 426
		return retval;
	}
	card_state = (u8)((slot_status & PRSN_STATE) >> 6);
	*status = (card_state == 1) ? 1 : 0;

	DBG_LEAVE_ROUTINE 
	return 0;
}

427
static int hpc_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
428
{
429
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
430 431 432 433 434 435
	u16 slot_status;
	u8 pwr_fault;
	int retval = 0;

	DBG_ENTER_ROUTINE 

436
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
437
	if (retval) {
438
		err("%s: Cannot check for power fault\n", __FUNCTION__);
L
Linus Torvalds 已提交
439 440 441 442 443
		return retval;
	}
	pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
	
	DBG_LEAVE_ROUTINE
444
	return pwr_fault;
L
Linus Torvalds 已提交
445 446 447 448
}

static int hpc_set_attention_status(struct slot *slot, u8 value)
{
449
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
450 451 452 453
	u16 slot_cmd = 0;
	u16 slot_ctrl;
	int rc = 0;

454 455
	DBG_ENTER_ROUTINE

456
	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
457
	if (rc) {
458
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
		return rc;
	}

	switch (value) {
		case 0 :	/* turn off */
			slot_cmd = (slot_ctrl & ~ATTN_LED_CTRL) | 0x00C0;
			break;
		case 1:		/* turn on */
			slot_cmd = (slot_ctrl & ~ATTN_LED_CTRL) | 0x0040;
			break;
		case 2:		/* turn blink */
			slot_cmd = (slot_ctrl & ~ATTN_LED_CTRL) | 0x0080;
			break;
		default:
			return -1;
	}
	if (!pciehp_poll_mode)
		slot_cmd = slot_cmd | HP_INTR_ENABLE; 

	pcie_write_cmd(slot, slot_cmd);
479 480
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
481
	
482
	DBG_LEAVE_ROUTINE
L
Linus Torvalds 已提交
483 484 485 486 487 488
	return rc;
}


static void hpc_set_green_led_on(struct slot *slot)
{
489
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
490 491 492 493
	u16 slot_cmd;
	u16 slot_ctrl;
	int rc = 0;
       	
494 495
	DBG_ENTER_ROUTINE

496
	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
497
	if (rc) {
498
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
499 500 501 502 503 504 505 506
		return;
	}
	slot_cmd = (slot_ctrl & ~PWR_LED_CTRL) | 0x0100;
	if (!pciehp_poll_mode)
		slot_cmd = slot_cmd | HP_INTR_ENABLE; 

	pcie_write_cmd(slot, slot_cmd);

507 508
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
509
	DBG_LEAVE_ROUTINE
L
Linus Torvalds 已提交
510 511 512 513 514
	return;
}

static void hpc_set_green_led_off(struct slot *slot)
{
515
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
516 517 518 519
	u16 slot_cmd;
	u16 slot_ctrl;
	int rc = 0;

520 521
	DBG_ENTER_ROUTINE

522
	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
523
	if (rc) {
524
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
525 526 527 528 529 530 531 532
		return;
	}

	slot_cmd = (slot_ctrl & ~PWR_LED_CTRL) | 0x0300;

	if (!pciehp_poll_mode)
		slot_cmd = slot_cmd | HP_INTR_ENABLE; 
	pcie_write_cmd(slot, slot_cmd);
533 534
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
535

536
	DBG_LEAVE_ROUTINE
L
Linus Torvalds 已提交
537 538 539 540 541
	return;
}

static void hpc_set_green_led_blink(struct slot *slot)
{
542
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
543 544 545 546
	u16 slot_cmd;
	u16 slot_ctrl;
	int rc = 0; 
	
547 548
	DBG_ENTER_ROUTINE

549
	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
550
	if (rc) {
551
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
552 553 554 555 556 557 558 559 560
		return;
	}

	slot_cmd = (slot_ctrl & ~PWR_LED_CTRL) | 0x0200;

	if (!pciehp_poll_mode)
		slot_cmd = slot_cmd | HP_INTR_ENABLE; 
	pcie_write_cmd(slot, slot_cmd);

561 562
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
563
	DBG_LEAVE_ROUTINE
L
Linus Torvalds 已提交
564 565 566 567 568 569 570
	return;
}

static void hpc_release_ctlr(struct controller *ctrl)
{
	DBG_ENTER_ROUTINE 

571 572 573 574
	if (pciehp_poll_mode)
		del_timer(&ctrl->poll_timer);
	else
		free_irq(ctrl->pci_dev->irq, ctrl);
L
Linus Torvalds 已提交
575 576 577 578 579 580

	DBG_LEAVE_ROUTINE
}

static int hpc_power_on_slot(struct slot * slot)
{
581
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
582
	u16 slot_cmd;
583
	u16 slot_ctrl, slot_status;
L
Linus Torvalds 已提交
584 585 586 587 588 589
	int retval = 0;

	DBG_ENTER_ROUTINE 

	dbg("%s: slot->hp_slot %x\n", __FUNCTION__, slot->hp_slot);

590
	/* Clear sticky power-fault bit from previous power failures */
591 592 593 594 595
	retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
	if (retval) {
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
		return retval;
	}
596
	slot_status &= PWR_FAULT_DETECTED;
597 598 599 600 601 602 603 604
	if (slot_status) {
		retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
		if (retval) {
			err("%s: Cannot write to SLOTSTATUS register\n",
			    __FUNCTION__);
			return retval;
		}
	}
L
Linus Torvalds 已提交
605

606
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
607
	if (retval) {
608
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
609 610 611 612 613
		return retval;
	}

	slot_cmd = (slot_ctrl & ~PWR_CTRL) | POWER_ON;

614
	/* Enable detection that we turned off at slot power-off time */
L
Linus Torvalds 已提交
615
	if (!pciehp_poll_mode)
616 617 618 619 620
		slot_cmd = slot_cmd |
		           PWR_FAULT_DETECT_ENABLE |
		           MRL_DETECT_ENABLE |
		           PRSN_DETECT_ENABLE |
		           HP_INTR_ENABLE;
L
Linus Torvalds 已提交
621 622 623 624 625 626 627

	retval = pcie_write_cmd(slot, slot_cmd);

	if (retval) {
		err("%s: Write %x command failed!\n", __FUNCTION__, slot_cmd);
		return -1;
	}
628 629
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
630 631 632 633 634 635 636 637

	DBG_LEAVE_ROUTINE

	return retval;
}

static int hpc_power_off_slot(struct slot * slot)
{
638
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
639 640 641 642 643 644 645 646
	u16 slot_cmd;
	u16 slot_ctrl;
	int retval = 0;

	DBG_ENTER_ROUTINE 

	dbg("%s: slot->hp_slot %x\n", __FUNCTION__, slot->hp_slot);

647
	retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
648
	if (retval) {
649
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
650 651 652 653 654
		return retval;
	}

	slot_cmd = (slot_ctrl & ~PWR_CTRL) | POWER_OFF;

655 656 657 658 659 660 661
	/*
	 * If we get MRL or presence detect interrupts now, the isr
	 * will notice the sticky power-fault bit too and issue power
	 * indicator change commands. This will lead to an endless loop
	 * of command completions, since the power-fault bit remains on
	 * till the slot is powered on again.
	 */
L
Linus Torvalds 已提交
662
	if (!pciehp_poll_mode)
663 664 665 666
		slot_cmd = (slot_cmd &
		            ~PWR_FAULT_DETECT_ENABLE &
		            ~MRL_DETECT_ENABLE &
		            ~PRSN_DETECT_ENABLE) | HP_INTR_ENABLE;
L
Linus Torvalds 已提交
667 668 669 670 671 672 673

	retval = pcie_write_cmd(slot, slot_cmd);

	if (retval) {
		err("%s: Write command failed!\n", __FUNCTION__);
		return -1;
	}
674 675
	dbg("%s: SLOTCTRL %x write cmd %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_cmd);
L
Linus Torvalds 已提交
676 677 678 679 680 681

	DBG_LEAVE_ROUTINE

	return retval;
}

682
static irqreturn_t pcie_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
683
{
684
	struct controller *ctrl = (struct controller *)dev_id;
L
Linus Torvalds 已提交
685 686 687 688 689
	u16 slot_status, intr_detect, intr_loc;
	u16 temp_word;
	int hp_slot = 0;	/* only 1 slot per PCI Express port */
	int rc = 0;

690
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
691
	if (rc) {
692
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
		return IRQ_NONE;
	}

	intr_detect = ( ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED | MRL_SENS_CHANGED |
					PRSN_DETECT_CHANGED | CMD_COMPLETED );

	intr_loc = slot_status & intr_detect;

	/* Check to see if it was our interrupt */
	if ( !intr_loc )
		return IRQ_NONE;

	dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
	/* Mask Hot-plug Interrupt Enable */
	if (!pciehp_poll_mode) {
708
		rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
709
		if (rc) {
710 711
			err("%s: Cannot read SLOT_CTRL register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
712 713 714
			return IRQ_NONE;
		}

715 716
		dbg("%s: pciehp_readw(SLOTCTRL) with value %x\n",
		    __FUNCTION__, temp_word);
L
Linus Torvalds 已提交
717
		temp_word = (temp_word & ~HP_INTR_ENABLE & ~CMD_CMPL_INTR_ENABLE) | 0x00;
718
		rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
719
		if (rc) {
720 721
			err("%s: Cannot write to SLOTCTRL register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
722 723
			return IRQ_NONE;
		}
724 725

		rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
726
		if (rc) {
727 728
			err("%s: Cannot read SLOT_STATUS register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
729 730
			return IRQ_NONE;
		}
731 732
		dbg("%s: pciehp_readw(SLOTSTATUS) with value %x\n",
		    __FUNCTION__, slot_status);
L
Linus Torvalds 已提交
733 734 735
		
		/* Clear command complete interrupt caused by this write */
		temp_word = 0x1f;
736
		rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
737
		if (rc) {
738 739
			err("%s: Cannot write to SLOTSTATUS register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
740 741 742 743 744 745 746 747 748 749 750
			return IRQ_NONE;
		}
	}
	
	if (intr_loc & CMD_COMPLETED) {
		/* 
		 * Command Complete Interrupt Pending 
		 */
		wake_up_interruptible(&ctrl->queue);
	}

751 752 753 754 755 756 757 758 759 760 761
	if (intr_loc & MRL_SENS_CHANGED)
		pciehp_handle_switch_change(hp_slot, ctrl);

	if (intr_loc & ATTN_BUTTN_PRESSED)
		pciehp_handle_attention_button(hp_slot, ctrl);

	if (intr_loc & PRSN_DETECT_CHANGED)
		pciehp_handle_presence_change(hp_slot, ctrl);

	if (intr_loc & PWR_FAULT_DETECTED)
		pciehp_handle_power_fault(hp_slot, ctrl);
L
Linus Torvalds 已提交
762 763 764

	/* Clear all events after serving them */
	temp_word = 0x1F;
765
	rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
766
	if (rc) {
767
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
768 769 770 771
		return IRQ_NONE;
	}
	/* Unmask Hot-plug Interrupt Enable */
	if (!pciehp_poll_mode) {
772
		rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
773
		if (rc) {
774 775
			err("%s: Cannot read SLOTCTRL register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
776 777 778 779 780 781
			return IRQ_NONE;
		}

		dbg("%s: Unmask Hot-plug Interrupt Enable\n", __FUNCTION__);
		temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE;

782
		rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
783
		if (rc) {
784 785
			err("%s: Cannot write to SLOTCTRL register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
786 787
			return IRQ_NONE;
		}
788 789

		rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
790
		if (rc) {
791 792
			err("%s: Cannot read SLOT_STATUS register\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
793 794 795 796 797
			return IRQ_NONE;
		}
		
		/* Clear command complete interrupt caused by this write */
		temp_word = 0x1F;
798
		rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
799
		if (rc) {
800 801
			err("%s: Cannot write to SLOTSTATUS failed\n",
			    __FUNCTION__);
L
Linus Torvalds 已提交
802 803
			return IRQ_NONE;
		}
804 805
		dbg("%s: pciehp_writew(SLOTSTATUS) with value %x\n",
		    __FUNCTION__, temp_word);
L
Linus Torvalds 已提交
806 807 808 809 810 811 812
	}
	
	return IRQ_HANDLED;
}

static int hpc_get_max_lnk_speed (struct slot *slot, enum pci_bus_speed *value)
{
813
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
814 815 816 817 818 819
	enum pcie_link_speed lnk_speed;
	u32	lnk_cap;
	int retval = 0;

	DBG_ENTER_ROUTINE 

820
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
821
	if (retval) {
822
		err("%s: Cannot read LNKCAP register\n", __FUNCTION__);
L
Linus Torvalds 已提交
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
		return retval;
	}

	switch (lnk_cap & 0x000F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Max link speed = %d\n", lnk_speed);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_get_max_lnk_width (struct slot *slot, enum pcie_link_width *value)
{
843
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
844 845 846 847 848 849
	enum pcie_link_width lnk_wdth;
	u32	lnk_cap;
	int retval = 0;

	DBG_ENTER_ROUTINE 

850
	retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
851
	if (retval) {
852
		err("%s: Cannot read LNKCAP register\n", __FUNCTION__);
L
Linus Torvalds 已提交
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
		return retval;
	}

	switch ((lnk_cap & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Max link width = %d\n", lnk_wdth);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_get_cur_lnk_speed (struct slot *slot, enum pci_bus_speed *value)
{
894
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
895 896 897 898 899 900
	enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

	DBG_ENTER_ROUTINE 

901
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
902
	if (retval) {
903
		err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
		return retval;
	}

	switch (lnk_status & 0x0F) {
	case 1:
		lnk_speed = PCIE_2PT5GB;
		break;
	default:
		lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
		break;
	}

	*value = lnk_speed;
	dbg("Current link speed = %d\n", lnk_speed);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static int hpc_get_cur_lnk_width (struct slot *slot, enum pcie_link_width *value)
{
924
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
925 926 927 928 929 930
	enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

	DBG_ENTER_ROUTINE 

931
	retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
L
Linus Torvalds 已提交
932
	if (retval) {
933
		err("%s: Cannot read LNKSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
		return retval;
	}
	
	switch ((lnk_status & 0x03F0) >> 4){
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
	dbg("Current link width = %d\n", lnk_wdth);
	DBG_LEAVE_ROUTINE 
	return retval;
}

static struct hpc_ops pciehp_hpc_ops = {
	.power_on_slot			= hpc_power_on_slot,
	.power_off_slot			= hpc_power_off_slot,
	.set_attention_status		= hpc_set_attention_status,
	.get_power_status		= hpc_get_power_status,
	.get_attention_status		= hpc_get_attention_status,
	.get_latch_status		= hpc_get_latch_status,
	.get_adapter_status		= hpc_get_adapter_status,

	.get_max_bus_speed		= hpc_get_max_lnk_speed,
	.get_cur_bus_speed		= hpc_get_cur_lnk_speed,
	.get_max_lnk_width		= hpc_get_max_lnk_width,
	.get_cur_lnk_width		= hpc_get_cur_lnk_width,
	
	.query_power_fault		= hpc_query_power_fault,
	.green_led_on			= hpc_set_green_led_on,
	.green_led_off			= hpc_set_green_led_off,
	.green_led_blink		= hpc_set_green_led_blink,
	
	.release_ctlr			= hpc_release_ctlr,
	.check_lnk_status		= hpc_check_lnk_status,
};

996 997 998 999 1000 1001 1002
#ifdef CONFIG_ACPI
int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
{
	acpi_status status;
	acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
	struct pci_dev *pdev = dev;
	struct pci_bus *parent;
1003
	struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034

	/*
	 * Per PCI firmware specification, we should run the ACPI _OSC
	 * method to get control of hotplug hardware before using it.
	 * If an _OSC is missing, we look for an OSHP to do the same thing.
	 * To handle different BIOS behavior, we look for _OSC and OSHP
	 * within the scope of the hotplug controller and its parents, upto
	 * the host bridge under which this controller exists.
	 */
	while (!handle) {
		/*
		 * This hotplug controller was not listed in the ACPI name
		 * space at all. Try to get acpi handle of parent pci bus.
		 */
		if (!pdev || !pdev->bus->parent)
			break;
		parent = pdev->bus->parent;
		dbg("Could not find %s in acpi namespace, trying parent\n",
				pci_name(pdev));
		if (!parent->self)
			/* Parent must be a host bridge */
			handle = acpi_get_pci_rootbridge_handle(
					pci_domain_nr(parent),
					parent->number);
		else
			handle = DEVICE_ACPI_HANDLE(
					&(parent->self->dev));
		pdev = parent->self;
	}

	while (handle) {
1035 1036 1037
		acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
		dbg("Trying to get hotplug control for %s \n",
			(char *)string.pointer);
1038 1039 1040 1041 1042 1043
		status = pci_osc_control_set(handle,
				OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
		if (status == AE_NOT_FOUND)
			status = acpi_run_oshp(handle);
		if (ACPI_SUCCESS(status)) {
			dbg("Gained control for hotplug HW for pci %s (%s)\n",
1044
				pci_name(dev), (char *)string.pointer);
1045
			kfree(string.pointer);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
			return 0;
		}
		if (acpi_root_bridge(handle))
			break;
		chandle = handle;
		status = acpi_get_parent(chandle, &handle);
		if (ACPI_FAILURE(status))
			break;
	}

	err("Cannot get control of hotplug hardware for pci %s\n",
			pci_name(dev));
1058

1059
	kfree(string.pointer);
1060 1061 1062 1063 1064 1065
	return -1;
}
#endif



1066
int pcie_init(struct controller * ctrl, struct pcie_device *dev)
L
Linus Torvalds 已提交
1067 1068 1069 1070 1071 1072 1073
{
	int rc;
	static int first = 1;
	u16 temp_word;
	u16 cap_reg;
	u16 intr_enable = 0;
	u32 slot_cap;
1074
	int cap_base;
L
Linus Torvalds 已提交
1075 1076 1077 1078 1079 1080
	u16 slot_status, slot_ctrl;
	struct pci_dev *pdev;

	DBG_ENTER_ROUTINE
	
	pdev = dev->port;
1081
	ctrl->pci_dev = pdev;	/* save pci_dev in context */
L
Linus Torvalds 已提交
1082

1083 1084
	dbg("%s: hotplug controller vendor id 0x%x device id 0x%x\n",
			__FUNCTION__, pdev->vendor, pdev->device);
L
Linus Torvalds 已提交
1085 1086 1087 1088 1089 1090

	if ((cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP)) == 0) {
		dbg("%s: Can't find PCI_CAP_ID_EXP (0x10)\n", __FUNCTION__);
		goto abort_free_ctlr;
	}

1091
	ctrl->cap_base = cap_base;
L
Linus Torvalds 已提交
1092

1093
	dbg("%s: pcie_cap_base %x\n", __FUNCTION__, cap_base);
L
Linus Torvalds 已提交
1094

1095
	rc = pciehp_readw(ctrl, CAPREG, &cap_reg);
L
Linus Torvalds 已提交
1096
	if (rc) {
1097
		err("%s: Cannot read CAPREG register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1098 1099
		goto abort_free_ctlr;
	}
1100 1101
	dbg("%s: CAPREG offset %x cap_reg %x\n",
	    __FUNCTION__, ctrl->cap_base + CAPREG, cap_reg);
L
Linus Torvalds 已提交
1102

1103 1104
	if (((cap_reg & SLOT_IMPL) == 0) || (((cap_reg & DEV_PORT_TYPE) != 0x0040)
		&& ((cap_reg & DEV_PORT_TYPE) != 0x0060))) {
L
Linus Torvalds 已提交
1105 1106 1107 1108
		dbg("%s : This is not a root port or the port is not connected to a slot\n", __FUNCTION__);
		goto abort_free_ctlr;
	}

1109
	rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
L
Linus Torvalds 已提交
1110
	if (rc) {
1111
		err("%s: Cannot read SLOTCAP register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1112 1113
		goto abort_free_ctlr;
	}
1114 1115
	dbg("%s: SLOTCAP offset %x slot_cap %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCAP, slot_cap);
L
Linus Torvalds 已提交
1116 1117 1118 1119 1120 1121

	if (!(slot_cap & HP_CAP)) {
		dbg("%s : This slot is not hot-plug capable\n", __FUNCTION__);
		goto abort_free_ctlr;
	}
	/* For debugging purpose */
1122
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
1123
	if (rc) {
1124
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1125 1126
		goto abort_free_ctlr;
	}
1127 1128
	dbg("%s: SLOTSTATUS offset %x slot_status %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTSTATUS, slot_status);
L
Linus Torvalds 已提交
1129

1130
	rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
L
Linus Torvalds 已提交
1131
	if (rc) {
1132
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1133 1134
		goto abort_free_ctlr;
	}
1135 1136
	dbg("%s: SLOTCTRL offset %x slot_ctrl %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
L
Linus Torvalds 已提交
1137 1138 1139 1140 1141 1142 1143 1144

	if (first) {
		spin_lock_init(&hpc_event_lock);
		first = 0;
	}

	for ( rc = 0; rc < DEVICE_COUNT_RESOURCE; rc++)
		if (pci_resource_len(pdev, rc) > 0)
1145 1146 1147
			dbg("pci resource[%d] start=0x%llx(len=0x%llx)\n", rc,
			    (unsigned long long)pci_resource_start(pdev, rc),
			    (unsigned long long)pci_resource_len(pdev, rc));
L
Linus Torvalds 已提交
1148 1149 1150 1151

	info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n", pdev->vendor, pdev->device, 
		pdev->subsystem_vendor, pdev->subsystem_device);

1152
	mutex_init(&ctrl->crit_sect);
K
Kenji Kaneshige 已提交
1153 1154
	mutex_init(&ctrl->ctrl_lock);

L
Linus Torvalds 已提交
1155 1156 1157 1158
	/* setup wait queue */
	init_waitqueue_head(&ctrl->queue);

	/* return PCI Controller Info */
1159 1160 1161 1162
	ctrl->slot_device_offset = 0;
	ctrl->num_slots = 1;
	ctrl->first_slot = slot_cap >> 19;
	ctrl->ctrlcap = slot_cap & 0x0000007f;
L
Linus Torvalds 已提交
1163 1164

	/* Mask Hot-plug Interrupt Enable */
1165
	rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
1166
	if (rc) {
1167
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1168 1169 1170
		goto abort_free_ctlr;
	}

1171 1172
	dbg("%s: SLOTCTRL %x value read %x\n",
	    __FUNCTION__, ctrl->cap_base + SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
1173 1174
	temp_word = (temp_word & ~HP_INTR_ENABLE & ~CMD_CMPL_INTR_ENABLE) | 0x00;

1175
	rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
1176
	if (rc) {
1177
		err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1178 1179 1180
		goto abort_free_ctlr;
	}

1181
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
1182
	if (rc) {
1183
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1184 1185 1186 1187
		goto abort_free_ctlr;
	}

	temp_word = 0x1F; /* Clear all events */
1188
	rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
1189
	if (rc) {
1190
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
L
Linus Torvalds 已提交
1191 1192 1193
		goto abort_free_ctlr;
	}

1194 1195 1196 1197
	if (pciehp_poll_mode) {
		/* Install interrupt polling timer. Start with 10 sec delay */
		init_timer(&ctrl->poll_timer);
		start_int_poll_timer(ctrl, 10);
L
Linus Torvalds 已提交
1198 1199
	} else {
		/* Installs the interrupt handler */
1200 1201 1202 1203
		rc = request_irq(ctrl->pci_dev->irq, pcie_isr, IRQF_SHARED,
				 MY_NAME, (void *)ctrl);
		dbg("%s: request_irq %d for hpc%d (returns %d)\n",
		    __FUNCTION__, ctrl->pci_dev->irq, ctlr_seq_num, rc);
L
Linus Torvalds 已提交
1204
		if (rc) {
1205 1206
			err("Can't get irq %d for the hotplug controller\n",
			    ctrl->pci_dev->irq);
L
Linus Torvalds 已提交
1207 1208 1209
			goto abort_free_ctlr;
		}
	}
1210 1211 1212
	dbg("pciehp ctrl b:d:f:irq=0x%x:%x:%x:%x\n", pdev->bus->number,
		PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), dev->irq);

1213
	rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
L
Linus Torvalds 已提交
1214
	if (rc) {
1215
		err("%s: Cannot read SLOTCTRL register\n", __FUNCTION__);
1216
		goto abort_free_irq;
L
Linus Torvalds 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	}

	intr_enable = intr_enable | PRSN_DETECT_ENABLE;

	if (ATTN_BUTTN(slot_cap))
		intr_enable = intr_enable | ATTN_BUTTN_ENABLE;
	
	if (POWER_CTRL(slot_cap))
		intr_enable = intr_enable | PWR_FAULT_DETECT_ENABLE;
	
	if (MRL_SENS(slot_cap))
		intr_enable = intr_enable | MRL_DETECT_ENABLE;

	temp_word = (temp_word & ~intr_enable) | intr_enable; 

	if (pciehp_poll_mode) {
		temp_word = (temp_word & ~HP_INTR_ENABLE) | 0x0;
	} else {
		temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE;
	}

	/* Unmask Hot-plug Interrupt Enable for the interrupt notification mechanism case */
1239
	rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
L
Linus Torvalds 已提交
1240
	if (rc) {
1241
		err("%s: Cannot write to SLOTCTRL register\n", __FUNCTION__);
1242
		goto abort_free_irq;
L
Linus Torvalds 已提交
1243
	}
1244
	rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
L
Linus Torvalds 已提交
1245
	if (rc) {
1246
		err("%s: Cannot read SLOTSTATUS register\n", __FUNCTION__);
1247
		goto abort_disable_intr;
L
Linus Torvalds 已提交
1248 1249 1250
	}
	
	temp_word =  0x1F; /* Clear all events */
1251
	rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
L
Linus Torvalds 已提交
1252
	if (rc) {
1253
		err("%s: Cannot write to SLOTSTATUS register\n", __FUNCTION__);
1254
		goto abort_disable_intr;
L
Linus Torvalds 已提交
1255 1256
	}
	
1257 1258 1259 1260
	if (pciehp_force) {
		dbg("Bypassing BIOS check for pciehp use on %s\n",
				pci_name(ctrl->pci_dev));
	} else {
R
Rajesh Shah 已提交
1261
		rc = pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev);
1262
		if (rc)
1263
			goto abort_disable_intr;
1264
	}
1265

L
Linus Torvalds 已提交
1266 1267 1268 1269 1270 1271 1272
	ctlr_seq_num++;
	ctrl->hpc_ops = &pciehp_hpc_ops;

	DBG_LEAVE_ROUTINE
	return 0;

	/* We end up here for the many possible ways to fail this API.  */
1273
abort_disable_intr:
1274
	rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
1275 1276
	if (!rc) {
		temp_word &= ~(intr_enable | HP_INTR_ENABLE);
1277
		rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
1278 1279 1280 1281 1282 1283
	}
	if (rc)
		err("%s : disabling interrupts failed\n", __FUNCTION__);

abort_free_irq:
	if (pciehp_poll_mode)
1284
		del_timer_sync(&ctrl->poll_timer);
1285
	else
1286
		free_irq(ctrl->pci_dev->irq, ctrl);
1287

L
Linus Torvalds 已提交
1288 1289 1290 1291
abort_free_ctlr:
	DBG_LEAVE_ROUTINE
	return -1;
}