gpio.c 49.3 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20
#include <linux/io.h>
21

22
#include <mach/hardware.h>
23
#include <asm/irq.h>
24 25
#include <mach/irqs.h>
#include <mach/gpio.h>
26 27 28 29 30
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
31
#define OMAP1510_GPIO_BASE		IO_ADDRESS(0xfffce000)
32 33 34 35 36 37 38 39 40 41 42 43 44
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
45 46 47 48
#define OMAP1610_GPIO1_BASE		IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		IO_ADDRESS(0xfffbbc00)
49 50 51 52 53
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
54
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
55 56 57 58 59 60
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
61
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
62 63
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
64
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
65 66 67 68 69
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
70 71 72 73 74 75
#define OMAP730_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP730_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP730_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP730_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP730_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP730_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
76 77 78 79 80 81 82
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
/*
 * OMAP850 specific GPIO registers
 */
#define OMAP850_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP850_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP850_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP850_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP850_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP850_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
#define OMAP850_GPIO_DATA_INPUT		0x00
#define OMAP850_GPIO_DATA_OUTPUT	0x04
#define OMAP850_GPIO_DIR_CONTROL	0x08
#define OMAP850_GPIO_INT_CONTROL	0x0c
#define OMAP850_GPIO_INT_MASK		0x10
#define OMAP850_GPIO_INT_STATUS		0x14

99 100 101
/*
 * omap24xx specific GPIO registers
 */
102 103 104 105
#define OMAP242X_GPIO1_BASE		IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		IO_ADDRESS(0x4801e000)
106

107 108 109 110 111
#define OMAP243X_GPIO1_BASE		IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		IO_ADDRESS(0x480B6000)
112

113 114 115 116
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
117 118
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
119
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
120
#define OMAP24XX_GPIO_WAKE_EN		0x0020
121 122 123 124 125 126 127 128
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
129 130
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
131 132 133 134 135 136 137
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

138 139 140 141
/*
 * omap34xx specific GPIO registers
 */

142 143 144 145 146 147
#define OMAP34XX_GPIO1_BASE		IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		IO_ADDRESS(0x49058000)
148

149
#define OMAP_MPUIO_VBASE		IO_ADDRESS(OMAP_MPUIO_BASE)
150

151
struct gpio_bank {
152
	void __iomem *base;
153 154
	u16 irq;
	u16 virtual_irq_start;
155
	int method;
156
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
157 158
	u32 suspend_wakeup;
	u32 saved_wakeup;
159
#endif
160
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
161 162 163 164 165 166 167
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
168
	u32 level_mask;
169
	spinlock_t lock;
D
David Brownell 已提交
170
	struct gpio_chip chip;
171
	struct clk *dbck;
172 173 174 175 176 177
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
178 179
#define METHOD_GPIO_850		4
#define METHOD_GPIO_24XX	5
180

181
#ifdef CONFIG_ARCH_OMAP16XX
182
static struct gpio_bank gpio_bank_1610[5] = {
183
	{ OMAP_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
184 185 186 187 188 189 190
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

191
#ifdef CONFIG_ARCH_OMAP15XX
192
static struct gpio_bank gpio_bank_1510[2] = {
193
	{ OMAP_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
194 195 196 197 198 199
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
200
	{ OMAP_MPUIO_VBASE,    INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
201 202 203 204 205 206 207 208 209
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

210 211 212 213 214 215 216 217 218 219 220 221 222
#ifdef CONFIG_ARCH_OMAP850
static struct gpio_bank gpio_bank_850[7] = {
	{ OMAP_MPUIO_BASE,     INT_850_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
	{ OMAP850_GPIO1_BASE,  INT_850_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_850 },
	{ OMAP850_GPIO2_BASE,  INT_850_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_850 },
	{ OMAP850_GPIO3_BASE,  INT_850_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_850 },
	{ OMAP850_GPIO4_BASE,  INT_850_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_850 },
	{ OMAP850_GPIO5_BASE,  INT_850_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_850 },
	{ OMAP850_GPIO6_BASE,  INT_850_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_850 },
};
#endif


223
#ifdef CONFIG_ARCH_OMAP24XX
224 225 226 227 228 229

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
230
};
231 232 233 234 235 236 237 238 239

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

240 241
#endif

242 243 244 245 246 247 248 249 250 251 252 253
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

254 255 256 257 258
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
259
	if (cpu_is_omap15xx()) {
260 261 262 263 264 265 266 267 268
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
269
	if (cpu_is_omap7xx()) {
270 271 272 273
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
274 275
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
276 277
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
278 279
	BUG();
	return NULL;
280 281 282 283
}

static inline int get_gpio_index(int gpio)
{
284
	if (cpu_is_omap7xx())
285
		return gpio & 0x1f;
286 287
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
288 289
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
290
	return gpio & 0x0f;
291 292 293 294 295 296
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
297
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
298
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
299 300 301
			return -1;
		return 0;
	}
302
	if (cpu_is_omap15xx() && gpio < 16)
303 304 305
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
306
	if (cpu_is_omap7xx() && gpio < 192)
307
		return 0;
308 309
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
310
	if (cpu_is_omap34xx() && gpio < 192)
311
		return 0;
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
327
	void __iomem *reg = bank->base;
328 329 330
	u32 l;

	switch (bank->method) {
331
#ifdef CONFIG_ARCH_OMAP1
332 333 334
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
335 336
#endif
#ifdef CONFIG_ARCH_OMAP15XX
337 338 339
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
340 341
#endif
#ifdef CONFIG_ARCH_OMAP16XX
342 343 344
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
345 346
#endif
#ifdef CONFIG_ARCH_OMAP730
347 348 349
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
350
#endif
351 352 353 354 355
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DIR_CONTROL;
		break;
#endif
356
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
357 358 359
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
360 361 362 363
#endif
	default:
		WARN_ON(1);
		return;
364 365 366 367 368 369 370 371 372 373 374
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
375
	void __iomem *reg = bank->base;
376 377 378
	u32 l = 0;

	switch (bank->method) {
379
#ifdef CONFIG_ARCH_OMAP1
380 381 382 383 384 385 386 387
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
388 389
#endif
#ifdef CONFIG_ARCH_OMAP15XX
390 391 392 393 394 395 396 397
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
398 399
#endif
#ifdef CONFIG_ARCH_OMAP16XX
400 401 402 403 404 405 406
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
407 408
#endif
#ifdef CONFIG_ARCH_OMAP730
409 410 411 412 413 414 415 416
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
417
#endif
418 419 420 421 422 423 424 425 426 427
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
428
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
429 430 431 432 433 434 435
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
436
#endif
437
	default:
438
		WARN_ON(1);
439 440 441 442 443
		return;
	}
	__raw_writel(l, reg);
}

444
static int __omap_get_gpio_datain(int gpio)
445 446
{
	struct gpio_bank *bank;
447
	void __iomem *reg;
448 449

	if (check_gpio(gpio) < 0)
450
		return -EINVAL;
451 452 453
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
454
#ifdef CONFIG_ARCH_OMAP1
455 456 457
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
458 459
#endif
#ifdef CONFIG_ARCH_OMAP15XX
460 461 462
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
463 464
#endif
#ifdef CONFIG_ARCH_OMAP16XX
465 466 467
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
468 469
#endif
#ifdef CONFIG_ARCH_OMAP730
470 471 472
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
473
#endif
474 475 476 477 478
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_INPUT;
		break;
#endif
479
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
480 481 482
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
483
#endif
484
	default:
485
		return -EINVAL;
486
	}
487 488
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
489 490
}

491 492 493 494 495 496 497 498
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

499 500 501 502
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
503
	unsigned long flags;
504 505 506 507 508 509 510 511
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
D
David Brownell 已提交
512 513

	spin_lock_irqsave(&bank->lock, flags);
514 515
	val = __raw_readl(reg);

516
	if (enable && !(val & l))
517
		val |= l;
D
David Brownell 已提交
518
	else if (!enable && (val & l))
519
		val &= ~l;
520
	else
D
David Brownell 已提交
521
		goto done;
522

D
David Brownell 已提交
523 524 525 526 527 528
	if (cpu_is_omap34xx()) {
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
529 530

	__raw_writel(val, reg);
D
David Brownell 已提交
531 532
done:
	spin_unlock_irqrestore(&bank->lock, flags);
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

553
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
554 555
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
556
{
557
	void __iomem *base = bank->base;
558 559 560
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
561
		trigger & IRQ_TYPE_LEVEL_LOW);
562
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
563
		trigger & IRQ_TYPE_LEVEL_HIGH);
564
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
565
		trigger & IRQ_TYPE_EDGE_RISING);
566
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
567
		trigger & IRQ_TYPE_EDGE_FALLING);
568

569 570
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
571 572
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
573
		else
574 575
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
576 577 578 579 580 581
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
582

583 584 585
	bank->level_mask =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
586
}
587
#endif
588 589 590 591 592

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
593 594

	switch (bank->method) {
595
#ifdef CONFIG_ARCH_OMAP1
596 597 598
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
599
		if (trigger & IRQ_TYPE_EDGE_RISING)
600
			l |= 1 << gpio;
601
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
602
			l &= ~(1 << gpio);
603 604
		else
			goto bad;
605
		break;
606 607
#endif
#ifdef CONFIG_ARCH_OMAP15XX
608 609 610
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
611
		if (trigger & IRQ_TYPE_EDGE_RISING)
612
			l |= 1 << gpio;
613
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
614
			l &= ~(1 << gpio);
615 616
		else
			goto bad;
617
		break;
618
#endif
619
#ifdef CONFIG_ARCH_OMAP16XX
620 621 622 623 624 625 626 627
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
628
		if (trigger & IRQ_TYPE_EDGE_RISING)
629
			l |= 2 << (gpio << 1);
630
		if (trigger & IRQ_TYPE_EDGE_FALLING)
631
			l |= 1 << (gpio << 1);
632 633 634 635 636
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
637
		break;
638 639
#endif
#ifdef CONFIG_ARCH_OMAP730
640 641 642
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
643
		if (trigger & IRQ_TYPE_EDGE_RISING)
644
			l |= 1 << gpio;
645
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
646
			l &= ~(1 << gpio);
647 648 649
		else
			goto bad;
		break;
650
#endif
651 652 653 654 655 656 657 658 659 660 661 662
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
663
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
664
	case METHOD_GPIO_24XX:
665
		set_24xx_gpio_triggering(bank, gpio, trigger);
666
		break;
667
#endif
668
	default:
669
		goto bad;
670
	}
671 672 673 674
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
675 676
}

677
static int gpio_irq_type(unsigned irq, unsigned type)
678 679
{
	struct gpio_bank *bank;
680 681
	unsigned gpio;
	int retval;
D
David Brownell 已提交
682
	unsigned long flags;
683

684
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
685 686 687
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
688 689

	if (check_gpio(gpio) < 0)
690 691
		return -EINVAL;

692
	if (type & ~IRQ_TYPE_SENSE_MASK)
693
		return -EINVAL;
694 695

	/* OMAP1 allows only only edge triggering */
696
	if (!cpu_class_is_omap2()
697
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
698 699
		return -EINVAL;

700
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
701
	spin_lock_irqsave(&bank->lock, flags);
702
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
703 704 705 706
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
707
	spin_unlock_irqrestore(&bank->lock, flags);
708 709 710 711 712 713

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

714
	return retval;
715 716 717 718
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
719
	void __iomem *reg = bank->base;
720 721

	switch (bank->method) {
722
#ifdef CONFIG_ARCH_OMAP1
723 724 725 726
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
727 728
#endif
#ifdef CONFIG_ARCH_OMAP15XX
729 730 731
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
732 733
#endif
#ifdef CONFIG_ARCH_OMAP16XX
734 735 736
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
737 738
#endif
#ifdef CONFIG_ARCH_OMAP730
739 740 741
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
742
#endif
743 744 745 746 747
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_STATUS;
		break;
#endif
748
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
749 750 751
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
752
#endif
753
	default:
754
		WARN_ON(1);
755 756 757
		return;
	}
	__raw_writel(gpio_mask, reg);
758 759

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
760
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
761
	reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
762
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
763 764 765 766
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
767
#endif
768 769 770 771 772 773 774
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

775 776 777
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
778 779 780
	int inv = 0;
	u32 l;
	u32 mask;
781 782

	switch (bank->method) {
783
#ifdef CONFIG_ARCH_OMAP1
784 785
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
786 787
		mask = 0xffff;
		inv = 1;
788
		break;
789 790
#endif
#ifdef CONFIG_ARCH_OMAP15XX
791 792
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
793 794
		mask = 0xffff;
		inv = 1;
795
		break;
796 797
#endif
#ifdef CONFIG_ARCH_OMAP16XX
798 799
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
800
		mask = 0xffff;
801
		break;
802 803
#endif
#ifdef CONFIG_ARCH_OMAP730
804 805
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
806 807
		mask = 0xffffffff;
		inv = 1;
808
		break;
809
#endif
810 811 812 813 814 815 816
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_MASK;
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
817
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
818 819
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
820
		mask = 0xffffffff;
821
		break;
822
#endif
823
	default:
824
		WARN_ON(1);
825 826 827
		return 0;
	}

828 829 830 831 832
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
833 834
}

835 836
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
837
	void __iomem *reg = bank->base;
838 839 840
	u32 l;

	switch (bank->method) {
841
#ifdef CONFIG_ARCH_OMAP1
842 843 844 845 846 847 848 849
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
850 851
#endif
#ifdef CONFIG_ARCH_OMAP15XX
852 853 854 855 856 857 858 859
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
860 861
#endif
#ifdef CONFIG_ARCH_OMAP16XX
862 863 864 865 866 867 868
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
869 870
#endif
#ifdef CONFIG_ARCH_OMAP730
871 872 873 874 875 876 877 878
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
879
#endif
880 881 882 883 884 885 886 887 888 889
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
890
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
891 892 893 894 895 896 897
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
898
#endif
899
	default:
900
		WARN_ON(1);
901 902 903 904 905 906 907 908 909 910
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

911 912 913 914 915 916 917 918 919 920
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
921 922
	unsigned long flags;

923
	switch (bank->method) {
924
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
925
	case METHOD_MPUIO:
926
	case METHOD_GPIO_1610:
D
David Brownell 已提交
927
		spin_lock_irqsave(&bank->lock, flags);
928
		if (enable)
929
			bank->suspend_wakeup |= (1 << gpio);
930
		else
931
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
932
		spin_unlock_irqrestore(&bank->lock, flags);
933
		return 0;
934
#endif
935
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
936
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
937 938 939 940 941 942
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
943
		spin_lock_irqsave(&bank->lock, flags);
944
		if (enable)
945
			bank->suspend_wakeup |= (1 << gpio);
946
		else
947
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
948
		spin_unlock_irqrestore(&bank->lock, flags);
949 950
		return 0;
#endif
951 952 953 954 955 956 957
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

958 959 960 961 962
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
963
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
964 965
}

966 967 968 969 970 971 972 973 974
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
975
	bank = get_irq_chip_data(irq);
976 977 978 979 980
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

981
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
982
{
983
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
984
	unsigned long flags;
D
David Brownell 已提交
985

D
David Brownell 已提交
986
	spin_lock_irqsave(&bank->lock, flags);
987

988 989 990
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
991
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
992

993
#ifdef CONFIG_ARCH_OMAP15XX
994
	if (bank->method == METHOD_GPIO_1510) {
995
		void __iomem *reg;
996

997
		/* Claim the pin for MPU */
998
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
999
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1000 1001
	}
#endif
D
David Brownell 已提交
1002
	spin_unlock_irqrestore(&bank->lock, flags);
1003 1004 1005 1006

	return 0;
}

1007
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1008
{
1009
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1010
	unsigned long flags;
1011

D
David Brownell 已提交
1012
	spin_lock_irqsave(&bank->lock, flags);
1013 1014 1015 1016
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1017
		__raw_writel(1 << offset, reg);
1018 1019
	}
#endif
1020
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1021 1022 1023
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1024
		__raw_writel(1 << offset, reg);
1025 1026
	}
#endif
1027
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1028
	spin_unlock_irqrestore(&bank->lock, flags);
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1040
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1041
{
1042
	void __iomem *isr_reg = NULL;
1043 1044 1045
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1046 1047
	u32 retrigger = 0;
	int unmasked = 0;
1048 1049 1050

	desc->chip->ack(irq);

1051
	bank = get_irq_data(irq);
1052
#ifdef CONFIG_ARCH_OMAP1
1053 1054
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1055
#endif
1056
#ifdef CONFIG_ARCH_OMAP15XX
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1068 1069 1070 1071
#ifdef CONFIG_ARCH_OMAP850
	if (bank->method == METHOD_GPIO_850)
		isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
#endif
1072
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1073 1074 1075 1076
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1077
		u32 isr_saved, level_mask = 0;
1078
		u32 enabled;
1079

1080 1081
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1082 1083 1084 1085

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1086
		if (cpu_class_is_omap2()) {
1087
			level_mask = bank->level_mask & enabled;
1088
		}
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1099 1100
		if (!level_mask && !unmasked) {
			unmasked = 1;
1101
			desc->chip->unmask(irq);
1102
		}
1103

1104 1105
		isr |= retrigger;
		retrigger = 0;
1106 1107 1108 1109 1110 1111 1112
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1113

1114
			generic_handle_irq(gpio_irq);
1115
		}
1116
	}
1117 1118 1119 1120 1121 1122 1123
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1124 1125
}

1126 1127 1128
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1129
	struct gpio_bank *bank = get_irq_chip_data(irq);
1130 1131 1132 1133

	_reset_gpio(bank, gpio);
}

1134 1135 1136
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1137
	struct gpio_bank *bank = get_irq_chip_data(irq);
1138 1139 1140 1141 1142 1143 1144

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1145
	struct gpio_bank *bank = get_irq_chip_data(irq);
1146 1147 1148 1149 1150 1151 1152

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1153
	struct gpio_bank *bank = get_irq_chip_data(irq);
1154 1155 1156 1157 1158 1159 1160 1161
	unsigned int irq_mask = 1 << get_gpio_index(gpio);

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1162

K
Kevin Hilman 已提交
1163
	_set_gpio_irqenable(bank, gpio, 1);
1164 1165
}

1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1182 1183 1184 1185 1186 1187 1188 1189
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1190
	struct gpio_bank *bank = get_irq_chip_data(irq);
1191 1192 1193 1194 1195 1196 1197

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1198
	struct gpio_bank *bank = get_irq_chip_data(irq);
1199 1200 1201 1202

	_set_gpio_irqenable(bank, gpio, 1);
}

1203 1204 1205 1206 1207
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1208
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1209 1210 1211 1212
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1213 1214
};

1215 1216 1217

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1218 1219 1220 1221 1222 1223 1224 1225 1226

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1227
	unsigned long		flags;
D
David Brownell 已提交
1228

D
David Brownell 已提交
1229
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1230 1231
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1232
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1233 1234 1235 1236 1237 1238 1239 1240

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1241
	unsigned long		flags;
D
David Brownell 已提交
1242

D
David Brownell 已提交
1243
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1244
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1245
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1272 1273
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1274 1275 1276 1277 1278 1279 1280 1281
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1282 1283 1284 1285 1286
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1287
static inline void mpuio_init(void) {}
1288 1289 1290 1291

#endif

/*---------------------------------------------------------------------*/
1292

D
David Brownell 已提交
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1311
	return __omap_get_gpio_datain(chip->base + offset);
D
David Brownell 已提交
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1338 1339 1340 1341 1342 1343 1344 1345
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1346 1347
/*---------------------------------------------------------------------*/

1348
static int initialized;
1349
#if !defined(CONFIG_ARCH_OMAP3)
1350
static struct clk * gpio_ick;
1351 1352 1353
#endif

#if defined(CONFIG_ARCH_OMAP2)
1354
static struct clk * gpio_fck;
1355
#endif
1356

1357
#if defined(CONFIG_ARCH_OMAP2430)
1358 1359 1360 1361
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1362 1363 1364 1365
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1366 1367 1368 1369 1370
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1371 1372 1373
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1374
	int gpio = 0;
1375
	struct gpio_bank *bank;
1376
	char clk_name[11];
1377 1378 1379

	initialized = 1;

1380
#if defined(CONFIG_ARCH_OMAP1)
1381
	if (cpu_is_omap15xx()) {
1382 1383
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1384 1385
			printk("Could not get arm_gpio_ck\n");
		else
1386
			clk_enable(gpio_ick);
1387
	}
1388 1389 1390
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1391 1392 1393 1394
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1395
			clk_enable(gpio_ick);
1396
		gpio_fck = clk_get(NULL, "gpios_fck");
1397
		if (IS_ERR(gpio_fck))
1398 1399
			printk("Could not get gpios_fck\n");
		else
1400
			clk_enable(gpio_fck);
1401 1402

		/*
1403
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1404
		 */
1405
#if defined(CONFIG_ARCH_OMAP2430)
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1435

1436
#ifdef CONFIG_ARCH_OMAP15XX
1437
	if (cpu_is_omap15xx()) {
1438 1439 1440 1441 1442 1443 1444
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1445
		u32 rev;
1446 1447 1448

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1449
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1460
#endif
1461 1462 1463 1464 1465 1466 1467
#ifdef CONFIG_ARCH_OMAP850
	if (cpu_is_omap850()) {
		printk(KERN_INFO "OMAP850 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_850;
	}
#endif
1468

1469
#ifdef CONFIG_ARCH_OMAP24XX
1470
	if (cpu_is_omap242x()) {
1471 1472 1473
		int rev;

		gpio_bank_count = 4;
1474
		gpio_bank = gpio_bank_242x;
1475
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1476 1477 1478 1479 1480 1481 1482 1483
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1484
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1485
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1486 1487
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1488 1489 1490 1491 1492 1493 1494
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1495
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1496 1497 1498
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1499 1500 1501 1502 1503 1504
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1505
		if (bank_is_mpuio(bank))
1506
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1507
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1508 1509 1510
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1511
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1512 1513
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1514
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1515
		}
1516
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
1517 1518 1519 1520 1521
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1522

1523
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1524
		if (bank->method == METHOD_GPIO_24XX) {
1525 1526 1527 1528
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1529 1530
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1531 1532 1533 1534
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1535 1536
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1537 1538
			gpio_count = 32;
		}
1539
#endif
D
David Brownell 已提交
1540 1541 1542 1543

		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1544 1545
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1546 1547 1548 1549
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1550
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1551 1552
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1553
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1554 1555
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1566 1567
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1568
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1569
			set_irq_chip_data(j, bank);
1570
			if (bank_is_mpuio(bank))
1571 1572 1573
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1574
			set_irq_handler(j, handle_simple_irq);
1575 1576 1577 1578
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1579 1580 1581 1582 1583 1584 1585

		if (cpu_is_omap34xx()) {
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1586 1587 1588 1589
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1590
	if (cpu_is_omap16xx())
1591 1592
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1593 1594 1595
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1596 1597
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1598

1599 1600 1601
	return 0;
}

1602
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1603 1604 1605 1606
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1607
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1608 1609 1610 1611 1612 1613 1614
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1615
		unsigned long flags;
1616 1617

		switch (bank->method) {
1618
#ifdef CONFIG_ARCH_OMAP16XX
1619 1620 1621 1622 1623
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1624
#endif
1625
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1626
		case METHOD_GPIO_24XX:
1627
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1628 1629 1630
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1631
#endif
1632 1633 1634 1635
		default:
			continue;
		}

D
David Brownell 已提交
1636
		spin_lock_irqsave(&bank->lock, flags);
1637 1638 1639
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1640
		spin_unlock_irqrestore(&bank->lock, flags);
1641 1642 1643 1644 1645 1646 1647 1648 1649
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1650
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1651 1652 1653 1654 1655 1656
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1657
		unsigned long flags;
1658 1659

		switch (bank->method) {
1660
#ifdef CONFIG_ARCH_OMAP16XX
1661 1662 1663 1664
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1665
#endif
1666
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1667
		case METHOD_GPIO_24XX:
1668 1669
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1670
			break;
1671
#endif
1672 1673 1674 1675
		default:
			continue;
		}

D
David Brownell 已提交
1676
		spin_lock_irqsave(&bank->lock, flags);
1677 1678
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1679
		spin_unlock_irqrestore(&bank->lock, flags);
1680 1681 1682 1683 1684 1685
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1686
	.name		= "gpio",
1687 1688 1689 1690 1691 1692 1693 1694
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1695 1696 1697

#endif

1698
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1714
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1715 1716 1717
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1718
#endif
1719 1720 1721 1722
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1723
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1724 1725
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1726
#endif
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1748
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1749 1750 1751 1752
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1753
#endif
1754 1755 1756 1757
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1758
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1759
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1760
#endif
1761 1762 1763 1764
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1765
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1766 1767 1768 1769 1770 1771
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1772
#endif
1773 1774 1775 1776 1777
		}
	}

}

1778 1779
#endif

1780 1781
/*
 * This may get called early from board specific init
1782
 * for boards that have interrupts routed via FPGA.
1783
 */
1784
int __init omap_gpio_init(void)
1785 1786 1787 1788 1789 1790 1791
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1792 1793 1794 1795 1796 1797 1798
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1799 1800
	mpuio_init();

1801 1802
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
1839 1840 1841
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DIR_CONTROL;
		break;
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1859
		if (bank_is_mpuio(bank))
1860
			gpio = OMAP_MPUIO(0);
1861 1862
		else if (cpu_class_is_omap2() || cpu_is_omap730() ||
				cpu_is_omap850())
1863 1864 1865 1866
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
1867
			const char	*label;
1868

D
David Brownell 已提交
1869 1870
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
1871 1872 1873
				continue;

			irq = bank->virtual_irq_start + j;
1874
			value = gpio_get_value(gpio);
1875 1876
			is_in = gpio_is_input(bank, mask);

1877
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
1878
				seq_printf(s, "MPUIO %2d ", j);
1879
			else
D
David Brownell 已提交
1880
				seq_printf(s, "GPIO %3d ", gpio);
1881
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
1882
					label,
1883 1884 1885
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
1886 1887
/* FIXME for at least omap2, show pullup/pulldown state */

1888
			irqstat = irq_desc[irq].status;
1889 1890
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
		defined(CONFIG_ARCH_OMAP34XX)
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
1912
					trigger = "(?)";
1913 1914
					break;
				}
D
David Brownell 已提交
1915
				seq_printf(s, ", irq-%d %-8s%s",
1916 1917 1918 1919
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
1920
#endif
1921 1922 1923
			seq_printf(s, "\n");
		}

1924
		if (bank_is_mpuio(bank)) {
1925 1926 1927 1928 1929 1930 1931 1932 1933
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1934
	return single_open(file, dbg_gpio_show, &inode->i_private);
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1946 1947
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1948 1949 1950 1951
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif