gpio.c 49.2 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20
#include <linux/io.h>
21

22
#include <mach/hardware.h>
23
#include <asm/irq.h>
24 25
#include <mach/irqs.h>
#include <mach/gpio.h>
26 27 28 29 30
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
31
#define OMAP1510_GPIO_BASE		IO_ADDRESS(0xfffce000)
32 33 34 35 36 37 38 39 40 41 42 43 44
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
45 46 47 48
#define OMAP1610_GPIO1_BASE		IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		IO_ADDRESS(0xfffbbc00)
49 50 51 52 53
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
54
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
55 56 57 58 59 60
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
61
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
62 63
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
64
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
65 66 67 68 69
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
70 71 72 73 74 75
#define OMAP730_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP730_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP730_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP730_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP730_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP730_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
76 77 78 79 80 81 82
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
/*
 * OMAP850 specific GPIO registers
 */
#define OMAP850_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP850_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP850_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP850_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP850_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP850_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
#define OMAP850_GPIO_DATA_INPUT		0x00
#define OMAP850_GPIO_DATA_OUTPUT	0x04
#define OMAP850_GPIO_DIR_CONTROL	0x08
#define OMAP850_GPIO_INT_CONTROL	0x0c
#define OMAP850_GPIO_INT_MASK		0x10
#define OMAP850_GPIO_INT_STATUS		0x14

99 100 101
/*
 * omap24xx specific GPIO registers
 */
102 103 104 105
#define OMAP242X_GPIO1_BASE		IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		IO_ADDRESS(0x4801e000)
106

107 108 109 110 111
#define OMAP243X_GPIO1_BASE		IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		IO_ADDRESS(0x480B6000)
112

113 114 115 116
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
117 118
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
119
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
120
#define OMAP24XX_GPIO_WAKE_EN		0x0020
121 122 123 124 125 126 127 128
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
129 130
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
131 132 133 134 135 136 137
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

138 139 140 141
/*
 * omap34xx specific GPIO registers
 */

142 143 144 145 146 147
#define OMAP34XX_GPIO1_BASE		IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		IO_ADDRESS(0x49058000)
148

149
#define OMAP_MPUIO_VBASE		IO_ADDRESS(OMAP_MPUIO_BASE)
150

151
struct gpio_bank {
152
	void __iomem *base;
153 154
	u16 irq;
	u16 virtual_irq_start;
155
	int method;
156
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
157 158
	u32 suspend_wakeup;
	u32 saved_wakeup;
159
#endif
160
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
161 162 163 164 165 166 167
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
168
	u32 level_mask;
169
	spinlock_t lock;
D
David Brownell 已提交
170
	struct gpio_chip chip;
171
	struct clk *dbck;
172 173 174 175 176 177
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
178 179
#define METHOD_GPIO_850		4
#define METHOD_GPIO_24XX	5
180

181
#ifdef CONFIG_ARCH_OMAP16XX
182
static struct gpio_bank gpio_bank_1610[5] = {
183
	{ OMAP_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
184 185 186 187 188 189 190
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

191
#ifdef CONFIG_ARCH_OMAP15XX
192
static struct gpio_bank gpio_bank_1510[2] = {
193
	{ OMAP_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
194 195 196 197 198 199
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
200
	{ OMAP_MPUIO_VBASE,    INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
201 202 203 204 205 206 207 208 209
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

210 211 212 213 214 215 216 217 218 219 220 221 222
#ifdef CONFIG_ARCH_OMAP850
static struct gpio_bank gpio_bank_850[7] = {
	{ OMAP_MPUIO_BASE,     INT_850_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
	{ OMAP850_GPIO1_BASE,  INT_850_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_850 },
	{ OMAP850_GPIO2_BASE,  INT_850_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_850 },
	{ OMAP850_GPIO3_BASE,  INT_850_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_850 },
	{ OMAP850_GPIO4_BASE,  INT_850_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_850 },
	{ OMAP850_GPIO5_BASE,  INT_850_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_850 },
	{ OMAP850_GPIO6_BASE,  INT_850_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_850 },
};
#endif


223
#ifdef CONFIG_ARCH_OMAP24XX
224 225 226 227 228 229

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
230
};
231 232 233 234 235 236 237 238 239

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

240 241
#endif

242 243 244 245 246 247 248 249 250 251 252 253
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

254 255 256 257 258
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
259
	if (cpu_is_omap15xx()) {
260 261 262 263 264 265 266 267 268
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
269
	if (cpu_is_omap7xx()) {
270 271 272 273
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
274 275
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
276 277
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
278 279
	BUG();
	return NULL;
280 281 282 283
}

static inline int get_gpio_index(int gpio)
{
284
	if (cpu_is_omap7xx())
285
		return gpio & 0x1f;
286 287
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
288 289
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
290
	return gpio & 0x0f;
291 292 293 294 295 296
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
297
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
298
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
299 300 301
			return -1;
		return 0;
	}
302
	if (cpu_is_omap15xx() && gpio < 16)
303 304 305
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
306
	if (cpu_is_omap7xx() && gpio < 192)
307
		return 0;
308 309
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
310 311
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
327
	void __iomem *reg = bank->base;
328 329 330
	u32 l;

	switch (bank->method) {
331
#ifdef CONFIG_ARCH_OMAP1
332 333 334
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
335 336
#endif
#ifdef CONFIG_ARCH_OMAP15XX
337 338 339
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
340 341
#endif
#ifdef CONFIG_ARCH_OMAP16XX
342 343 344
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
345 346
#endif
#ifdef CONFIG_ARCH_OMAP730
347 348 349
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
350
#endif
351 352 353 354 355
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DIR_CONTROL;
		break;
#endif
356
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
357 358 359
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
360 361 362 363
#endif
	default:
		WARN_ON(1);
		return;
364 365 366 367 368 369 370 371 372 373 374
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
375
	void __iomem *reg = bank->base;
376 377 378
	u32 l = 0;

	switch (bank->method) {
379
#ifdef CONFIG_ARCH_OMAP1
380 381 382 383 384 385 386 387
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
388 389
#endif
#ifdef CONFIG_ARCH_OMAP15XX
390 391 392 393 394 395 396 397
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
398 399
#endif
#ifdef CONFIG_ARCH_OMAP16XX
400 401 402 403 404 405 406
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
407 408
#endif
#ifdef CONFIG_ARCH_OMAP730
409 410 411 412 413 414 415 416
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
417
#endif
418 419 420 421 422 423 424 425 426 427
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
428
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
429 430 431 432 433 434 435
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
436
#endif
437
	default:
438
		WARN_ON(1);
439 440 441 442 443
		return;
	}
	__raw_writel(l, reg);
}

444
static int __omap_get_gpio_datain(int gpio)
445 446
{
	struct gpio_bank *bank;
447
	void __iomem *reg;
448 449

	if (check_gpio(gpio) < 0)
450
		return -EINVAL;
451 452 453
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
454
#ifdef CONFIG_ARCH_OMAP1
455 456 457
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
458 459
#endif
#ifdef CONFIG_ARCH_OMAP15XX
460 461 462
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
463 464
#endif
#ifdef CONFIG_ARCH_OMAP16XX
465 466 467
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
468 469
#endif
#ifdef CONFIG_ARCH_OMAP730
470 471 472
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
473
#endif
474 475 476 477 478
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_INPUT;
		break;
#endif
479
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
480 481 482
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
483
#endif
484
	default:
485
		return -EINVAL;
486
	}
487 488
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
489 490
}

491 492 493 494 495 496 497 498
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

499 500 501 502
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
503
	unsigned long flags;
504 505 506 507 508 509 510 511
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
D
David Brownell 已提交
512 513

	spin_lock_irqsave(&bank->lock, flags);
514 515
	val = __raw_readl(reg);

516
	if (enable && !(val & l))
517
		val |= l;
D
David Brownell 已提交
518
	else if (!enable && (val & l))
519
		val &= ~l;
520
	else
D
David Brownell 已提交
521
		goto done;
522

D
David Brownell 已提交
523 524 525 526 527 528
	if (cpu_is_omap34xx()) {
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
529 530

	__raw_writel(val, reg);
D
David Brownell 已提交
531 532
done:
	spin_unlock_irqrestore(&bank->lock, flags);
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

553
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
554 555
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
556
{
557
	void __iomem *base = bank->base;
558 559 560
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
561
		trigger & IRQ_TYPE_LEVEL_LOW);
562
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
563
		trigger & IRQ_TYPE_LEVEL_HIGH);
564
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
565
		trigger & IRQ_TYPE_EDGE_RISING);
566
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
567
		trigger & IRQ_TYPE_EDGE_FALLING);
568

569 570
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
571 572
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
573
		else
574 575
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
576 577 578 579 580 581
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
582

583 584 585
	bank->level_mask =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
586
}
587
#endif
588 589 590 591 592

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
593 594

	switch (bank->method) {
595
#ifdef CONFIG_ARCH_OMAP1
596 597 598
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
599
		if (trigger & IRQ_TYPE_EDGE_RISING)
600
			l |= 1 << gpio;
601
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
602
			l &= ~(1 << gpio);
603 604
		else
			goto bad;
605
		break;
606 607
#endif
#ifdef CONFIG_ARCH_OMAP15XX
608 609 610
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
611
		if (trigger & IRQ_TYPE_EDGE_RISING)
612
			l |= 1 << gpio;
613
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
614
			l &= ~(1 << gpio);
615 616
		else
			goto bad;
617
		break;
618
#endif
619
#ifdef CONFIG_ARCH_OMAP16XX
620 621 622 623 624 625 626 627
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
628
		if (trigger & IRQ_TYPE_EDGE_RISING)
629
			l |= 2 << (gpio << 1);
630
		if (trigger & IRQ_TYPE_EDGE_FALLING)
631
			l |= 1 << (gpio << 1);
632 633 634 635 636
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
637
		break;
638 639
#endif
#ifdef CONFIG_ARCH_OMAP730
640 641 642
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
643
		if (trigger & IRQ_TYPE_EDGE_RISING)
644
			l |= 1 << gpio;
645
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
646
			l &= ~(1 << gpio);
647 648 649
		else
			goto bad;
		break;
650
#endif
651 652 653 654 655 656 657 658 659 660 661 662
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
663
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
664
	case METHOD_GPIO_24XX:
665
		set_24xx_gpio_triggering(bank, gpio, trigger);
666
		break;
667
#endif
668
	default:
669
		goto bad;
670
	}
671 672 673 674
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
675 676
}

677
static int gpio_irq_type(unsigned irq, unsigned type)
678 679
{
	struct gpio_bank *bank;
680 681
	unsigned gpio;
	int retval;
D
David Brownell 已提交
682
	unsigned long flags;
683

684
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
685 686 687
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
688 689

	if (check_gpio(gpio) < 0)
690 691
		return -EINVAL;

692
	if (type & ~IRQ_TYPE_SENSE_MASK)
693
		return -EINVAL;
694 695

	/* OMAP1 allows only only edge triggering */
696
	if (!cpu_class_is_omap2()
697
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
698 699
		return -EINVAL;

700
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
701
	spin_lock_irqsave(&bank->lock, flags);
702
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
703 704 705 706
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
707
	spin_unlock_irqrestore(&bank->lock, flags);
708 709 710 711 712 713

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

714
	return retval;
715 716 717 718
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
719
	void __iomem *reg = bank->base;
720 721

	switch (bank->method) {
722
#ifdef CONFIG_ARCH_OMAP1
723 724 725 726
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
727 728
#endif
#ifdef CONFIG_ARCH_OMAP15XX
729 730 731
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
732 733
#endif
#ifdef CONFIG_ARCH_OMAP16XX
734 735 736
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
737 738
#endif
#ifdef CONFIG_ARCH_OMAP730
739 740 741
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
742
#endif
743 744 745 746 747
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_STATUS;
		break;
#endif
748
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
749 750 751
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
752
#endif
753
	default:
754
		WARN_ON(1);
755 756 757
		return;
	}
	__raw_writel(gpio_mask, reg);
758 759

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
760 761
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
762
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
763
#endif
764 765 766 767 768 769 770
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

771 772 773
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
774 775 776
	int inv = 0;
	u32 l;
	u32 mask;
777 778

	switch (bank->method) {
779
#ifdef CONFIG_ARCH_OMAP1
780 781
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
782 783
		mask = 0xffff;
		inv = 1;
784
		break;
785 786
#endif
#ifdef CONFIG_ARCH_OMAP15XX
787 788
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
789 790
		mask = 0xffff;
		inv = 1;
791
		break;
792 793
#endif
#ifdef CONFIG_ARCH_OMAP16XX
794 795
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
796
		mask = 0xffff;
797
		break;
798 799
#endif
#ifdef CONFIG_ARCH_OMAP730
800 801
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
802 803
		mask = 0xffffffff;
		inv = 1;
804
		break;
805
#endif
806 807 808 809 810 811 812
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_MASK;
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
813
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
814 815
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
816
		mask = 0xffffffff;
817
		break;
818
#endif
819
	default:
820
		WARN_ON(1);
821 822 823
		return 0;
	}

824 825 826 827 828
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
829 830
}

831 832
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
833
	void __iomem *reg = bank->base;
834 835 836
	u32 l;

	switch (bank->method) {
837
#ifdef CONFIG_ARCH_OMAP1
838 839 840 841 842 843 844 845
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
846 847
#endif
#ifdef CONFIG_ARCH_OMAP15XX
848 849 850 851 852 853 854 855
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
856 857
#endif
#ifdef CONFIG_ARCH_OMAP16XX
858 859 860 861 862 863 864
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
865 866
#endif
#ifdef CONFIG_ARCH_OMAP730
867 868 869 870 871 872 873 874
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
875
#endif
876 877 878 879 880 881 882 883 884 885
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
886
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
887 888 889 890 891 892 893
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
894
#endif
895
	default:
896
		WARN_ON(1);
897 898 899 900 901 902 903 904 905 906
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

907 908 909 910 911 912 913 914 915 916
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
917 918
	unsigned long flags;

919
	switch (bank->method) {
920
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
921
	case METHOD_MPUIO:
922
	case METHOD_GPIO_1610:
D
David Brownell 已提交
923
		spin_lock_irqsave(&bank->lock, flags);
924
		if (enable)
925
			bank->suspend_wakeup |= (1 << gpio);
926
		else
927
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
928
		spin_unlock_irqrestore(&bank->lock, flags);
929
		return 0;
930
#endif
931
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
932
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
933 934 935 936 937 938
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
939
		spin_lock_irqsave(&bank->lock, flags);
940
		if (enable)
941
			bank->suspend_wakeup |= (1 << gpio);
942
		else
943
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
944
		spin_unlock_irqrestore(&bank->lock, flags);
945 946
		return 0;
#endif
947 948 949 950 951 952 953
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

954 955 956 957 958
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
959
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
960 961
}

962 963 964 965 966 967 968 969 970
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
971
	bank = get_irq_chip_data(irq);
972 973 974 975 976
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

977
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
978
{
979
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
980
	unsigned long flags;
D
David Brownell 已提交
981

D
David Brownell 已提交
982
	spin_lock_irqsave(&bank->lock, flags);
983

984 985 986
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
987
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
988

989
#ifdef CONFIG_ARCH_OMAP15XX
990
	if (bank->method == METHOD_GPIO_1510) {
991
		void __iomem *reg;
992

993
		/* Claim the pin for MPU */
994
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
995
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
996 997
	}
#endif
D
David Brownell 已提交
998
	spin_unlock_irqrestore(&bank->lock, flags);
999 1000 1001 1002

	return 0;
}

1003
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1004
{
1005
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1006
	unsigned long flags;
1007

D
David Brownell 已提交
1008
	spin_lock_irqsave(&bank->lock, flags);
1009 1010 1011 1012
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1013
		__raw_writel(1 << offset, reg);
1014 1015
	}
#endif
1016
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1017 1018 1019
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1020
		__raw_writel(1 << offset, reg);
1021 1022
	}
#endif
1023
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1024
	spin_unlock_irqrestore(&bank->lock, flags);
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1036
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1037
{
1038
	void __iomem *isr_reg = NULL;
1039 1040 1041
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1042 1043
	u32 retrigger = 0;
	int unmasked = 0;
1044 1045 1046

	desc->chip->ack(irq);

1047
	bank = get_irq_data(irq);
1048
#ifdef CONFIG_ARCH_OMAP1
1049 1050
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1051
#endif
1052
#ifdef CONFIG_ARCH_OMAP15XX
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1064 1065 1066 1067
#ifdef CONFIG_ARCH_OMAP850
	if (bank->method == METHOD_GPIO_850)
		isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
#endif
1068
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1069 1070 1071 1072
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1073
		u32 isr_saved, level_mask = 0;
1074
		u32 enabled;
1075

1076 1077
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1078 1079 1080 1081

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1082
		if (cpu_class_is_omap2()) {
1083
			level_mask = bank->level_mask & enabled;
1084
		}
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1095 1096
		if (!level_mask && !unmasked) {
			unmasked = 1;
1097
			desc->chip->unmask(irq);
1098
		}
1099

1100 1101
		isr |= retrigger;
		retrigger = 0;
1102 1103 1104 1105 1106 1107 1108
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1109

1110
			generic_handle_irq(gpio_irq);
1111
		}
1112
	}
1113 1114 1115 1116 1117 1118 1119
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1120 1121
}

1122 1123 1124
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1125
	struct gpio_bank *bank = get_irq_chip_data(irq);
1126 1127 1128 1129

	_reset_gpio(bank, gpio);
}

1130 1131 1132
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1133
	struct gpio_bank *bank = get_irq_chip_data(irq);
1134 1135 1136 1137 1138 1139 1140

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1141
	struct gpio_bank *bank = get_irq_chip_data(irq);
1142 1143 1144 1145 1146 1147 1148

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1149
	struct gpio_bank *bank = get_irq_chip_data(irq);
1150 1151 1152 1153 1154 1155 1156 1157
	unsigned int irq_mask = 1 << get_gpio_index(gpio);

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1158

K
Kevin Hilman 已提交
1159
	_set_gpio_irqenable(bank, gpio, 1);
1160 1161
}

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1178 1179 1180 1181 1182 1183 1184 1185
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1186
	struct gpio_bank *bank = get_irq_chip_data(irq);
1187 1188 1189 1190 1191 1192 1193

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1194
	struct gpio_bank *bank = get_irq_chip_data(irq);
1195 1196 1197 1198

	_set_gpio_irqenable(bank, gpio, 1);
}

1199 1200 1201 1202 1203
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1204
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1205 1206 1207 1208
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1209 1210
};

1211 1212 1213

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1214 1215 1216 1217 1218 1219 1220 1221 1222

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1223
	unsigned long		flags;
D
David Brownell 已提交
1224

D
David Brownell 已提交
1225
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1226 1227
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1228
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1229 1230 1231 1232 1233 1234 1235 1236

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1237
	unsigned long		flags;
D
David Brownell 已提交
1238

D
David Brownell 已提交
1239
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1240
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1241
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1268 1269
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1270 1271 1272 1273 1274 1275 1276 1277
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1278 1279 1280 1281 1282
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1283
static inline void mpuio_init(void) {}
1284 1285 1286 1287

#endif

/*---------------------------------------------------------------------*/
1288

D
David Brownell 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1307
	return __omap_get_gpio_datain(chip->base + offset);
D
David Brownell 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1334 1335 1336 1337 1338 1339 1340 1341
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1342 1343
/*---------------------------------------------------------------------*/

1344
static int initialized;
1345
#if !defined(CONFIG_ARCH_OMAP3)
1346
static struct clk * gpio_ick;
1347 1348 1349
#endif

#if defined(CONFIG_ARCH_OMAP2)
1350
static struct clk * gpio_fck;
1351
#endif
1352

1353
#if defined(CONFIG_ARCH_OMAP2430)
1354 1355 1356 1357
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1358 1359 1360 1361
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1362 1363 1364 1365 1366
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1367 1368 1369
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1370
	int gpio = 0;
1371
	struct gpio_bank *bank;
1372
	char clk_name[11];
1373 1374 1375

	initialized = 1;

1376
#if defined(CONFIG_ARCH_OMAP1)
1377
	if (cpu_is_omap15xx()) {
1378 1379
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1380 1381
			printk("Could not get arm_gpio_ck\n");
		else
1382
			clk_enable(gpio_ick);
1383
	}
1384 1385 1386
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1387 1388 1389 1390
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1391
			clk_enable(gpio_ick);
1392
		gpio_fck = clk_get(NULL, "gpios_fck");
1393
		if (IS_ERR(gpio_fck))
1394 1395
			printk("Could not get gpios_fck\n");
		else
1396
			clk_enable(gpio_fck);
1397 1398

		/*
1399
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1400
		 */
1401
#if defined(CONFIG_ARCH_OMAP2430)
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1431

1432
#ifdef CONFIG_ARCH_OMAP15XX
1433
	if (cpu_is_omap15xx()) {
1434 1435 1436 1437 1438 1439 1440
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1441
		u32 rev;
1442 1443 1444

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1445
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1456
#endif
1457 1458 1459 1460 1461 1462 1463
#ifdef CONFIG_ARCH_OMAP850
	if (cpu_is_omap850()) {
		printk(KERN_INFO "OMAP850 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_850;
	}
#endif
1464

1465
#ifdef CONFIG_ARCH_OMAP24XX
1466
	if (cpu_is_omap242x()) {
1467 1468 1469
		int rev;

		gpio_bank_count = 4;
1470
		gpio_bank = gpio_bank_242x;
1471
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1472 1473 1474 1475 1476 1477 1478 1479
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1480
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1481
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1482 1483
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1484 1485 1486 1487 1488 1489 1490
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1491
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1492 1493 1494
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1495 1496 1497 1498 1499 1500
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1501
		if (bank_is_mpuio(bank))
1502
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1503
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1504 1505 1506
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1507
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1508 1509
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1510
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1511
		}
1512
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
1513 1514 1515 1516 1517
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1518

1519
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1520
		if (bank->method == METHOD_GPIO_24XX) {
1521 1522 1523 1524
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1525 1526
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1527 1528 1529 1530
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1531 1532
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1533 1534
			gpio_count = 32;
		}
1535
#endif
D
David Brownell 已提交
1536 1537 1538 1539

		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1540 1541
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1542 1543 1544 1545
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1546
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1547 1548
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1549
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1550 1551
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1562 1563
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1564
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1565
			set_irq_chip_data(j, bank);
1566
			if (bank_is_mpuio(bank))
1567 1568 1569
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1570
			set_irq_handler(j, handle_simple_irq);
1571 1572 1573 1574
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1575 1576 1577 1578 1579 1580 1581

		if (cpu_is_omap34xx()) {
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1582 1583 1584 1585
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1586
	if (cpu_is_omap16xx())
1587 1588
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1589 1590 1591
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1592 1593
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1594

1595 1596 1597
	return 0;
}

1598
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1599 1600 1601 1602
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1603
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1604 1605 1606 1607 1608 1609 1610
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1611
		unsigned long flags;
1612 1613

		switch (bank->method) {
1614
#ifdef CONFIG_ARCH_OMAP16XX
1615 1616 1617 1618 1619
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1620
#endif
1621
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1622
		case METHOD_GPIO_24XX:
1623
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1624 1625 1626
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1627
#endif
1628 1629 1630 1631
		default:
			continue;
		}

D
David Brownell 已提交
1632
		spin_lock_irqsave(&bank->lock, flags);
1633 1634 1635
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1636
		spin_unlock_irqrestore(&bank->lock, flags);
1637 1638 1639 1640 1641 1642 1643 1644 1645
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1646
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1647 1648 1649 1650 1651 1652
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1653
		unsigned long flags;
1654 1655

		switch (bank->method) {
1656
#ifdef CONFIG_ARCH_OMAP16XX
1657 1658 1659 1660
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1661
#endif
1662
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1663
		case METHOD_GPIO_24XX:
1664 1665
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1666
			break;
1667
#endif
1668 1669 1670 1671
		default:
			continue;
		}

D
David Brownell 已提交
1672
		spin_lock_irqsave(&bank->lock, flags);
1673 1674
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1675
		spin_unlock_irqrestore(&bank->lock, flags);
1676 1677 1678 1679 1680 1681
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1682
	.name		= "gpio",
1683 1684 1685 1686 1687 1688 1689 1690
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1691 1692 1693

#endif

1694
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1710
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1711 1712 1713
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1714
#endif
1715 1716 1717 1718
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1719
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1720 1721
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1722
#endif
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1744
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1745 1746 1747 1748
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1749
#endif
1750 1751 1752 1753
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1754
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1755
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1756
#endif
1757 1758 1759 1760
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1761
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1762 1763 1764 1765 1766 1767
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1768
#endif
1769 1770 1771 1772 1773
		}
	}

}

1774 1775
#endif

1776 1777
/*
 * This may get called early from board specific init
1778
 * for boards that have interrupts routed via FPGA.
1779
 */
1780
int __init omap_gpio_init(void)
1781 1782 1783 1784 1785 1786 1787
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1788 1789 1790 1791 1792 1793 1794
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1795 1796
	mpuio_init();

1797 1798
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
1835 1836 1837
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DIR_CONTROL;
		break;
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1855
		if (bank_is_mpuio(bank))
1856
			gpio = OMAP_MPUIO(0);
1857 1858
		else if (cpu_class_is_omap2() || cpu_is_omap730() ||
				cpu_is_omap850())
1859 1860 1861 1862
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
1863
			const char	*label;
1864

D
David Brownell 已提交
1865 1866
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
1867 1868 1869
				continue;

			irq = bank->virtual_irq_start + j;
1870
			value = gpio_get_value(gpio);
1871 1872
			is_in = gpio_is_input(bank, mask);

1873
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
1874
				seq_printf(s, "MPUIO %2d ", j);
1875
			else
D
David Brownell 已提交
1876
				seq_printf(s, "GPIO %3d ", gpio);
1877
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
1878
					label,
1879 1880 1881
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
1882 1883
/* FIXME for at least omap2, show pullup/pulldown state */

1884
			irqstat = irq_desc[irq].status;
1885 1886
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
		defined(CONFIG_ARCH_OMAP34XX)
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
1908
					trigger = "(?)";
1909 1910
					break;
				}
D
David Brownell 已提交
1911
				seq_printf(s, ", irq-%d %-8s%s",
1912 1913 1914 1915
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
1916
#endif
1917 1918 1919
			seq_printf(s, "\n");
		}

1920
		if (bank_is_mpuio(bank)) {
1921 1922 1923 1924 1925 1926 1927 1928 1929
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1930
	return single_open(file, dbg_gpio_show, &inode->i_private);
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1942 1943
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1944 1945 1946 1947
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif