gpio.c 47.2 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20
#include <linux/io.h>
21

22
#include <mach/hardware.h>
23
#include <asm/irq.h>
24 25
#include <mach/irqs.h>
#include <mach/gpio.h>
26 27 28 29 30
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
31
#define OMAP1510_GPIO_BASE		IO_ADDRESS(0xfffce000)
32 33 34 35 36 37 38 39 40 41 42 43 44
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
45 46 47 48
#define OMAP1610_GPIO1_BASE		IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		IO_ADDRESS(0xfffbbc00)
49 50 51 52 53
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
54
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
55 56 57 58 59 60
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
61
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
62 63
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
64
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
65 66 67 68 69
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
70 71 72 73 74 75
#define OMAP730_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP730_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP730_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP730_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP730_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP730_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
76 77 78 79 80 81 82
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

83 84 85
/*
 * omap24xx specific GPIO registers
 */
86 87 88 89
#define OMAP242X_GPIO1_BASE		IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		IO_ADDRESS(0x4801e000)
90

91 92 93 94 95
#define OMAP243X_GPIO1_BASE		IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		IO_ADDRESS(0x480B6000)
96

97 98 99 100
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
101 102
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
103 104 105 106 107 108 109 110 111
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
112 113
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
114 115 116 117 118 119 120
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

121 122 123 124
/*
 * omap34xx specific GPIO registers
 */

125 126 127 128 129 130
#define OMAP34XX_GPIO1_BASE		IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		IO_ADDRESS(0x49058000)
131

132
#define OMAP_MPUIO_VBASE		IO_ADDRESS(OMAP_MPUIO_BASE)
133

134
struct gpio_bank {
135
	void __iomem *base;
136 137
	u16 irq;
	u16 virtual_irq_start;
138
	int method;
139
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
140 141
	u32 suspend_wakeup;
	u32 saved_wakeup;
142
#endif
143
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
144 145 146 147 148 149 150
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
151
	u32 level_mask;
152
	spinlock_t lock;
D
David Brownell 已提交
153
	struct gpio_chip chip;
154 155 156 157 158 159
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
160
#define METHOD_GPIO_24XX	4
161

162
#ifdef CONFIG_ARCH_OMAP16XX
163
static struct gpio_bank gpio_bank_1610[5] = {
164
	{ OMAP_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
165 166 167 168 169 170 171
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

172
#ifdef CONFIG_ARCH_OMAP15XX
173
static struct gpio_bank gpio_bank_1510[2] = {
174
	{ OMAP_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
175 176 177 178 179 180
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
181
	{ OMAP_MPUIO_VBASE,    INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
182 183 184 185 186 187 188 189 190
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

191
#ifdef CONFIG_ARCH_OMAP24XX
192 193 194 195 196 197

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
198
};
199 200 201 202 203 204 205 206 207

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

208 209
#endif

210 211 212 213 214 215 216 217 218 219 220 221
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

222 223 224 225 226
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
227
	if (cpu_is_omap15xx()) {
228 229 230 231 232 233 234 235 236 237 238 239 240 241
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
	if (cpu_is_omap730()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
242 243
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
244 245
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
246 247 248 249 250 251
}

static inline int get_gpio_index(int gpio)
{
	if (cpu_is_omap730())
		return gpio & 0x1f;
252 253
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
254 255
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
256
	return gpio & 0x0f;
257 258 259 260 261 262
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
263
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
264
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
265 266 267
			return -1;
		return 0;
	}
268
	if (cpu_is_omap15xx() && gpio < 16)
269 270 271 272 273
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
	if (cpu_is_omap730() && gpio < 192)
		return 0;
274 275
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
276 277
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
293
	void __iomem *reg = bank->base;
294 295 296
	u32 l;

	switch (bank->method) {
297
#ifdef CONFIG_ARCH_OMAP1
298 299 300
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
301 302
#endif
#ifdef CONFIG_ARCH_OMAP15XX
303 304 305
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
306 307
#endif
#ifdef CONFIG_ARCH_OMAP16XX
308 309 310
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
311 312
#endif
#ifdef CONFIG_ARCH_OMAP730
313 314 315
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
316
#endif
317
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
318 319 320
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
321 322 323 324
#endif
	default:
		WARN_ON(1);
		return;
325 326 327 328 329 330 331 332 333 334 335 336
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

void omap_set_gpio_direction(int gpio, int is_input)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
337
	unsigned long flags;
338 339 340 341

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
342
	spin_lock_irqsave(&bank->lock, flags);
343
	_set_gpio_direction(bank, get_gpio_index(gpio), is_input);
D
David Brownell 已提交
344
	spin_unlock_irqrestore(&bank->lock, flags);
345 346 347 348
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
349
	void __iomem *reg = bank->base;
350 351 352
	u32 l = 0;

	switch (bank->method) {
353
#ifdef CONFIG_ARCH_OMAP1
354 355 356 357 358 359 360 361
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
362 363
#endif
#ifdef CONFIG_ARCH_OMAP15XX
364 365 366 367 368 369 370 371
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
372 373
#endif
#ifdef CONFIG_ARCH_OMAP16XX
374 375 376 377 378 379 380
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
381 382
#endif
#ifdef CONFIG_ARCH_OMAP730
383 384 385 386 387 388 389 390
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
391
#endif
392
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
393 394 395 396 397 398 399
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
400
#endif
401
	default:
402
		WARN_ON(1);
403 404 405 406 407 408 409 410
		return;
	}
	__raw_writel(l, reg);
}

void omap_set_gpio_dataout(int gpio, int enable)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
411
	unsigned long flags;
412 413 414 415

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
416
	spin_lock_irqsave(&bank->lock, flags);
417
	_set_gpio_dataout(bank, get_gpio_index(gpio), enable);
D
David Brownell 已提交
418
	spin_unlock_irqrestore(&bank->lock, flags);
419 420 421 422 423
}

int omap_get_gpio_datain(int gpio)
{
	struct gpio_bank *bank;
424
	void __iomem *reg;
425 426

	if (check_gpio(gpio) < 0)
427
		return -EINVAL;
428 429 430
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
431
#ifdef CONFIG_ARCH_OMAP1
432 433 434
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
435 436
#endif
#ifdef CONFIG_ARCH_OMAP15XX
437 438 439
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
440 441
#endif
#ifdef CONFIG_ARCH_OMAP16XX
442 443 444
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
445 446
#endif
#ifdef CONFIG_ARCH_OMAP730
447 448 449
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
450
#endif
451
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
452 453 454
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
455
#endif
456
	default:
457
		return -EINVAL;
458
	}
459 460
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
461 462
}

463 464 465 466 467 468 469 470
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
	val = __raw_readl(reg);

	if (enable)
		val |= l;
	else
		val &= ~l;

	__raw_writel(val, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

512
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
513 514
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
515
{
516
	void __iomem *base = bank->base;
517 518 519
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
520
		trigger & IRQ_TYPE_LEVEL_LOW);
521
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
522
		trigger & IRQ_TYPE_LEVEL_HIGH);
523
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
524
		trigger & IRQ_TYPE_EDGE_RISING);
525
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
526
		trigger & IRQ_TYPE_EDGE_FALLING);
527

528 529
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
530 531
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
532
		else
533 534
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
535 536 537 538 539 540
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
541

542 543 544
	bank->level_mask =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
545
}
546
#endif
547 548 549 550 551

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
552 553

	switch (bank->method) {
554
#ifdef CONFIG_ARCH_OMAP1
555 556 557
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
558
		if (trigger & IRQ_TYPE_EDGE_RISING)
559
			l |= 1 << gpio;
560
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
561
			l &= ~(1 << gpio);
562 563
		else
			goto bad;
564
		break;
565 566
#endif
#ifdef CONFIG_ARCH_OMAP15XX
567 568 569
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
570
		if (trigger & IRQ_TYPE_EDGE_RISING)
571
			l |= 1 << gpio;
572
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
573
			l &= ~(1 << gpio);
574 575
		else
			goto bad;
576
		break;
577
#endif
578
#ifdef CONFIG_ARCH_OMAP16XX
579 580 581 582 583 584 585 586
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
587
		if (trigger & IRQ_TYPE_EDGE_RISING)
588
			l |= 2 << (gpio << 1);
589
		if (trigger & IRQ_TYPE_EDGE_FALLING)
590
			l |= 1 << (gpio << 1);
591 592 593 594 595
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
596
		break;
597 598
#endif
#ifdef CONFIG_ARCH_OMAP730
599 600 601
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
602
		if (trigger & IRQ_TYPE_EDGE_RISING)
603
			l |= 1 << gpio;
604
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
605
			l &= ~(1 << gpio);
606 607 608
		else
			goto bad;
		break;
609
#endif
610
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
611
	case METHOD_GPIO_24XX:
612
		set_24xx_gpio_triggering(bank, gpio, trigger);
613
		break;
614
#endif
615
	default:
616
		goto bad;
617
	}
618 619 620 621
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
622 623
}

624
static int gpio_irq_type(unsigned irq, unsigned type)
625 626
{
	struct gpio_bank *bank;
627 628
	unsigned gpio;
	int retval;
D
David Brownell 已提交
629
	unsigned long flags;
630

631
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
632 633 634
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
635 636

	if (check_gpio(gpio) < 0)
637 638
		return -EINVAL;

639
	if (type & ~IRQ_TYPE_SENSE_MASK)
640
		return -EINVAL;
641 642

	/* OMAP1 allows only only edge triggering */
643
	if (!cpu_class_is_omap2()
644
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
645 646
		return -EINVAL;

647
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
648
	spin_lock_irqsave(&bank->lock, flags);
649
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
650 651 652 653
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
654
	spin_unlock_irqrestore(&bank->lock, flags);
655 656 657 658 659 660

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

661
	return retval;
662 663 664 665
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
666
	void __iomem *reg = bank->base;
667 668

	switch (bank->method) {
669
#ifdef CONFIG_ARCH_OMAP1
670 671 672 673
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
674 675
#endif
#ifdef CONFIG_ARCH_OMAP15XX
676 677 678
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
679 680
#endif
#ifdef CONFIG_ARCH_OMAP16XX
681 682 683
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
684 685
#endif
#ifdef CONFIG_ARCH_OMAP730
686 687 688
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
689
#endif
690
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
691 692 693
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
694
#endif
695
	default:
696
		WARN_ON(1);
697 698 699
		return;
	}
	__raw_writel(gpio_mask, reg);
700 701

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
702 703
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
704
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
705
#endif
706 707 708 709 710 711 712
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

713 714 715
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
716 717 718
	int inv = 0;
	u32 l;
	u32 mask;
719 720

	switch (bank->method) {
721
#ifdef CONFIG_ARCH_OMAP1
722 723
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
724 725
		mask = 0xffff;
		inv = 1;
726
		break;
727 728
#endif
#ifdef CONFIG_ARCH_OMAP15XX
729 730
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
731 732
		mask = 0xffff;
		inv = 1;
733
		break;
734 735
#endif
#ifdef CONFIG_ARCH_OMAP16XX
736 737
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
738
		mask = 0xffff;
739
		break;
740 741
#endif
#ifdef CONFIG_ARCH_OMAP730
742 743
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
744 745
		mask = 0xffffffff;
		inv = 1;
746
		break;
747
#endif
748
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
749 750
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
751
		mask = 0xffffffff;
752
		break;
753
#endif
754
	default:
755
		WARN_ON(1);
756 757 758
		return 0;
	}

759 760 761 762 763
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
764 765
}

766 767
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
768
	void __iomem *reg = bank->base;
769 770 771
	u32 l;

	switch (bank->method) {
772
#ifdef CONFIG_ARCH_OMAP1
773 774 775 776 777 778 779 780
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
781 782
#endif
#ifdef CONFIG_ARCH_OMAP15XX
783 784 785 786 787 788 789 790
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
791 792
#endif
#ifdef CONFIG_ARCH_OMAP16XX
793 794 795 796 797 798 799
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
800 801
#endif
#ifdef CONFIG_ARCH_OMAP730
802 803 804 805 806 807 808 809
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
810
#endif
811
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
812 813 814 815 816 817 818
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
819
#endif
820
	default:
821
		WARN_ON(1);
822 823 824 825 826 827 828 829 830 831
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

832 833 834 835 836 837 838 839 840 841
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
842 843
	unsigned long flags;

844
	switch (bank->method) {
845
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
846
	case METHOD_MPUIO:
847
	case METHOD_GPIO_1610:
D
David Brownell 已提交
848
		spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
849
		if (enable) {
850
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
851 852 853
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
854
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
855
		}
D
David Brownell 已提交
856
		spin_unlock_irqrestore(&bank->lock, flags);
857
		return 0;
858
#endif
859
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
860
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
861 862 863 864 865 866
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
867
		spin_lock_irqsave(&bank->lock, flags);
868 869
		if (enable) {
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
870 871 872
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
873
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
874
		}
D
David Brownell 已提交
875
		spin_unlock_irqrestore(&bank->lock, flags);
876 877
		return 0;
#endif
878 879 880 881 882 883 884
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

885 886 887 888 889
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
890
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
891 892
}

893 894 895 896 897 898 899 900 901
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
902
	bank = get_irq_chip_data(irq);
903 904 905 906 907
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

908 909 910
int omap_request_gpio(int gpio)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
911
	unsigned long flags;
D
David Brownell 已提交
912
	int status;
913 914 915 916

	if (check_gpio(gpio) < 0)
		return -EINVAL;

D
David Brownell 已提交
917 918 919 920
	status = gpio_request(gpio, NULL);
	if (status < 0)
		return status;

921
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
922
	spin_lock_irqsave(&bank->lock, flags);
923

924 925 926
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
927
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
928

929
#ifdef CONFIG_ARCH_OMAP15XX
930
	if (bank->method == METHOD_GPIO_1510) {
931
		void __iomem *reg;
932

933
		/* Claim the pin for MPU */
934 935 936 937
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
		__raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
	}
#endif
D
David Brownell 已提交
938
	spin_unlock_irqrestore(&bank->lock, flags);
939 940 941 942 943 944 945

	return 0;
}

void omap_free_gpio(int gpio)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
946
	unsigned long flags;
947 948 949 950

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
951
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
952 953 954
	if (unlikely(!gpiochip_is_requested(&bank->chip,
				get_gpio_index(gpio)))) {
		spin_unlock_irqrestore(&bank->lock, flags);
955 956 957 958
		printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
		dump_stack();
		return;
	}
959 960 961 962 963 964 965
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
966
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
967 968 969 970 971 972
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
973
	_reset_gpio(bank, gpio);
D
David Brownell 已提交
974
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
975
	gpio_free(gpio);
976 977 978 979 980 981 982 983 984 985 986
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
987
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
988
{
989
	void __iomem *isr_reg = NULL;
990 991 992
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
993 994
	u32 retrigger = 0;
	int unmasked = 0;
995 996 997

	desc->chip->ack(irq);

998
	bank = get_irq_data(irq);
999
#ifdef CONFIG_ARCH_OMAP1
1000 1001
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1002
#endif
1003
#ifdef CONFIG_ARCH_OMAP15XX
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1015
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1016 1017 1018 1019
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1020
		u32 isr_saved, level_mask = 0;
1021
		u32 enabled;
1022

1023 1024
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1025 1026 1027 1028

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1029
		if (cpu_class_is_omap2()) {
1030
			level_mask = bank->level_mask & enabled;
1031
		}
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1042 1043
		if (!level_mask && !unmasked) {
			unmasked = 1;
1044
			desc->chip->unmask(irq);
1045
		}
1046

1047 1048
		isr |= retrigger;
		retrigger = 0;
1049 1050 1051 1052 1053 1054 1055
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1056

1057
			generic_handle_irq(gpio_irq);
1058
		}
1059
	}
1060 1061 1062 1063 1064 1065 1066
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1067 1068
}

1069 1070 1071
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1072
	struct gpio_bank *bank = get_irq_chip_data(irq);
1073 1074 1075 1076

	_reset_gpio(bank, gpio);
}

1077 1078 1079
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1080
	struct gpio_bank *bank = get_irq_chip_data(irq);
1081 1082 1083 1084 1085 1086 1087

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1088
	struct gpio_bank *bank = get_irq_chip_data(irq);
1089 1090 1091 1092 1093 1094 1095

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1096
	struct gpio_bank *bank = get_irq_chip_data(irq);
1097 1098 1099 1100 1101 1102 1103 1104
	unsigned int irq_mask = 1 << get_gpio_index(gpio);

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1105

K
Kevin Hilman 已提交
1106
	_set_gpio_irqenable(bank, gpio, 1);
1107 1108
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1125 1126 1127 1128 1129 1130 1131 1132
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1133
	struct gpio_bank *bank = get_irq_chip_data(irq);
1134 1135 1136 1137 1138 1139 1140

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1141
	struct gpio_bank *bank = get_irq_chip_data(irq);
1142 1143 1144 1145

	_set_gpio_irqenable(bank, gpio, 1);
}

1146 1147 1148 1149 1150
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1151
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1152 1153 1154 1155
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1156 1157
};

1158 1159 1160

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1170
	unsigned long		flags;
D
David Brownell 已提交
1171

D
David Brownell 已提交
1172
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1173 1174
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1175
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1176 1177 1178 1179 1180 1181 1182 1183

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1184
	unsigned long		flags;
D
David Brownell 已提交
1185

D
David Brownell 已提交
1186
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1187
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1188
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1215 1216
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1217 1218 1219 1220 1221 1222 1223 1224
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1225 1226 1227 1228 1229
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1230
static inline void mpuio_init(void) {}
1231 1232 1233 1234

#endif

/*---------------------------------------------------------------------*/
1235

D
David Brownell 已提交
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
	return omap_get_gpio_datain(chip->base + offset);
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

/*---------------------------------------------------------------------*/

1283
static int initialized;
1284
#if !defined(CONFIG_ARCH_OMAP3)
1285
static struct clk * gpio_ick;
1286 1287 1288
#endif

#if defined(CONFIG_ARCH_OMAP2)
1289
static struct clk * gpio_fck;
1290
#endif
1291

1292
#if defined(CONFIG_ARCH_OMAP2430)
1293 1294 1295 1296
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1297 1298 1299 1300 1301
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1302 1303 1304 1305 1306
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1307 1308 1309
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1310
	int gpio = 0;
1311
	struct gpio_bank *bank;
1312 1313 1314
#if defined(CONFIG_ARCH_OMAP3)
	char clk_name[11];
#endif
1315 1316 1317

	initialized = 1;

1318
#if defined(CONFIG_ARCH_OMAP1)
1319
	if (cpu_is_omap15xx()) {
1320 1321
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1322 1323
			printk("Could not get arm_gpio_ck\n");
		else
1324
			clk_enable(gpio_ick);
1325
	}
1326 1327 1328
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1329 1330 1331 1332
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1333
			clk_enable(gpio_ick);
1334
		gpio_fck = clk_get(NULL, "gpios_fck");
1335
		if (IS_ERR(gpio_fck))
1336 1337
			printk("Could not get gpios_fck\n");
		else
1338
			clk_enable(gpio_fck);
1339 1340

		/*
1341
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1342
		 */
1343
#if defined(CONFIG_ARCH_OMAP2430)
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
			sprintf(clk_name, "gpio%d_fck", i + 1);
			gpio_fclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_fclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_fclks[i]);
		}
	}
#endif

1379

1380
#ifdef CONFIG_ARCH_OMAP15XX
1381
	if (cpu_is_omap15xx()) {
1382 1383 1384 1385 1386 1387 1388
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1389
		u32 rev;
1390 1391 1392

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1393
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1404
#endif
1405

1406
#ifdef CONFIG_ARCH_OMAP24XX
1407
	if (cpu_is_omap242x()) {
1408 1409 1410
		int rev;

		gpio_bank_count = 4;
1411
		gpio_bank = gpio_bank_242x;
1412
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1413 1414 1415 1416 1417 1418 1419 1420
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1421
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1422
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1423 1424
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1425 1426 1427 1428 1429 1430 1431
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1432
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1433 1434 1435
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1436 1437 1438 1439 1440 1441
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1442
		if (bank_is_mpuio(bank))
1443
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1444
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1445 1446 1447
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1448
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1449 1450
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1451
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1452
		}
1453
		if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
1454 1455 1456 1457 1458
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1459

1460
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1461
		if (bank->method == METHOD_GPIO_24XX) {
1462 1463 1464 1465
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1466 1467
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1468 1469 1470 1471
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1472 1473
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1474 1475
			gpio_count = 32;
		}
1476
#endif
D
David Brownell 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486

		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1487
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1488 1489
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1500 1501
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1502
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1503
			set_irq_chip_data(j, bank);
1504
			if (bank_is_mpuio(bank))
1505 1506 1507
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1508
			set_irq_handler(j, handle_simple_irq);
1509 1510 1511 1512 1513 1514 1515 1516
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1517
	if (cpu_is_omap16xx())
1518 1519
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1520 1521 1522
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1523 1524
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1525

1526 1527 1528
	return 0;
}

1529
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1530 1531 1532 1533
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1534
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1535 1536 1537 1538 1539 1540 1541
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1542
		unsigned long flags;
1543 1544

		switch (bank->method) {
1545
#ifdef CONFIG_ARCH_OMAP16XX
1546 1547 1548 1549 1550
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1551
#endif
1552
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1553 1554 1555 1556 1557
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1558
#endif
1559 1560 1561 1562
		default:
			continue;
		}

D
David Brownell 已提交
1563
		spin_lock_irqsave(&bank->lock, flags);
1564 1565 1566
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1567
		spin_unlock_irqrestore(&bank->lock, flags);
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

	if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1584
		unsigned long flags;
1585 1586

		switch (bank->method) {
1587
#ifdef CONFIG_ARCH_OMAP16XX
1588 1589 1590 1591
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1592
#endif
1593
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1594
		case METHOD_GPIO_24XX:
1595 1596
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1597
			break;
1598
#endif
1599 1600 1601 1602
		default:
			continue;
		}

D
David Brownell 已提交
1603
		spin_lock_irqsave(&bank->lock, flags);
1604 1605
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1606
		spin_unlock_irqrestore(&bank->lock, flags);
1607 1608 1609 1610 1611 1612
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1613
	.name		= "gpio",
1614 1615 1616 1617 1618 1619 1620 1621
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1622 1623 1624

#endif

1625
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1641
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1642 1643 1644
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1645
#endif
1646 1647 1648 1649
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1650
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1651 1652
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1653
#endif
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1675
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1676 1677 1678 1679
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1680
#endif
1681 1682 1683 1684
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1685
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1686
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1687
#endif
1688 1689 1690 1691
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1692
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1693 1694 1695 1696 1697 1698
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1699
#endif
1700 1701 1702 1703 1704
		}
	}

}

1705 1706
#endif

1707 1708
/*
 * This may get called early from board specific init
1709
 * for boards that have interrupts routed via FPGA.
1710
 */
1711
int __init omap_gpio_init(void)
1712 1713 1714 1715 1716 1717 1718
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1719 1720 1721 1722 1723 1724 1725
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1726 1727
	mpuio_init();

1728 1729
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

1741 1742 1743 1744 1745 1746
EXPORT_SYMBOL(omap_request_gpio);
EXPORT_SYMBOL(omap_free_gpio);
EXPORT_SYMBOL(omap_set_gpio_direction);
EXPORT_SYMBOL(omap_set_gpio_dataout);
EXPORT_SYMBOL(omap_get_gpio_datain);

1747
arch_initcall(omap_gpio_sysinit);
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1789
		if (bank_is_mpuio(bank))
1790
			gpio = OMAP_MPUIO(0);
1791
		else if (cpu_class_is_omap2() || cpu_is_omap730())
1792 1793 1794 1795
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
1796
			const char	*label;
1797

D
David Brownell 已提交
1798 1799
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
1800 1801 1802 1803 1804 1805
				continue;

			irq = bank->virtual_irq_start + j;
			value = omap_get_gpio_datain(gpio);
			is_in = gpio_is_input(bank, mask);

1806
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
1807
				seq_printf(s, "MPUIO %2d ", j);
1808
			else
D
David Brownell 已提交
1809 1810 1811
				seq_printf(s, "GPIO %3d ", gpio);
			seq_printf(s, "(%10s): %s %s",
					label,
1812 1813 1814
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
1815 1816
/* FIXME for at least omap2, show pullup/pulldown state */

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
			irqstat = irq_desc[irq].status;
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
1839
					trigger = "(?)";
1840 1841
					break;
				}
D
David Brownell 已提交
1842
				seq_printf(s, ", irq-%d %-8s%s",
1843 1844 1845 1846 1847 1848 1849
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
			seq_printf(s, "\n");
		}

1850
		if (bank_is_mpuio(bank)) {
1851 1852 1853 1854 1855 1856 1857 1858 1859
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1860
	return single_open(file, dbg_gpio_show, &inode->i_private);
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1872 1873
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1874 1875 1876 1877
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif