gpio.c 46.2 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20 21 22 23 24 25 26 27 28 29 30 31

#include <asm/hardware.h>
#include <asm/irq.h>
#include <asm/arch/irqs.h>
#include <asm/arch/gpio.h>
#include <asm/mach/irq.h>

#include <asm/io.h>

/*
 * OMAP1510 GPIO registers
 */
32
#define OMAP1510_GPIO_BASE		(void __iomem *)0xfffce000
33 34 35 36 37 38 39 40 41 42 43 44 45
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
46 47 48 49
#define OMAP1610_GPIO1_BASE		(void __iomem *)0xfffbe400
#define OMAP1610_GPIO2_BASE		(void __iomem *)0xfffbec00
#define OMAP1610_GPIO3_BASE		(void __iomem *)0xfffbb400
#define OMAP1610_GPIO4_BASE		(void __iomem *)0xfffbbc00
50 51 52 53 54
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
55
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
56 57 58 59 60 61
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
62
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
63 64
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
65
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
66 67 68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
71 72 73 74 75 76
#define OMAP730_GPIO1_BASE		(void __iomem *)0xfffbc000
#define OMAP730_GPIO2_BASE		(void __iomem *)0xfffbc800
#define OMAP730_GPIO3_BASE		(void __iomem *)0xfffbd000
#define OMAP730_GPIO4_BASE		(void __iomem *)0xfffbd800
#define OMAP730_GPIO5_BASE		(void __iomem *)0xfffbe000
#define OMAP730_GPIO6_BASE		(void __iomem *)0xfffbe800
77 78 79 80 81 82 83
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

84 85 86
/*
 * omap24xx specific GPIO registers
 */
87 88 89 90 91 92 93 94 95 96 97
#define OMAP242X_GPIO1_BASE		(void __iomem *)0x48018000
#define OMAP242X_GPIO2_BASE		(void __iomem *)0x4801a000
#define OMAP242X_GPIO3_BASE		(void __iomem *)0x4801c000
#define OMAP242X_GPIO4_BASE		(void __iomem *)0x4801e000

#define OMAP243X_GPIO1_BASE		(void __iomem *)0x4900C000
#define OMAP243X_GPIO2_BASE		(void __iomem *)0x4900E000
#define OMAP243X_GPIO3_BASE		(void __iomem *)0x49010000
#define OMAP243X_GPIO4_BASE		(void __iomem *)0x49012000
#define OMAP243X_GPIO5_BASE		(void __iomem *)0x480B6000

98 99 100 101
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
102 103
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
104 105 106 107 108 109 110 111 112
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
113 114
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
115 116 117 118 119 120 121
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

122 123 124 125 126 127 128 129 130 131 132 133
/*
 * omap34xx specific GPIO registers
 */

#define OMAP34XX_GPIO1_BASE		(void __iomem *)0x48310000
#define OMAP34XX_GPIO2_BASE		(void __iomem *)0x49050000
#define OMAP34XX_GPIO3_BASE		(void __iomem *)0x49052000
#define OMAP34XX_GPIO4_BASE		(void __iomem *)0x49054000
#define OMAP34XX_GPIO5_BASE		(void __iomem *)0x49056000
#define OMAP34XX_GPIO6_BASE		(void __iomem *)0x49058000


134
struct gpio_bank {
135
	void __iomem *base;
136 137
	u16 irq;
	u16 virtual_irq_start;
138
	int method;
139
	u32 reserved_map;
140
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
141 142
	u32 suspend_wakeup;
	u32 saved_wakeup;
143
#endif
144
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
145 146 147 148 149 150 151
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
152 153 154 155 156 157 158
	spinlock_t lock;
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
159
#define METHOD_GPIO_24XX	4
160

161
#ifdef CONFIG_ARCH_OMAP16XX
162 163 164 165 166 167 168 169 170
static struct gpio_bank gpio_bank_1610[5] = {
	{ OMAP_MPUIO_BASE,     INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

171
#ifdef CONFIG_ARCH_OMAP15XX
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
static struct gpio_bank gpio_bank_1510[2] = {
	{ OMAP_MPUIO_BASE,    INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
	{ OMAP_MPUIO_BASE,     INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

190
#ifdef CONFIG_ARCH_OMAP24XX
191 192 193 194 195 196

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
197
};
198 199 200 201 202 203 204 205 206

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

207 208
#endif

209 210 211 212 213 214 215 216 217 218 219 220
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

221 222 223 224 225
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
226
	if (cpu_is_omap15xx()) {
227 228 229 230 231 232 233 234 235 236 237 238 239 240
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
	if (cpu_is_omap730()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
241 242
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
243 244
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
245 246 247 248 249 250
}

static inline int get_gpio_index(int gpio)
{
	if (cpu_is_omap730())
		return gpio & 0x1f;
251 252
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
253 254
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
255
	return gpio & 0x0f;
256 257 258 259 260 261
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
262
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
263
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
264 265 266
			return -1;
		return 0;
	}
267
	if (cpu_is_omap15xx() && gpio < 16)
268 269 270 271 272
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
	if (cpu_is_omap730() && gpio < 192)
		return 0;
273 274
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
275 276
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
292
	void __iomem *reg = bank->base;
293 294 295
	u32 l;

	switch (bank->method) {
296
#ifdef CONFIG_ARCH_OMAP1
297 298 299
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
300 301
#endif
#ifdef CONFIG_ARCH_OMAP15XX
302 303 304
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
305 306
#endif
#ifdef CONFIG_ARCH_OMAP16XX
307 308 309
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
310 311
#endif
#ifdef CONFIG_ARCH_OMAP730
312 313 314
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
315
#endif
316
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
317 318 319
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
320 321 322 323
#endif
	default:
		WARN_ON(1);
		return;
324 325 326 327 328 329 330 331 332 333 334 335
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

void omap_set_gpio_direction(int gpio, int is_input)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
336
	unsigned long flags;
337 338 339 340

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
341
	spin_lock_irqsave(&bank->lock, flags);
342
	_set_gpio_direction(bank, get_gpio_index(gpio), is_input);
D
David Brownell 已提交
343
	spin_unlock_irqrestore(&bank->lock, flags);
344 345 346 347
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
348
	void __iomem *reg = bank->base;
349 350 351
	u32 l = 0;

	switch (bank->method) {
352
#ifdef CONFIG_ARCH_OMAP1
353 354 355 356 357 358 359 360
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
361 362
#endif
#ifdef CONFIG_ARCH_OMAP15XX
363 364 365 366 367 368 369 370
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
371 372
#endif
#ifdef CONFIG_ARCH_OMAP16XX
373 374 375 376 377 378 379
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
380 381
#endif
#ifdef CONFIG_ARCH_OMAP730
382 383 384 385 386 387 388 389
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
390
#endif
391
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
392 393 394 395 396 397 398
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
399
#endif
400
	default:
401
		WARN_ON(1);
402 403 404 405 406 407 408 409
		return;
	}
	__raw_writel(l, reg);
}

void omap_set_gpio_dataout(int gpio, int enable)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
410
	unsigned long flags;
411 412 413 414

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
415
	spin_lock_irqsave(&bank->lock, flags);
416
	_set_gpio_dataout(bank, get_gpio_index(gpio), enable);
D
David Brownell 已提交
417
	spin_unlock_irqrestore(&bank->lock, flags);
418 419 420 421 422
}

int omap_get_gpio_datain(int gpio)
{
	struct gpio_bank *bank;
423
	void __iomem *reg;
424 425

	if (check_gpio(gpio) < 0)
426
		return -EINVAL;
427 428 429
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
430
#ifdef CONFIG_ARCH_OMAP1
431 432 433
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
434 435
#endif
#ifdef CONFIG_ARCH_OMAP15XX
436 437 438
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
439 440
#endif
#ifdef CONFIG_ARCH_OMAP16XX
441 442 443
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
444 445
#endif
#ifdef CONFIG_ARCH_OMAP730
446 447 448
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
449
#endif
450
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
451 452 453
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
454
#endif
455
	default:
456
		return -EINVAL;
457
	}
458 459
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
460 461
}

462 463 464 465 466 467 468 469
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
	val = __raw_readl(reg);

	if (enable)
		val |= l;
	else
		val &= ~l;

	__raw_writel(val, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

511
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
512 513
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
514
{
515
	void __iomem *base = bank->base;
516 517 518
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
519
		trigger & __IRQT_LOWLVL);
520
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
521
		trigger & __IRQT_HIGHLVL);
522
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
523
		trigger & __IRQT_RISEDGE);
524
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
525
		trigger & __IRQT_FALEDGE);
526

527 528
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
529 530
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
531
		else
532 533
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
534 535 536 537 538 539
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
540 541 542 543 544

	/*
	 * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
	 * level triggering requested.
	 */
545
}
546
#endif
547 548 549 550 551

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
552 553

	switch (bank->method) {
554
#ifdef CONFIG_ARCH_OMAP1
555 556 557
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
558
		if (trigger & __IRQT_RISEDGE)
559
			l |= 1 << gpio;
560
		else if (trigger & __IRQT_FALEDGE)
561
			l &= ~(1 << gpio);
562 563
		else
			goto bad;
564
		break;
565 566
#endif
#ifdef CONFIG_ARCH_OMAP15XX
567 568 569
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
570
		if (trigger & __IRQT_RISEDGE)
571
			l |= 1 << gpio;
572
		else if (trigger & __IRQT_FALEDGE)
573
			l &= ~(1 << gpio);
574 575
		else
			goto bad;
576
		break;
577
#endif
578
#ifdef CONFIG_ARCH_OMAP16XX
579 580 581 582 583 584 585 586
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
587 588 589 590
		if (trigger & __IRQT_RISEDGE)
			l |= 2 << (gpio << 1);
		if (trigger & __IRQT_FALEDGE)
			l |= 1 << (gpio << 1);
591 592 593 594 595
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
596
		break;
597 598
#endif
#ifdef CONFIG_ARCH_OMAP730
599 600 601
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
602
		if (trigger & __IRQT_RISEDGE)
603
			l |= 1 << gpio;
604
		else if (trigger & __IRQT_FALEDGE)
605
			l &= ~(1 << gpio);
606 607 608
		else
			goto bad;
		break;
609
#endif
610
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
611
	case METHOD_GPIO_24XX:
612
		set_24xx_gpio_triggering(bank, gpio, trigger);
613
		break;
614
#endif
615
	default:
616
		goto bad;
617
	}
618 619 620 621
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
622 623
}

624
static int gpio_irq_type(unsigned irq, unsigned type)
625 626
{
	struct gpio_bank *bank;
627 628
	unsigned gpio;
	int retval;
D
David Brownell 已提交
629
	unsigned long flags;
630

631
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
632 633 634
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
635 636

	if (check_gpio(gpio) < 0)
637 638
		return -EINVAL;

639
	if (type & ~IRQ_TYPE_SENSE_MASK)
640
		return -EINVAL;
641 642

	/* OMAP1 allows only only edge triggering */
643
	if (!cpu_class_is_omap2()
644
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
645 646
		return -EINVAL;

647
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
648
	spin_lock_irqsave(&bank->lock, flags);
649
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
650 651 652 653
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
654
	spin_unlock_irqrestore(&bank->lock, flags);
655
	return retval;
656 657 658 659
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
660
	void __iomem *reg = bank->base;
661 662

	switch (bank->method) {
663
#ifdef CONFIG_ARCH_OMAP1
664 665 666 667
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
668 669
#endif
#ifdef CONFIG_ARCH_OMAP15XX
670 671 672
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
673 674
#endif
#ifdef CONFIG_ARCH_OMAP16XX
675 676 677
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
678 679
#endif
#ifdef CONFIG_ARCH_OMAP730
680 681 682
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
683
#endif
684
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
685 686 687
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
688
#endif
689
	default:
690
		WARN_ON(1);
691 692 693
		return;
	}
	__raw_writel(gpio_mask, reg);
694 695

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
696 697
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
698
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
699
#endif
700 701 702 703 704 705 706
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

707 708 709
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
710 711 712
	int inv = 0;
	u32 l;
	u32 mask;
713 714

	switch (bank->method) {
715
#ifdef CONFIG_ARCH_OMAP1
716 717
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
718 719
		mask = 0xffff;
		inv = 1;
720
		break;
721 722
#endif
#ifdef CONFIG_ARCH_OMAP15XX
723 724
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
725 726
		mask = 0xffff;
		inv = 1;
727
		break;
728 729
#endif
#ifdef CONFIG_ARCH_OMAP16XX
730 731
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
732
		mask = 0xffff;
733
		break;
734 735
#endif
#ifdef CONFIG_ARCH_OMAP730
736 737
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
738 739
		mask = 0xffffffff;
		inv = 1;
740
		break;
741
#endif
742
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
743 744
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
745
		mask = 0xffffffff;
746
		break;
747
#endif
748
	default:
749
		WARN_ON(1);
750 751 752
		return 0;
	}

753 754 755 756 757
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
758 759
}

760 761
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
762
	void __iomem *reg = bank->base;
763 764 765
	u32 l;

	switch (bank->method) {
766
#ifdef CONFIG_ARCH_OMAP1
767 768 769 770 771 772 773 774
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
775 776
#endif
#ifdef CONFIG_ARCH_OMAP15XX
777 778 779 780 781 782 783 784
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
785 786
#endif
#ifdef CONFIG_ARCH_OMAP16XX
787 788 789 790 791 792 793
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
794 795
#endif
#ifdef CONFIG_ARCH_OMAP730
796 797 798 799 800 801 802 803
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
804
#endif
805
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
806 807 808 809 810 811 812
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
813
#endif
814
	default:
815
		WARN_ON(1);
816 817 818 819 820 821 822 823 824 825
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

826 827 828 829 830 831 832 833 834 835
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
836 837
	unsigned long flags;

838
	switch (bank->method) {
839
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
840
	case METHOD_MPUIO:
841
	case METHOD_GPIO_1610:
D
David Brownell 已提交
842
		spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
843
		if (enable) {
844
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
845 846 847
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
848
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
849
		}
D
David Brownell 已提交
850
		spin_unlock_irqrestore(&bank->lock, flags);
851
		return 0;
852
#endif
853
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
854
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
855 856 857 858 859 860
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
861
		spin_lock_irqsave(&bank->lock, flags);
862 863
		if (enable) {
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
864 865 866
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
867
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
868
		}
D
David Brownell 已提交
869
		spin_unlock_irqrestore(&bank->lock, flags);
870 871
		return 0;
#endif
872 873 874 875 876 877 878
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

879 880 881 882 883 884 885 886
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
}

887 888 889 890 891 892 893 894 895
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
896
	bank = get_irq_chip_data(irq);
897 898 899 900 901
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

902 903 904
int omap_request_gpio(int gpio)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
905
	unsigned long flags;
906 907 908 909 910

	if (check_gpio(gpio) < 0)
		return -EINVAL;

	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
911
	spin_lock_irqsave(&bank->lock, flags);
912 913 914
	if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
		printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
		dump_stack();
D
David Brownell 已提交
915
		spin_unlock_irqrestore(&bank->lock, flags);
916 917 918
		return -1;
	}
	bank->reserved_map |= (1 << get_gpio_index(gpio));
919

920 921 922
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
923 924
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);

925
#ifdef CONFIG_ARCH_OMAP15XX
926
	if (bank->method == METHOD_GPIO_1510) {
927
		void __iomem *reg;
928

929
		/* Claim the pin for MPU */
930 931 932 933
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
		__raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
	}
#endif
D
David Brownell 已提交
934
	spin_unlock_irqrestore(&bank->lock, flags);
935 936 937 938 939 940 941

	return 0;
}

void omap_free_gpio(int gpio)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
942
	unsigned long flags;
943 944 945 946

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
947
	spin_lock_irqsave(&bank->lock, flags);
948 949 950
	if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
		printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
		dump_stack();
D
David Brownell 已提交
951
		spin_unlock_irqrestore(&bank->lock, flags);
952 953
		return;
	}
954 955 956 957 958 959 960
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
961
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
962 963 964 965 966 967
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
968
	bank->reserved_map &= ~(1 << get_gpio_index(gpio));
969
	_reset_gpio(bank, gpio);
D
David Brownell 已提交
970
	spin_unlock_irqrestore(&bank->lock, flags);
971 972 973 974 975 976 977 978 979 980 981
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
982
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
983
{
984
	void __iomem *isr_reg = NULL;
985 986 987
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
988 989
	u32 retrigger = 0;
	int unmasked = 0;
990 991 992

	desc->chip->ack(irq);

993
	bank = get_irq_data(irq);
994
#ifdef CONFIG_ARCH_OMAP1
995 996
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
997
#endif
998
#ifdef CONFIG_ARCH_OMAP15XX
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1010
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1011 1012 1013 1014
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1015
		u32 isr_saved, level_mask = 0;
1016
		u32 enabled;
1017

1018 1019
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1020 1021 1022 1023

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1024
		if (cpu_class_is_omap2()) {
1025 1026 1027 1028 1029
			level_mask =
				__raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0) |
				__raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1030 1031
			level_mask &= enabled;
		}
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1042 1043
		if (!level_mask && !unmasked) {
			unmasked = 1;
1044
			desc->chip->unmask(irq);
1045
		}
1046

1047 1048
		isr |= retrigger;
		retrigger = 0;
1049 1050 1051 1052 1053
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1054
			struct irq_desc *d;
1055
			int irq_mask;
1056 1057 1058
			if (!(isr & 1))
				continue;
			d = irq_desc + gpio_irq;
1059 1060 1061
			/* Don't run the handler if it's already running
			 * or was disabled lazely.
			 */
1062 1063
			if (unlikely((d->depth ||
				      (d->status & IRQ_INPROGRESS)))) {
1064 1065 1066 1067 1068 1069 1070 1071
				irq_mask = 1 <<
					(gpio_irq - bank->virtual_irq_start);
				/* The unmasking will be done by
				 * enable_irq in case it is disabled or
				 * after returning from the handler if
				 * it's already running.
				 */
				_enable_gpio_irqbank(bank, irq_mask, 0);
1072
				if (!d->depth) {
1073 1074 1075 1076
					/* Level triggered interrupts
					 * won't ever be reentered
					 */
					BUG_ON(level_mask & irq_mask);
1077
					d->status |= IRQ_PENDING;
1078 1079 1080
				}
				continue;
			}
1081

1082
			desc_handle_irq(gpio_irq, d);
1083 1084

			if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
1085 1086
				irq_mask = 1 <<
					(gpio_irq - bank->virtual_irq_start);
1087
				d->status &= ~IRQ_PENDING;
1088 1089 1090
				_enable_gpio_irqbank(bank, irq_mask, 1);
				retrigger |= irq_mask;
			}
1091
		}
1092

1093
		if (cpu_class_is_omap2()) {
1094 1095 1096 1097 1098 1099
			/* clear level sensitive interrupts after handler(s) */
			_enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
			_clear_gpio_irqbank(bank, isr_saved & level_mask);
			_enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
		}

1100
	}
1101 1102 1103 1104 1105 1106 1107
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1108 1109
}

1110 1111 1112
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1113
	struct gpio_bank *bank = get_irq_chip_data(irq);
1114 1115 1116 1117

	_reset_gpio(bank, gpio);
}

1118 1119 1120
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1121
	struct gpio_bank *bank = get_irq_chip_data(irq);
1122 1123 1124 1125 1126 1127 1128

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1129
	struct gpio_bank *bank = get_irq_chip_data(irq);
1130 1131 1132 1133 1134 1135 1136

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1137
	unsigned int gpio_idx = get_gpio_index(gpio);
1138
	struct gpio_bank *bank = get_irq_chip_data(irq);
1139

1140
	_set_gpio_irqenable(bank, gpio_idx, 1);
1141 1142
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1159 1160 1161 1162 1163 1164 1165 1166
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1167
	struct gpio_bank *bank = get_irq_chip_data(irq);
1168 1169 1170 1171 1172 1173 1174

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1175
	struct gpio_bank *bank = get_irq_chip_data(irq);
1176 1177 1178 1179

	_set_gpio_irqenable(bank, gpio, 1);
}

1180 1181 1182 1183 1184
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1185
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1186 1187 1188 1189
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1190 1191
};

1192 1193 1194

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1195 1196 1197 1198 1199 1200 1201 1202 1203

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1204
	unsigned long		flags;
D
David Brownell 已提交
1205

D
David Brownell 已提交
1206
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1207 1208
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1209
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1210 1211 1212 1213 1214 1215 1216 1217

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1218
	unsigned long		flags;
D
David Brownell 已提交
1219

D
David Brownell 已提交
1220
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1221
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1222
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1249 1250
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1251 1252 1253 1254 1255 1256 1257 1258
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1259 1260 1261 1262 1263
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1264
static inline void mpuio_init(void) {}
1265 1266 1267 1268

#endif

/*---------------------------------------------------------------------*/
1269

1270
static int initialized;
1271
#if !defined(CONFIG_ARCH_OMAP3)
1272
static struct clk * gpio_ick;
1273 1274 1275
#endif

#if defined(CONFIG_ARCH_OMAP2)
1276
static struct clk * gpio_fck;
1277
#endif
1278

1279
#if defined(CONFIG_ARCH_OMAP2430)
1280 1281 1282 1283
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1284 1285 1286 1287 1288
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1289 1290 1291 1292 1293
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1294 1295 1296 1297
static int __init _omap_gpio_init(void)
{
	int i;
	struct gpio_bank *bank;
1298 1299 1300
#if defined(CONFIG_ARCH_OMAP3)
	char clk_name[11];
#endif
1301 1302 1303

	initialized = 1;

1304
#if defined(CONFIG_ARCH_OMAP1)
1305
	if (cpu_is_omap15xx()) {
1306 1307
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1308 1309
			printk("Could not get arm_gpio_ck\n");
		else
1310
			clk_enable(gpio_ick);
1311
	}
1312 1313 1314
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1315 1316 1317 1318
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1319
			clk_enable(gpio_ick);
1320
		gpio_fck = clk_get(NULL, "gpios_fck");
1321
		if (IS_ERR(gpio_fck))
1322 1323
			printk("Could not get gpios_fck\n");
		else
1324
			clk_enable(gpio_fck);
1325 1326

		/*
1327
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1328
		 */
1329
#if defined(CONFIG_ARCH_OMAP2430)
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
			sprintf(clk_name, "gpio%d_fck", i + 1);
			gpio_fclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_fclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_fclks[i]);
		}
	}
#endif

1365

1366
#ifdef CONFIG_ARCH_OMAP15XX
1367
	if (cpu_is_omap15xx()) {
1368 1369 1370 1371 1372 1373 1374
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1375
		u32 rev;
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
		rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1390
#endif
1391

1392
#ifdef CONFIG_ARCH_OMAP24XX
1393
	if (cpu_is_omap242x()) {
1394 1395 1396
		int rev;

		gpio_bank_count = 4;
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
		gpio_bank = gpio_bank_242x;
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1407
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1408
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1409 1410
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1422 1423 1424 1425 1426 1427 1428 1429
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		bank->reserved_map = 0;
		bank->base = IO_ADDRESS(bank->base);
		spin_lock_init(&bank->lock);
1430
		if (bank_is_mpuio(bank))
1431
			omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
1432
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1433 1434 1435
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1436
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1437 1438
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1439
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1440
		}
1441
		if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
1442 1443 1444 1445 1446
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1447

1448
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1449
		if (bank->method == METHOD_GPIO_24XX) {
1450 1451 1452 1453
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1454 1455
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1456 1457 1458 1459
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1460 1461
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1462 1463
			gpio_count = 32;
		}
1464 1465 1466
#endif
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1467
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1468
			set_irq_chip_data(j, bank);
1469
			if (bank_is_mpuio(bank))
1470 1471 1472
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1473
			set_irq_handler(j, handle_simple_irq);
1474 1475 1476 1477 1478 1479 1480 1481
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1482
	if (cpu_is_omap16xx())
1483 1484
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1485 1486 1487
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1488 1489
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1490

1491 1492 1493
	return 0;
}

1494
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1495 1496 1497 1498
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1499
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1500 1501 1502 1503 1504 1505 1506
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1507
		unsigned long flags;
1508 1509

		switch (bank->method) {
1510
#ifdef CONFIG_ARCH_OMAP16XX
1511 1512 1513 1514 1515
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1516
#endif
1517
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1518 1519 1520 1521 1522
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1523
#endif
1524 1525 1526 1527
		default:
			continue;
		}

D
David Brownell 已提交
1528
		spin_lock_irqsave(&bank->lock, flags);
1529 1530 1531
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1532
		spin_unlock_irqrestore(&bank->lock, flags);
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

	if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1549
		unsigned long flags;
1550 1551

		switch (bank->method) {
1552
#ifdef CONFIG_ARCH_OMAP16XX
1553 1554 1555 1556
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1557
#endif
1558
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1559
		case METHOD_GPIO_24XX:
1560 1561
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1562
			break;
1563
#endif
1564 1565 1566 1567
		default:
			continue;
		}

D
David Brownell 已提交
1568
		spin_lock_irqsave(&bank->lock, flags);
1569 1570
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1571
		spin_unlock_irqrestore(&bank->lock, flags);
1572 1573 1574 1575 1576 1577
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1578
	.name		= "gpio",
1579 1580 1581 1582 1583 1584 1585 1586
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1587 1588 1589

#endif

1590
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1606
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1607 1608 1609
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1610
#endif
1611 1612 1613 1614
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1615
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1616 1617
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1618
#endif
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1640
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1641 1642 1643 1644
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1645
#endif
1646 1647 1648 1649
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1650
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1651
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1652
#endif
1653 1654 1655 1656
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1657
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1658 1659 1660 1661 1662 1663
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1664
#endif
1665 1666 1667 1668 1669
		}
	}

}

1670 1671
#endif

1672 1673
/*
 * This may get called early from board specific init
1674
 * for boards that have interrupts routed via FPGA.
1675
 */
1676
int __init omap_gpio_init(void)
1677 1678 1679 1680 1681 1682 1683
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1684 1685 1686 1687 1688 1689 1690
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1691 1692
	mpuio_init();

1693 1694
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

1706 1707 1708 1709 1710 1711
EXPORT_SYMBOL(omap_request_gpio);
EXPORT_SYMBOL(omap_free_gpio);
EXPORT_SYMBOL(omap_set_gpio_direction);
EXPORT_SYMBOL(omap_set_gpio_dataout);
EXPORT_SYMBOL(omap_get_gpio_datain);

1712
arch_initcall(omap_gpio_sysinit);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1754
		if (bank_is_mpuio(bank))
1755
			gpio = OMAP_MPUIO(0);
1756
		else if (cpu_class_is_omap2() || cpu_is_omap730())
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;

			if (!(bank->reserved_map & mask))
				continue;

			irq = bank->virtual_irq_start + j;
			value = omap_get_gpio_datain(gpio);
			is_in = gpio_is_input(bank, mask);

1769
			if (bank_is_mpuio(bank))
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
				seq_printf(s, "MPUIO %2d: ", j);
			else
				seq_printf(s, "GPIO %3d: ", gpio);
			seq_printf(s, "%s %s",
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

			irqstat = irq_desc[irq].status;
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
					trigger = "(unspecified)";
					break;
				}
				seq_printf(s, ", irq-%d %s%s",
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
			seq_printf(s, "\n");
		}

1810
		if (bank_is_mpuio(bank)) {
1811 1812 1813 1814 1815 1816 1817 1818 1819
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1820
	return single_open(file, dbg_gpio_show, &inode->i_private);
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1832 1833
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1834 1835 1836 1837
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif