head.S 33.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/boot/compressed/head.S
 *
 *  Copyright (C) 1996-2002 Russell King
5
 *  Copyright (C) 2004 Hyok S. Choi (MPU support)
L
Linus Torvalds 已提交
6 7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/linkage.h>
12
#include <asm/assembler.h>
13 14 15 16
#include <asm/v7m.h>

 AR_CLASS(	.arch	armv7-a	)
 M_CLASS(	.arch	armv7-m	)
L
Linus Torvalds 已提交
17 18 19 20 21 22 23 24 25

/*
 * Debugging stuff
 *
 * Note that these macros must not contain any code which is not
 * 100% relocatable.  Any attempt to do so will result in a crash.
 * Please select one of the following when turning on debugging.
 */
#ifdef DEBUG
26 27

#if defined(CONFIG_DEBUG_ICEDCC)
28

29
#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
30
		.macro	loadsp, rb, tmp
31 32 33 34
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
35
#elif defined(CONFIG_CPU_XSCALE)
36
		.macro	loadsp, rb, tmp
37 38 39 40
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c8, c0, 0
		.endm
41
#else
42
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
43
		.endm
44
		.macro	writeb, ch, rb
45
		mcr	p14, 0, \ch, c1, c0, 0
L
Linus Torvalds 已提交
46
		.endm
47 48
#endif

49
#else
50

51
#include CONFIG_DEBUG_LL_INCLUDE
52

53 54
		.macro	writeb,	ch, rb
		senduart \ch, \rb
L
Linus Torvalds 已提交
55
		.endm
56

57
#if defined(CONFIG_ARCH_SA1100)
58
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
59
		mov	\rb, #0x80000000	@ physical base address
60
#ifdef CONFIG_DEBUG_LL_SER3
L
Linus Torvalds 已提交
61
		add	\rb, \rb, #0x00050000	@ Ser3
62
#else
L
Linus Torvalds 已提交
63
		add	\rb, \rb, #0x00010000	@ Ser1
64
#endif
L
Linus Torvalds 已提交
65 66
		.endm
#else
67 68
		.macro	loadsp,	rb, tmp
		addruart \rb, \tmp
69
		.endm
L
Linus Torvalds 已提交
70
#endif
71
#endif
L
Linus Torvalds 已提交
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
#endif

		.macro	kputc,val
		mov	r0, \val
		bl	putc
		.endm

		.macro	kphex,val,len
		mov	r0, \val
		mov	r1, #\len
		bl	phex
		.endm

		.macro	debug_reloc_start
#ifdef DEBUG
		kputc	#'\n'
		kphex	r6, 8		/* processor id */
		kputc	#':'
		kphex	r7, 8		/* architecture id */
91
#ifdef CONFIG_CPU_CP15
L
Linus Torvalds 已提交
92 93 94
		kputc	#':'
		mrc	p15, 0, r0, c1, c0
		kphex	r0, 8		/* control reg */
95
#endif
L
Linus Torvalds 已提交
96 97 98
		kputc	#'\n'
		kphex	r5, 8		/* decompressed kernel start */
		kputc	#'-'
99
		kphex	r9, 8		/* decompressed kernel end  */
L
Linus Torvalds 已提交
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		kputc	#'>'
		kphex	r4, 8		/* kernel execution address */
		kputc	#'\n'
#endif
		.endm

		.macro	debug_reloc_end
#ifdef DEBUG
		kphex	r5, 8		/* end of kernel */
		kputc	#'\n'
		mov	r0, r4
		bl	memdump		/* dump 256 bytes at start of kernel */
#endif
		.endm

		.section ".start", #alloc, #execinstr
/*
 * sort out different calling conventions
 */
		.align
120 121 122 123 124 125
		/*
		 * Always enter in ARM state for CPUs that support the ARM ISA.
		 * As of today (2014) that's exactly the members of the A and R
		 * classes.
		 */
 AR_CLASS(	.arm	)
L
Linus Torvalds 已提交
126 127
start:
		.type	start,#function
128
		.rept	7
L
Linus Torvalds 已提交
129 130
		mov	r0, r0
		.endr
131 132 133 134
   ARM(		mov	r0, r0		)
   ARM(		b	1f		)
 THUMB(		adr	r12, BSYM(1f)	)
 THUMB(		bx	r12		)
L
Linus Torvalds 已提交
135

136 137 138
		.word	_magic_sig	@ Magic numbers to help the loader
		.word	_magic_start	@ absolute load/run zImage address
		.word	_magic_end	@ zImage end address
139
		.word	0x04030201	@ endianness flag
140

141
 THUMB(		.thumb			)
142
1:
143 144
 ARM_BE8(	setend	be		)	@ go BE8 if compiled for BE8
 AR_CLASS(	mrs	r9, cpsr	)
145 146 147 148
#ifdef CONFIG_ARM_VIRT_EXT
		bl	__hyp_stub_install	@ get into SVC mode, reversibly
#endif
		mov	r7, r1			@ save architecture ID
149
		mov	r8, r2			@ save atags pointer
L
Linus Torvalds 已提交
150

151
#ifndef CONFIG_CPU_V7M
L
Linus Torvalds 已提交
152 153 154 155 156 157 158 159 160
		/*
		 * Booting from Angel - need to enter SVC mode and disable
		 * FIQs/IRQs (numeric definitions from angel arm.h source).
		 * We only do this if we were in user mode on entry.
		 */
		mrs	r2, cpsr		@ get current mode
		tst	r2, #3			@ not user?
		bne	not_angel
		mov	r0, #0x17		@ angel_SWIreason_EnterSVC
161 162
 ARM(		swi	0x123456	)	@ angel_SWI_ARM
 THUMB(		svc	0xab		)	@ angel_SWI_THUMB
L
Linus Torvalds 已提交
163
not_angel:
164 165 166
		safe_svcmode_maskall r0
		msr	spsr_cxsf, r9		@ Save the CPU boot mode in
						@ SPSR
167
#endif
L
Linus Torvalds 已提交
168 169 170 171 172 173 174
		/*
		 * Note that some cache flushing and other stuff may
		 * be needed here - is there an Angel SWI call for this?
		 */

		/*
		 * some architecture specific code can be inserted
175
		 * by the linker here, but it should preserve r7, r8, and r9.
L
Linus Torvalds 已提交
176 177 178
		 */

		.text
179

180
#ifdef CONFIG_AUTO_ZRELADDR
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
		/*
		 * Find the start of physical memory.  As we are executing
		 * without the MMU on, we are in the physical address space.
		 * We just need to get rid of any offset by aligning the
		 * address.
		 *
		 * This alignment is a balance between the requirements of
		 * different platforms - we have chosen 128MB to allow
		 * platforms which align the start of their physical memory
		 * to 128MB to use this feature, while allowing the zImage
		 * to be placed within the first 128MB of memory on other
		 * platforms.  Increasing the alignment means we place
		 * stricter alignment requirements on the start of physical
		 * memory, but relaxing it means that we break people who
		 * are already placing their zImage in (eg) the top 64MB
		 * of this range.
		 */
198 199
		mov	r4, pc
		and	r4, r4, #0xf8000000
200
		/* Determine final kernel image address. */
201 202
		add	r4, r4, #TEXT_OFFSET
#else
203
		ldr	r4, =zreladdr
204
#endif
L
Linus Torvalds 已提交
205

206 207
		/*
		 * Set up a page table only if it won't overwrite ourself.
208
		 * That means r4 < pc || r4 - 16k page directory > &_end.
209 210 211 212 213 214 215 216 217 218
		 * Given that r4 > &_end is most unfrequent, we add a rough
		 * additional 1MB of room for a possible appended DTB.
		 */
		mov	r0, pc
		cmp	r0, r4
		ldrcc	r0, LC0+32
		addcc	r0, r0, pc
		cmpcc	r4, r0
		orrcc	r4, r4, #1		@ remember we skipped cache_on
		blcs	cache_on
219 220

restart:	adr	r0, LC0
221
		ldmia	r0, {r1, r2, r3, r6, r10, r11, r12}
222
		ldr	sp, [r0, #28]
223 224 225 226 227 228 229

		/*
		 * We might be running at a different address.  We need
		 * to fix up various pointers.
		 */
		sub	r0, r0, r1		@ calculate the delta offset
		add	r6, r6, r0		@ _edata
230 231 232 233 234 235 236 237 238 239 240 241 242 243
		add	r10, r10, r0		@ inflated kernel size location

		/*
		 * The kernel build system appends the size of the
		 * decompressed kernel at the end of the compressed data
		 * in little-endian form.
		 */
		ldrb	r9, [r10, #0]
		ldrb	lr, [r10, #1]
		orr	r9, r9, lr, lsl #8
		ldrb	lr, [r10, #2]
		ldrb	r10, [r10, #3]
		orr	r9, r9, lr, lsl #16
		orr	r9, r9, r10, lsl #24
L
Linus Torvalds 已提交
244

245 246 247 248 249
#ifndef CONFIG_ZBOOT_ROM
		/* malloc space is above the relocated stack (64k max) */
		add	sp, sp, r0
		add	r10, sp, #0x10000
#else
L
Linus Torvalds 已提交
250
		/*
251 252 253
		 * With ZBOOT_ROM the bss/stack is non relocatable,
		 * but someone could still run this code from RAM,
		 * in which case our reference is _edata.
L
Linus Torvalds 已提交
254
		 */
255 256 257
		mov	r10, r6
#endif

258 259 260 261 262 263
		mov	r5, #0			@ init dtb size to 0
#ifdef CONFIG_ARM_APPENDED_DTB
/*
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
264
 *   r4  = final kernel address (possibly with LSB set)
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
 *   r5  = appended dtb size (still unknown)
 *   r6  = _edata
 *   r7  = architecture ID
 *   r8  = atags/device tree pointer
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 *
 * if there are device trees (dtb) appended to zImage, advance r10 so that the
 * dtb data will get relocated along with the kernel if necessary.
 */

		ldr	lr, [r6, #0]
#ifndef __ARMEB__
		ldr	r1, =0xedfe0dd0		@ sig is 0xd00dfeed big endian
#else
		ldr	r1, =0xd00dfeed
#endif
		cmp	lr, r1
		bne	dtb_check_done		@ not found

288 289 290 291 292
#ifdef CONFIG_ARM_ATAG_DTB_COMPAT
		/*
		 * OK... Let's do some funky business here.
		 * If we do have a DTB appended to zImage, and we do have
		 * an ATAG list around, we want the later to be translated
293 294 295
		 * and folded into the former here. No GOT fixup has occurred
		 * yet, but none of the code we're about to call uses any
		 * global variable.
296
		*/
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319

		/* Get the initial DTB size */
		ldr	r5, [r6, #4]
#ifndef __ARMEB__
		/* convert to little endian */
		eor	r1, r5, r5, ror #16
		bic	r1, r1, #0x00ff0000
		mov	r5, r5, ror #8
		eor	r5, r5, r1, lsr #8
#endif
		/* 50% DTB growth should be good enough */
		add	r5, r5, r5, lsr #1
		/* preserve 64-bit alignment */
		add	r5, r5, #7
		bic	r5, r5, #7
		/* clamp to 32KB min and 1MB max */
		cmp	r5, #(1 << 15)
		movlo	r5, #(1 << 15)
		cmp	r5, #(1 << 20)
		movhi	r5, #(1 << 20)
		/* temporarily relocate the stack past the DTB work space */
		add	sp, sp, r5

320 321 322
		stmfd	sp!, {r0-r3, ip, lr}
		mov	r0, r8
		mov	r1, r6
323
		mov	r2, r5
324 325 326 327 328 329 330 331
		bl	atags_to_fdt

		/*
		 * If returned value is 1, there is no ATAG at the location
		 * pointed by r8.  Try the typical 0x100 offset from start
		 * of RAM and hope for the best.
		 */
		cmp	r0, #1
332
		sub	r0, r4, #TEXT_OFFSET
333
		bic	r0, r0, #1
334
		add	r0, r0, #0x100
335
		mov	r1, r6
336
		mov	r2, r5
337
		bleq	atags_to_fdt
338 339

		ldmfd	sp!, {r0-r3, ip, lr}
340
		sub	sp, sp, r5
341 342
#endif

343 344
		mov	r8, r6			@ use the appended device tree

345 346 347 348 349 350 351 352 353 354 355 356
		/*
		 * Make sure that the DTB doesn't end up in the final
		 * kernel's .bss area. To do so, we adjust the decompressed
		 * kernel size to compensate if that .bss size is larger
		 * than the relocated code.
		 */
		ldr	r5, =_kernel_bss_size
		adr	r1, wont_overwrite
		sub	r1, r6, r1
		subs	r1, r5, r1
		addhi	r9, r9, r1

357
		/* Get the current DTB size */
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
		ldr	r5, [r6, #4]
#ifndef __ARMEB__
		/* convert r5 (dtb size) to little endian */
		eor	r1, r5, r5, ror #16
		bic	r1, r1, #0x00ff0000
		mov	r5, r5, ror #8
		eor	r5, r5, r1, lsr #8
#endif

		/* preserve 64-bit alignment */
		add	r5, r5, #7
		bic	r5, r5, #7

		/* relocate some pointers past the appended dtb */
		add	r6, r6, r5
		add	r10, r10, r5
		add	sp, sp, r5
dtb_check_done:
#endif

378 379
/*
 * Check to see if we will overwrite ourselves.
380
 *   r4  = final kernel address (possibly with LSB set)
381 382 383
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 * We basically want:
384
 *   r4 - 16k page directory >= r10 -> OK
385
 *   r4 + image length <= address of wont_overwrite -> OK
386
 * Note: the possible LSB in r4 is harmless here.
387
 */
388
		add	r10, r10, #16384
389 390 391
		cmp	r4, r10
		bhs	wont_overwrite
		add	r10, r4, r9
392 393
		adr	r9, wont_overwrite
		cmp	r10, r9
394 395 396 397 398 399 400 401 402
		bls	wont_overwrite

/*
 * Relocate ourselves past the end of the decompressed kernel.
 *   r6  = _edata
 *   r10 = end of the decompressed kernel
 * Because we always copy ahead, we need to do it from the end and go
 * backward in case the source and destination overlap.
 */
403 404 405 406 407 408
		/*
		 * Bump to the next 256-byte boundary with the size of
		 * the relocation code added. This avoids overwriting
		 * ourself when the offset is small.
		 */
		add	r10, r10, #((reloc_code_end - restart + 256) & ~255)
409 410
		bic	r10, r10, #255

411 412 413 414
		/* Get start of code we want to copy and align it down. */
		adr	r5, restart
		bic	r5, r5, #31

415 416 417 418 419 420 421 422 423 424 425 426 427 428
/* Relocate the hyp vector base if necessary */
#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE
		bne	1f

		bl	__hyp_get_vectors
		sub	r0, r0, r5
		add	r0, r0, r10
		bl	__hyp_set_vectors
1:
#endif

429 430 431 432 433 434 435 436 437 438 439 440 441 442
		sub	r9, r6, r5		@ size to copy
		add	r9, r9, #31		@ rounded up to a multiple
		bic	r9, r9, #31		@ ... of 32 bytes
		add	r6, r9, r5
		add	r9, r9, r10

1:		ldmdb	r6!, {r0 - r3, r10 - r12, lr}
		cmp	r6, r5
		stmdb	r9!, {r0 - r3, r10 - r12, lr}
		bhi	1b

		/* Preserve offset to relocated code. */
		sub	r6, r9, r6

443 444 445 446 447
#ifndef CONFIG_ZBOOT_ROM
		/* cache_clean_flush may use the stack, so relocate it */
		add	sp, sp, r6
#endif

448
		bl	cache_clean_flush
449 450 451 452 453 454 455 456 457 458 459

		adr	r0, BSYM(restart)
		add	r0, r0, r6
		mov	pc, r0

wont_overwrite:
/*
 * If delta is zero, we are running at the address we were linked at.
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
460
 *   r4  = kernel execution address (possibly with LSB set)
461
 *   r5  = appended dtb size (0 if not present)
462 463 464 465 466 467
 *   r7  = architecture ID
 *   r8  = atags pointer
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 */
468
		orrs	r1, r0, r5
469
		beq	not_relocated
470

471
		add	r11, r11, r0
472
		add	r12, r12, r0
L
Linus Torvalds 已提交
473 474 475 476 477

#ifndef CONFIG_ZBOOT_ROM
		/*
		 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
		 * we need to fix up pointers into the BSS region.
478
		 * Note that the stack pointer has already been fixed up.
L
Linus Torvalds 已提交
479 480 481 482 483 484
		 */
		add	r2, r2, r0
		add	r3, r3, r0

		/*
		 * Relocate all entries in the GOT table.
485
		 * Bump bss entries to _edata + dtb size
L
Linus Torvalds 已提交
486
		 */
487
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
488 489 490 491 492
		add	r1, r1, r0		@ This fixes up C references
		cmp	r1, r2			@ if entry >= bss_start &&
		cmphs	r3, r1			@       bss_end > entry
		addhi	r1, r1, r5		@    entry += dtb size
		str	r1, [r11], #4		@ next entry
493
		cmp	r11, r12
L
Linus Torvalds 已提交
494
		blo	1b
495 496 497 498 499

		/* bump our bss pointers too */
		add	r2, r2, r5
		add	r3, r3, r5

L
Linus Torvalds 已提交
500 501 502 503 504 505
#else

		/*
		 * Relocate entries in the GOT table.  We only relocate
		 * the entries that are outside the (relocated) BSS region.
		 */
506
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
507 508 509
		cmp	r1, r2			@ entry < bss_start ||
		cmphs	r3, r1			@ _end < entry
		addlo	r1, r1, r0		@ table.  This fixes up the
510
		str	r1, [r11], #4		@ C references.
511
		cmp	r11, r12
L
Linus Torvalds 已提交
512 513 514 515 516 517 518 519 520 521 522
		blo	1b
#endif

not_relocated:	mov	r0, #0
1:		str	r0, [r2], #4		@ clear bss
		str	r0, [r2], #4
		str	r0, [r2], #4
		str	r0, [r2], #4
		cmp	r2, r3
		blo	1b

523 524 525 526 527 528 529 530 531
		/*
		 * Did we skip the cache setup earlier?
		 * That is indicated by the LSB in r4.
		 * Do it now if so.
		 */
		tst	r4, #1
		bic	r4, r4, #1
		blne	cache_on

L
Linus Torvalds 已提交
532
/*
533 534 535 536 537
 * The C runtime environment should now be setup sufficiently.
 * Set up some pointers, and start decompressing.
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
L
Linus Torvalds 已提交
538
 */
539 540 541
		mov	r0, r4
		mov	r1, sp			@ malloc space above stack
		add	r2, sp, #0x10000	@ 64k max
L
Linus Torvalds 已提交
542 543 544
		mov	r3, r7
		bl	decompress_kernel
		bl	cache_clean_flush
545 546 547
		bl	cache_off
		mov	r1, r7			@ restore architecture number
		mov	r2, r8			@ restore atags pointer
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568

#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr		@ Get saved CPU boot mode
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE		@ if not booted in HYP mode...
		bne	__enter_kernel		@ boot kernel directly

		adr	r12, .L__hyp_reentry_vectors_offset
		ldr	r0, [r12]
		add	r0, r0, r12

		bl	__hyp_set_vectors
		__HVC(0)			@ otherwise bounce to hyp mode

		b	.			@ should never be reached

		.align	2
.L__hyp_reentry_vectors_offset:	.long	__hyp_reentry_vectors - .
#else
		b	__enter_kernel
#endif
L
Linus Torvalds 已提交
569

570
		.align	2
L
Linus Torvalds 已提交
571 572 573 574
		.type	LC0, #object
LC0:		.word	LC0			@ r1
		.word	__bss_start		@ r2
		.word	_end			@ r3
575
		.word	_edata			@ r6
576
		.word	input_data_end - 4	@ r10 (inflated size location)
577
		.word	_got_start		@ r11
L
Linus Torvalds 已提交
578
		.word	_got_end		@ ip
579
		.word	.L_user_stack_end	@ sp
580
		.word	_end - restart + 16384 + 1024*1024
L
Linus Torvalds 已提交
581 582 583 584
		.size	LC0, . - LC0

#ifdef CONFIG_ARCH_RPC
		.globl	params
585
params:		ldr	r0, =0x10000100		@ params_phys for RPC
L
Linus Torvalds 已提交
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
		mov	pc, lr
		.ltorg
		.align
#endif

/*
 * Turn on the cache.  We need to setup some page tables so that we
 * can have both the I and D caches on.
 *
 * We place the page tables 16k down from the kernel execution address,
 * and we hope that nothing else is using it.  If we're using it, we
 * will go pop!
 *
 * On entry,
 *  r4 = kernel execution address
 *  r7 = architecture number
602
 *  r8 = atags pointer
L
Linus Torvalds 已提交
603
 * On exit,
604
 *  r0, r1, r2, r3, r9, r10, r12 corrupted
L
Linus Torvalds 已提交
605
 * This routine must preserve:
606
 *  r4, r7, r8
L
Linus Torvalds 已提交
607 608 609 610 611
 */
		.align	5
cache_on:	mov	r3, #8			@ cache_on function
		b	call_cache_fn

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
/*
 * Initialize the highest priority protection region, PR7
 * to cover all 32bit address and cacheable and bufferable.
 */
__armv4_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting
		mcr 	p15, 0, r0, c6, c7, 1

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ D-cache on
		mcr	p15, 0, r0, c2, c0, 1	@ I-cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 1	@ I-access permission
		mcr	p15, 0, r0, c5, c0, 0	@ D-access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ ...I .... ..D. WC.M
		orr	r0, r0, #0x002d		@ .... .... ..1. 11.1
		orr	r0, r0, #0x1000		@ ...1 .... .... ....

		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mov	pc, lr

__armv3_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 0	@ access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
659 660 661 662
		/*
		 * ?? ARMv3 MMU does not allow reading the control register,
		 * does this really work on ARMv3 MPU?
		 */
663 664 665
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ .... .... .... WC.M
		orr	r0, r0, #0x000d		@ .... .... .... 11.1
666
		/* ?? this overwrites the value constructed above? */
667 668 669
		mov	r0, #0
		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

670
		/* ?? invalidate for the second time? */
671 672 673
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

674 675 676 677 678 679
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
#define CB_BITS 0x08
#else
#define CB_BITS 0x0c
#endif

L
Linus Torvalds 已提交
680 681 682 683 684 685 686 687
__setup_mmu:	sub	r3, r4, #16384		@ Page directory size
		bic	r3, r3, #0xff		@ Align the pointer
		bic	r3, r3, #0x3f00
/*
 * Initialise the page tables, turning on the cacheable and bufferable
 * bits for the RAM area only.
 */
		mov	r0, r3
688 689 690
		mov	r9, r0, lsr #18
		mov	r9, r9, lsl #18		@ start of RAM
		add	r10, r9, #0x10000000	@ a reasonable RAM size
691 692
		mov	r1, #0x12		@ XN|U + section mapping
		orr	r1, r1, #3 << 10	@ AP=11
L
Linus Torvalds 已提交
693
		add	r2, r3, #16384
694
1:		cmp	r1, r9			@ if virt > start of RAM
695 696 697 698
		cmphs	r10, r1			@   && end of RAM > virt
		bic	r1, r1, #0x1c		@ clear XN|U + C + B
		orrlo	r1, r1, #0x10		@ Set XN|U for non-RAM
		orrhs	r1, r1, r6		@ set RAM section settings
L
Linus Torvalds 已提交
699 700 701 702 703 704 705 706 707 708
		str	r1, [r0], #4		@ 1:1 mapping
		add	r1, r1, #1048576
		teq	r0, r2
		bne	1b
/*
 * If ever we are running from Flash, then we surely want the cache
 * to be enabled also for our execution instance...  We map 2MB of it
 * so there is no map overlap problem for up to 1 MB compressed kernel.
 * If the execution is in RAM then we would only be duplicating the above.
 */
709
		orr	r1, r6, #0x04		@ ensure B is set for this
L
Linus Torvalds 已提交
710
		orr	r1, r1, #3 << 10
711 712
		mov	r2, pc
		mov	r2, r2, lsr #20
L
Linus Torvalds 已提交
713 714 715 716 717 718
		orr	r1, r1, r2, lsl #20
		add	r0, r3, r2, lsl #2
		str	r1, [r0], #4
		add	r1, r1, #1048576
		str	r1, [r0]
		mov	pc, lr
719
ENDPROC(__setup_mmu)
L
Linus Torvalds 已提交
720

721 722 723 724 725 726 727 728 729
@ Enable unaligned access on v6, to allow better code generation
@ for the decompressor C code:
__armv6_mmu_cache_on:
		mrc	p15, 0, r0, c1, c0, 0	@ read SCTLR
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
		mcr	p15, 0, r0, c1, c0, 0	@ write SCTLR
		b	__armv4_mmu_cache_on

730 731 732 733 734 735
__arm926ejs_mmu_cache_on:
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
		mov	r0, #4			@ put dcache in WT mode
		mcr	p15, 7, r0, c15, c0, 0
#endif

736
__armv4_mmu_cache_on:
L
Linus Torvalds 已提交
737
		mov	r12, lr
738
#ifdef CONFIG_MMU
739
		mov	r6, #CB_BITS | 0x12	@ U
L
Linus Torvalds 已提交
740 741 742 743 744 745 746
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x0030
747
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
748
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
749 750
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
751
#endif
L
Linus Torvalds 已提交
752 753
		mov	pc, r12

754 755
__armv7_mmu_cache_on:
		mov	r12, lr
756
#ifdef CONFIG_MMU
757 758
		mrc	p15, 0, r11, c0, c1, 4	@ read ID_MMFR0
		tst	r11, #0xf		@ VMSA
759
		movne	r6, #CB_BITS | 0x02	@ !XN
760 761 762 763 764
		blne	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		tst	r11, #0xf		@ VMSA
		mcrne	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
765
#endif
766
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
767
		bic	r0, r0, #1 << 28	@ clear SCTLR.TRE
768 769
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x003c		@ write buffer
770 771 772
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
						@ (needed for ARM1176)
773
#ifdef CONFIG_MMU
774
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
775
		mrcne   p15, 0, r6, c2, c0, 2   @ read ttb control reg
776
		orrne	r0, r0, #1		@ MMU enabled
777
		movne	r1, #0xfffffffd		@ domain 0 = client
778 779
		bic     r6, r6, #1 << 31        @ 32-bit translation system
		bic     r6, r6, #3 << 0         @ use only ttbr0
780 781
		mcrne	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcrne	p15, 0, r1, c3, c0, 0	@ load domain access control
782
		mcrne   p15, 0, r6, c2, c0, 2   @ load ttb control
783
#endif
784
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
785 786 787 788 789 790
		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back
		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
		mov	pc, r12

P
Paulius Zaleckas 已提交
791 792
__fa526_cache_on:
		mov	r12, lr
793
		mov	r6, #CB_BITS | 0x12	@ U
P
Paulius Zaleckas 已提交
794 795 796 797 798 799 800 801 802 803 804 805
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7, 0	@ Invalidate whole cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x1000		@ I-cache enable
		bl	__common_mmu_cache_on
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mov	pc, r12

806
__common_mmu_cache_on:
807
#ifndef CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
808 809 810 811 812 813
#ifndef DEBUG
		orr	r0, r0, #0x000d		@ Write buffer, mmu
#endif
		mov	r1, #-1
		mcr	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcr	p15, 0, r1, c3, c0, 0	@ load domain access control
814 815 816 817 818
		b	1f
		.align	5			@ cache line aligned
1:		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back to
		sub	pc, lr, r0, lsr #32	@ properly flush pipeline
819
#endif
L
Linus Torvalds 已提交
820

821 822
#define PROC_ENTRY_SIZE (4*5)

L
Linus Torvalds 已提交
823 824 825 826 827 828 829 830 831 832
/*
 * Here follow the relocatable cache support functions for the
 * various processors.  This is a generic hook for locating an
 * entry and jumping to an instruction at the specified offset
 * from the start of the block.  Please note this is all position
 * independent code.
 *
 *  r1  = corrupted
 *  r2  = corrupted
 *  r3  = block offset
833
 *  r9  = corrupted
L
Linus Torvalds 已提交
834 835 836 837
 *  r12 = corrupted
 */

call_cache_fn:	adr	r12, proc_types
838
#ifdef CONFIG_CPU_CP15
839
		mrc	p15, 0, r9, c0, c0	@ get processor ID
840 841 842 843 844 845 846 847 848 849
#elif defined(CONFIG_CPU_V7M)
		/*
		 * On v7-M the processor id is located in the V7M_SCB_CPUID
		 * register, but as cache handling is IMPLEMENTATION DEFINED on
		 * v7-M (if existant at all) we just return early here.
		 * If V7M_SCB_CPUID were used the cpu ID functions (i.e.
		 * __armv7_mmu_cache_{on,off,flush}) would be selected which
		 * use cp15 registers that are not implemented on v7-M.
		 */
		bx	lr
850
#else
851
		ldr	r9, =CONFIG_PROCESSOR_ID
852
#endif
L
Linus Torvalds 已提交
853 854
1:		ldr	r1, [r12, #0]		@ get value
		ldr	r2, [r12, #4]		@ get mask
855
		eor	r1, r1, r9		@ (real ^ match)
L
Linus Torvalds 已提交
856
		tst	r1, r2			@       & mask
857 858 859
 ARM(		addeq	pc, r12, r3		) @ call cache function
 THUMB(		addeq	r12, r3			)
 THUMB(		moveq	pc, r12			) @ call cache function
860
		add	r12, r12, #PROC_ENTRY_SIZE
L
Linus Torvalds 已提交
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
		b	1b

/*
 * Table for cache operations.  This is basically:
 *   - CPU ID match
 *   - CPU ID mask
 *   - 'cache on' method instruction
 *   - 'cache off' method instruction
 *   - 'cache flush' method instruction
 *
 * We match an entry using: ((real_id ^ match) & mask) == 0
 *
 * Writethrough caches generally only need 'on' and 'off'
 * methods.  Writeback caches _must_ have the flush method
 * defined.
 */
877
		.align	2
L
Linus Torvalds 已提交
878 879
		.type	proc_types,#object
proc_types:
880 881
		.word	0x41000000		@ old ARM ID
		.word	0xff00f000
L
Linus Torvalds 已提交
882
		mov	pc, lr
883
 THUMB(		nop				)
L
Linus Torvalds 已提交
884
		mov	pc, lr
885
 THUMB(		nop				)
L
Linus Torvalds 已提交
886
		mov	pc, lr
887
 THUMB(		nop				)
L
Linus Torvalds 已提交
888 889 890

		.word	0x41007000		@ ARM7/710
		.word	0xfff8fe00
891 892 893 894
		mov	pc, lr
 THUMB(		nop				)
		mov	pc, lr
 THUMB(		nop				)
L
Linus Torvalds 已提交
895
		mov	pc, lr
896
 THUMB(		nop				)
L
Linus Torvalds 已提交
897 898 899

		.word	0x41807200		@ ARM720T (writethrough)
		.word	0xffffff00
900 901
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
L
Linus Torvalds 已提交
902
		mov	pc, lr
903
 THUMB(		nop				)
L
Linus Torvalds 已提交
904

905 906
		.word	0x41007400		@ ARM74x
		.word	0xff00ff00
907 908 909
		W(b)	__armv3_mpu_cache_on
		W(b)	__armv3_mpu_cache_off
		W(b)	__armv3_mpu_cache_flush
910 911 912
		
		.word	0x41009400		@ ARM94x
		.word	0xff00ff00
913 914 915
		W(b)	__armv4_mpu_cache_on
		W(b)	__armv4_mpu_cache_off
		W(b)	__armv4_mpu_cache_flush
916

917 918
		.word	0x41069260		@ ARM926EJ-S (v5TEJ)
		.word	0xff0ffff0
919 920 921
		W(b)	__arm926ejs_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
922

L
Linus Torvalds 已提交
923 924 925
		.word	0x00007000		@ ARM7 IDs
		.word	0x0000f000
		mov	pc, lr
926
 THUMB(		nop				)
L
Linus Torvalds 已提交
927
		mov	pc, lr
928
 THUMB(		nop				)
L
Linus Torvalds 已提交
929
		mov	pc, lr
930
 THUMB(		nop				)
L
Linus Torvalds 已提交
931 932 933 934 935

		@ Everything from here on will be the new ID system.

		.word	0x4401a100		@ sa110 / sa1100
		.word	0xffffffe0
936 937 938
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
939 940 941

		.word	0x6901b110		@ sa1110
		.word	0xfffffff0
942 943 944
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
945

946 947
		.word	0x56056900
		.word	0xffffff00		@ PXA9xx
948 949 950
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
951 952 953

		.word	0x56158000		@ PXA168
		.word	0xfffff000
954 955 956
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
957

958 959
		.word	0x56050000		@ Feroceon
		.word	0xff0f0000
960 961 962
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
963

964 965 966 967 968 969 970 971 972
#ifdef CONFIG_CPU_FEROCEON_OLD_ID
		/* this conflicts with the standard ARMv5TE entry */
		.long	0x41009260		@ Old Feroceon
		.long	0xff00fff0
		b	__armv4_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
#endif

P
Paulius Zaleckas 已提交
973 974
		.word	0x66015261		@ FA526
		.word	0xff01fff1
975 976 977
		W(b)	__fa526_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__fa526_cache_flush
P
Paulius Zaleckas 已提交
978

L
Linus Torvalds 已提交
979 980 981 982
		@ These match on the architecture ID

		.word	0x00020000		@ ARMv4T
		.word	0x000f0000
983 984 985
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
986 987 988

		.word	0x00050000		@ ARMv5TE
		.word	0x000f0000
989 990 991
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
992 993 994

		.word	0x00060000		@ ARMv5TEJ
		.word	0x000f0000
995 996
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
997
		W(b)	__armv5tej_mmu_cache_flush
L
Linus Torvalds 已提交
998

999
		.word	0x0007b000		@ ARMv6
1000
		.word	0x000ff000
1001
		W(b)	__armv6_mmu_cache_on
1002 1003
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush
L
Linus Torvalds 已提交
1004

1005 1006
		.word	0x000f0000		@ new CPU Id
		.word	0x000f0000
1007 1008 1009
		W(b)	__armv7_mmu_cache_on
		W(b)	__armv7_mmu_cache_off
		W(b)	__armv7_mmu_cache_flush
1010

L
Linus Torvalds 已提交
1011 1012 1013
		.word	0			@ unrecognised type
		.word	0
		mov	pc, lr
1014
 THUMB(		nop				)
L
Linus Torvalds 已提交
1015
		mov	pc, lr
1016
 THUMB(		nop				)
L
Linus Torvalds 已提交
1017
		mov	pc, lr
1018
 THUMB(		nop				)
L
Linus Torvalds 已提交
1019 1020 1021

		.size	proc_types, . - proc_types

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
		/*
		 * If you get a "non-constant expression in ".if" statement"
		 * error from the assembler on this line, check that you have
		 * not accidentally written a "b" instruction where you should
		 * have written W(b).
		 */
		.if (. - proc_types) % PROC_ENTRY_SIZE != 0
		.error "The size of one or more proc_types entries is wrong."
		.endif

L
Linus Torvalds 已提交
1032 1033 1034 1035
/*
 * Turn off the Cache and MMU.  ARMv3 does not support
 * reading the control register, but ARMv4 does.
 *
1036 1037 1038
 * On exit,
 *  r0, r1, r2, r3, r9, r12 corrupted
 * This routine must preserve:
1039
 *  r4, r7, r8
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044
 */
		.align	5
cache_off:	mov	r3, #12			@ cache_off function
		b	call_cache_fn

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
__armv4_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c6, 0	@ flush D-Cache
		mcr	p15, 0, r0, c7, c5, 0	@ flush I-Cache
		mov	pc, lr

__armv3_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0, 0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

1063
__armv4_mmu_cache_off:
1064
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
1065 1066 1067 1068 1069 1070
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7	@ invalidate whole cache v4
		mcr	p15, 0, r0, c8, c7	@ invalidate whole TLB v4
1071
#endif
L
Linus Torvalds 已提交
1072 1073
		mov	pc, lr

1074 1075
__armv7_mmu_cache_off:
		mrc	p15, 0, r0, c1, c0
1076
#ifdef CONFIG_MMU
1077
		bic	r0, r0, #0x000d
1078 1079 1080
#else
		bic	r0, r0, #0x000c
#endif
1081 1082 1083 1084
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r12, lr
		bl	__armv7_mmu_cache_flush
		mov	r0, #0
1085
#ifdef CONFIG_MMU
1086
		mcr	p15, 0, r0, c8, c7, 0	@ invalidate whole TLB
1087
#endif
1088 1089 1090
		mcr	p15, 0, r0, c7, c5, 6	@ invalidate BTC
		mcr	p15, 0, r0, c7, c10, 4	@ DSB
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
1091 1092
		mov	pc, r12

L
Linus Torvalds 已提交
1093 1094 1095 1096
/*
 * Clean and flush the cache to maintain consistency.
 *
 * On exit,
1097
 *  r1, r2, r3, r9, r10, r11, r12 corrupted
L
Linus Torvalds 已提交
1098
 * This routine must preserve:
1099
 *  r4, r6, r7, r8
L
Linus Torvalds 已提交
1100 1101 1102 1103 1104 1105
 */
		.align	5
cache_clean_flush:
		mov	r3, #16
		b	call_cache_fn

1106
__armv4_mpu_cache_flush:
1107 1108
		tst	r4, #1
		movne	pc, lr
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
		mov	r2, #1
		mov	r3, #0
		mcr	p15, 0, ip, c7, c6, 0	@ invalidate D cache
		mov	r1, #7 << 5		@ 8 segments
1:		orr	r3, r1, #63 << 26	@ 64 entries
2:		mcr	p15, 0, r3, c7, c14, 2	@ clean & invalidate D index
		subs	r3, r3, #1 << 26
		bcs	2b			@ entries 63 to 0
		subs 	r1, r1, #1 << 5
		bcs	1b			@ segments 7 to 0

		teq	r2, #0
		mcrne	p15, 0, ip, c7, c5, 0	@ invalidate I cache
		mcr	p15, 0, ip, c7, c10, 4	@ drain WB
		mov	pc, lr
		
P
Paulius Zaleckas 已提交
1125
__fa526_cache_flush:
1126 1127
		tst	r4, #1
		movne	pc, lr
P
Paulius Zaleckas 已提交
1128 1129 1130 1131 1132
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean and invalidate D cache
		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr
1133

1134
__armv6_mmu_cache_flush:
L
Linus Torvalds 已提交
1135
		mov	r1, #0
1136 1137
		tst	r4, #1
		mcreq	p15, 0, r1, c7, c14, 0	@ clean+invalidate D
L
Linus Torvalds 已提交
1138
		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I+BTB
1139
		mcreq	p15, 0, r1, c7, c15, 0	@ clean+invalidate unified
L
Linus Torvalds 已提交
1140 1141 1142
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1143
__armv7_mmu_cache_flush:
1144 1145
		tst	r4, #1
		bne	iflush
1146 1147 1148
		mrc	p15, 0, r10, c0, c1, 5	@ read ID_MMFR1
		tst	r10, #0xf << 16		@ hierarchical cache (ARMv7)
		mov	r10, #0
1149
		beq	hierarchical
1150 1151 1152
		mcr	p15, 0, r10, c7, c14, 0	@ clean+invalidate D
		b	iflush
hierarchical:
1153
		mcr	p15, 0, r10, c7, c10, 5	@ DMB
1154
		stmfd	sp!, {r0-r7, r9-r11}
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
		mrc	p15, 1, r0, c0, c0, 1	@ read clidr
		ands	r3, r0, #0x7000000	@ extract loc from clidr
		mov	r3, r3, lsr #23		@ left align loc bit field
		beq	finished		@ if loc is 0, then no need to clean
		mov	r10, #0			@ start clean at cache level 0
loop1:
		add	r2, r10, r10, lsr #1	@ work out 3x current cache level
		mov	r1, r0, lsr r2		@ extract cache type bits from clidr
		and	r1, r1, #7		@ mask of the bits for current cache only
		cmp	r1, #2			@ see what cache we have at this level
		blt	skip			@ skip if no cache, or just i-cache
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
		mcr	p15, 0, r10, c7, c5, 4	@ isb to sych the new cssr&csidr
		mrc	p15, 1, r1, c0, c0, 0	@ read the new csidr
		and	r2, r1, #7		@ extract the length of the cache lines
		add	r2, r2, #4		@ add 4 (line length offset)
		ldr	r4, =0x3ff
		ands	r4, r4, r1, lsr #3	@ find maximum number on the way size
1173
		clz	r5, r4			@ find bit position of way size increment
1174 1175 1176 1177 1178
		ldr	r7, =0x7fff
		ands	r7, r7, r1, lsr #13	@ extract max number of the index size
loop2:
		mov	r9, r4			@ create working copy of max way size
loop3:
1179 1180 1181 1182 1183 1184
 ARM(		orr	r11, r10, r9, lsl r5	) @ factor way and cache number into r11
 ARM(		orr	r11, r11, r7, lsl r2	) @ factor index number into r11
 THUMB(		lsl	r6, r9, r5		)
 THUMB(		orr	r11, r10, r6		) @ factor way and cache number into r11
 THUMB(		lsl	r6, r7, r2		)
 THUMB(		orr	r11, r11, r6		) @ factor index number into r11
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
		mcr	p15, 0, r11, c7, c14, 2	@ clean & invalidate by set/way
		subs	r9, r9, #1		@ decrement the way
		bge	loop3
		subs	r7, r7, #1		@ decrement the index
		bge	loop2
skip:
		add	r10, r10, #2		@ increment cache number
		cmp	r3, r10
		bgt	loop1
finished:
1195
		ldmfd	sp!, {r0-r7, r9-r11}
1196 1197 1198
		mov	r10, #0			@ swith back to cache level 0
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
iflush:
1199
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
1200
		mcr	p15, 0, r10, c7, c5, 0	@ invalidate I+BTB
1201 1202
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
		mcr	p15, 0, r10, c7, c5, 4	@ ISB
1203 1204
		mov	pc, lr

1205
__armv5tej_mmu_cache_flush:
1206 1207
		tst	r4, #1
		movne	pc, lr
1208 1209 1210 1211 1212 1213
1:		mrc	p15, 0, r15, c7, c14, 3	@ test,clean,invalidate D cache
		bne	1b
		mcr	p15, 0, r0, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain WB
		mov	pc, lr

1214
__armv4_mmu_cache_flush:
1215 1216
		tst	r4, #1
		movne	pc, lr
L
Linus Torvalds 已提交
1217 1218 1219
		mov	r2, #64*1024		@ default: 32K dcache size (*2)
		mov	r11, #32		@ default: 32 byte line size
		mrc	p15, 0, r3, c0, c0, 1	@ read cache type
1220
		teq	r3, r9			@ cache ID register present?
L
Linus Torvalds 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
		beq	no_cache_id
		mov	r1, r3, lsr #18
		and	r1, r1, #7
		mov	r2, #1024
		mov	r2, r2, lsl r1		@ base dcache size *2
		tst	r3, #1 << 14		@ test M bit
		addne	r2, r2, r2, lsr #1	@ +1/2 size if M == 1
		mov	r3, r3, lsr #12
		and	r3, r3, #3
		mov	r11, #8
		mov	r11, r11, lsl r3	@ cache line size in bytes
no_cache_id:
1233 1234
		mov	r1, pc
		bic	r1, r1, #63		@ align to longest cache line
L
Linus Torvalds 已提交
1235
		add	r2, r1, r2
1236 1237 1238 1239
1:
 ARM(		ldr	r3, [r1], r11		) @ s/w flush D cache
 THUMB(		ldr     r3, [r1]		) @ s/w flush D cache
 THUMB(		add     r1, r1, r11		)
L
Linus Torvalds 已提交
1240 1241 1242 1243 1244 1245 1246 1247
		teq	r1, r2
		bne	1b

		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c6, 0	@ flush D cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1248
__armv3_mmu_cache_flush:
1249
__armv3_mpu_cache_flush:
1250 1251
		tst	r4, #1
		movne	pc, lr
L
Linus Torvalds 已提交
1252
		mov	r1, #0
1253
		mcr	p15, 0, r1, c7, c0, 0	@ invalidate whole cache v3
L
Linus Torvalds 已提交
1254 1255 1256 1257 1258 1259 1260
		mov	pc, lr

/*
 * Various debugging routines for printing hex characters and
 * memory, which again must be relocatable.
 */
#ifdef DEBUG
1261
		.align	2
L
Linus Torvalds 已提交
1262 1263 1264 1265
		.type	phexbuf,#object
phexbuf:	.space	12
		.size	phexbuf, . - phexbuf

1266
@ phex corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
phex:		adr	r3, phexbuf
		mov	r2, #0
		strb	r2, [r3, r1]
1:		subs	r1, r1, #1
		movmi	r0, r3
		bmi	puts
		and	r2, r0, #15
		mov	r0, r0, lsr #4
		cmp	r2, #10
		addge	r2, r2, #7
		add	r2, r2, #'0'
		strb	r2, [r3, r1]
		b	1b

1281
@ puts corrupts {r0, r1, r2, r3}
1282
puts:		loadsp	r3, r1
L
Linus Torvalds 已提交
1283 1284 1285
1:		ldrb	r2, [r0], #1
		teq	r2, #0
		moveq	pc, lr
1286
2:		writeb	r2, r3
L
Linus Torvalds 已提交
1287 1288 1289 1290 1291 1292 1293 1294 1295
		mov	r1, #0x00020000
3:		subs	r1, r1, #1
		bne	3b
		teq	r2, #'\n'
		moveq	r2, #'\r'
		beq	2b
		teq	r0, #0
		bne	1b
		mov	pc, lr
1296
@ putc corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1297 1298 1299
putc:
		mov	r2, r0
		mov	r0, #0
1300
		loadsp	r3, r1
L
Linus Torvalds 已提交
1301 1302
		b	2b

1303
@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
L
Linus Torvalds 已提交
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
memdump:	mov	r12, r0
		mov	r10, lr
		mov	r11, #0
2:		mov	r0, r11, lsl #2
		add	r0, r0, r12
		mov	r1, #8
		bl	phex
		mov	r0, #':'
		bl	putc
1:		mov	r0, #' '
		bl	putc
		ldr	r0, [r12, r11, lsl #2]
		mov	r1, #8
		bl	phex
		and	r0, r11, #7
		teq	r0, #3
		moveq	r0, #' '
		bleq	putc
		and	r0, r11, #7
		add	r11, r11, #1
		teq	r0, #7
		bne	1b
		mov	r0, #'\n'
		bl	putc
		cmp	r11, #64
		blt	2b
		mov	pc, r10
#endif

1333
		.ltorg
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349

#ifdef CONFIG_ARM_VIRT_EXT
.align 5
__hyp_reentry_vectors:
		W(b)	.			@ reset
		W(b)	.			@ undef
		W(b)	.			@ svc
		W(b)	.			@ pabort
		W(b)	.			@ dabort
		W(b)	__enter_kernel		@ hyp
		W(b)	.			@ irq
		W(b)	.			@ fiq
#endif /* CONFIG_ARM_VIRT_EXT */

__enter_kernel:
		mov	r0, #0			@ must be 0
1350 1351 1352
 ARM(		mov	pc, r4		)	@ call kernel
 M_CLASS(	add	r4, r4, #1	)	@ enter in Thumb mode for M class
 THUMB(		bx	r4		)	@ entry point is always ARM for A/R classes
1353

1354
reloc_code_end:
L
Linus Torvalds 已提交
1355 1356

		.align
1357
		.section ".stack", "aw", %nobits
1358 1359
.L_user_stack:	.space	4096
.L_user_stack_end: