spi_bfin5xx.c 37.1 KB
Newer Older
1
/*
2
 * Blackfin On-Chip SPI Driver
3
 *
B
Bryan Wu 已提交
4
 * Copyright 2004-2007 Analog Devices Inc.
5
 *
6
 * Enter bugs at http://blackfin.uclinux.org/
7
 *
8
 * Licensed under the GPL-2 or later.
9 10 11 12
 */

#include <linux/init.h>
#include <linux/module.h>
B
Bryan Wu 已提交
13
#include <linux/delay.h>
14
#include <linux/device.h>
B
Bryan Wu 已提交
15
#include <linux/io.h>
16
#include <linux/ioport.h>
B
Bryan Wu 已提交
17
#include <linux/irq.h>
18 19 20 21 22 23 24 25
#include <linux/errno.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/spi/spi.h>
#include <linux/workqueue.h>

#include <asm/dma.h>
B
Bryan Wu 已提交
26
#include <asm/portmux.h>
27
#include <asm/bfin5xx_spi.h>
28 29
#include <asm/cacheflush.h>

30 31
#define DRV_NAME	"bfin-spi"
#define DRV_AUTHOR	"Bryan Wu, Luke Yang"
W
Will Newton 已提交
32
#define DRV_DESC	"Blackfin BF5xx on-chip SPI Controller Driver"
33 34 35 36
#define DRV_VERSION	"1.0"

MODULE_AUTHOR(DRV_AUTHOR);
MODULE_DESCRIPTION(DRV_DESC);
37 38
MODULE_LICENSE("GPL");

39
#define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
40

41 42 43 44 45 46
#define START_STATE	((void *)0)
#define RUNNING_STATE	((void *)1)
#define DONE_STATE	((void *)2)
#define ERROR_STATE	((void *)-1)
#define QUEUE_RUNNING	0
#define QUEUE_STOPPED	1
47 48 49 50 51 52 53 54

struct driver_data {
	/* Driver model hookup */
	struct platform_device *pdev;

	/* SPI framework hookup */
	struct spi_master *master;

55
	/* Regs base of SPI controller */
56
	void __iomem *regs_base;
57

58 59 60
	/* Pin request list */
	u16 *pin_req;

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
	/* BFIN hookup */
	struct bfin5xx_spi_master *master_info;

	/* Driver message queue */
	struct workqueue_struct *workqueue;
	struct work_struct pump_messages;
	spinlock_t lock;
	struct list_head queue;
	int busy;
	int run;

	/* Message Transfer pump */
	struct tasklet_struct pump_transfers;

	/* Current message transfer state info */
	struct spi_message *cur_msg;
	struct spi_transfer *cur_transfer;
	struct chip_data *cur_chip;
	size_t len_in_bytes;
	size_t len;
	void *tx;
	void *tx_end;
	void *rx;
	void *rx_end;
85 86 87

	/* DMA stuffs */
	int dma_channel;
88
	int dma_mapped;
89
	int dma_requested;
90 91
	dma_addr_t rx_dma;
	dma_addr_t tx_dma;
92

93 94 95
	size_t rx_map_len;
	size_t tx_map_len;
	u8 n_bytes;
96
	int cs_change;
97 98 99 100 101 102 103 104 105 106 107 108
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

struct chip_data {
	u16 ctl_reg;
	u16 baud;
	u16 flag;

	u8 chip_select_num;
	u8 n_bytes;
109
	u8 width;		/* 0 or 1 */
110 111 112
	u8 enable_dma;
	u8 bits_per_word;	/* 8 or 16 */
	u8 cs_change_per_word;
113
	u16 cs_chg_udelay;	/* Some devices require > 255usec delay */
114 115 116 117 118
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

119 120 121 122 123 124 125 126 127 128 129 130 131 132
#define DEFINE_SPI_REG(reg, off) \
static inline u16 read_##reg(struct driver_data *drv_data) \
	{ return bfin_read16(drv_data->regs_base + off); } \
static inline void write_##reg(struct driver_data *drv_data, u16 v) \
	{ bfin_write16(drv_data->regs_base + off, v); }

DEFINE_SPI_REG(CTRL, 0x00)
DEFINE_SPI_REG(FLAG, 0x04)
DEFINE_SPI_REG(STAT, 0x08)
DEFINE_SPI_REG(TDBR, 0x0C)
DEFINE_SPI_REG(RDBR, 0x10)
DEFINE_SPI_REG(BAUD, 0x14)
DEFINE_SPI_REG(SHAW, 0x18)

133
static void bfin_spi_enable(struct driver_data *drv_data)
134 135 136
{
	u16 cr;

137 138
	cr = read_CTRL(drv_data);
	write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
139 140
}

141
static void bfin_spi_disable(struct driver_data *drv_data)
142 143 144
{
	u16 cr;

145 146
	cr = read_CTRL(drv_data);
	write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
147 148 149 150 151 152 153 154 155 156 157
}

/* Caculate the SPI_BAUD register value based on input HZ */
static u16 hz_to_spi_baud(u32 speed_hz)
{
	u_long sclk = get_sclk();
	u16 spi_baud = (sclk / (2 * speed_hz));

	if ((sclk % (2 * speed_hz)) > 0)
		spi_baud++;

158 159 160
	if (spi_baud < MIN_SPI_BAUD_VAL)
		spi_baud = MIN_SPI_BAUD_VAL;

161 162 163 164 165 166 167 168
	return spi_baud;
}

static int flush(struct driver_data *drv_data)
{
	unsigned long limit = loops_per_jiffy << 1;

	/* wait for stop and clear stat */
169
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
170
		cpu_relax();
171

172
	write_STAT(drv_data, BIT_STAT_CLR);
173 174 175 176

	return limit;
}

177
/* Chip select operation functions for cs_change flag */
178
static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
179
{
180
	u16 flag = read_FLAG(drv_data);
181 182 183 184

	flag |= chip->flag;
	flag &= ~(chip->flag << 8);

185
	write_FLAG(drv_data, flag);
186 187
}

188
static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
189
{
190
	u16 flag = read_FLAG(drv_data);
191 192 193

	flag |= (chip->flag << 8);

194
	write_FLAG(drv_data, flag);
195 196 197 198

	/* Move delay here for consistency */
	if (chip->cs_chg_udelay)
		udelay(chip->cs_chg_udelay);
199 200
}

201
/* stop controller and re-config current chip*/
B
Bryan Wu 已提交
202
static void restore_state(struct driver_data *drv_data)
203 204
{
	struct chip_data *chip = drv_data->cur_chip;
205

206
	/* Clear status and disable clock */
207
	write_STAT(drv_data, BIT_STAT_CLR);
208
	bfin_spi_disable(drv_data);
209
	dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
210

B
Bryan Wu 已提交
211
	/* Load the registers */
212
	write_CTRL(drv_data, chip->ctl_reg);
213
	write_BAUD(drv_data, chip->baud);
214 215

	bfin_spi_enable(drv_data);
216
	cs_active(drv_data, chip);
217 218 219
}

/* used to kick off transfer in rx mode */
220
static unsigned short dummy_read(struct driver_data *drv_data)
221 222
{
	unsigned short tmp;
223
	tmp = read_RDBR(drv_data);
224 225 226 227 228 229 230 231
	return tmp;
}

static void null_writer(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;

	while (drv_data->tx < drv_data->tx_end) {
232 233
		write_TDBR(drv_data, 0);
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
234
			cpu_relax();
235 236 237 238 239 240 241
		drv_data->tx += n_bytes;
	}
}

static void null_reader(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;
242
	dummy_read(drv_data);
243 244

	while (drv_data->rx < drv_data->rx_end) {
245
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
246
			cpu_relax();
247
		dummy_read(drv_data);
248 249 250 251 252 253
		drv_data->rx += n_bytes;
	}
}

static void u8_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
254
	dev_dbg(&drv_data->pdev->dev,
255
		"cr8-s is 0x%x\n", read_STAT(drv_data));
256

257
	while (drv_data->tx < drv_data->tx_end) {
258 259
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
260
			cpu_relax();
261 262
		++drv_data->tx;
	}
263 264 265 266

	/* poll for SPI completion before return */
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
		cpu_relax();
267 268 269 270 271 272 273
}

static void u8_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
274
		cs_active(drv_data, chip);
275

276 277
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
278
			cpu_relax();
279 280
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
			cpu_relax();
281

282
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
283

284 285 286 287 288 289
		++drv_data->tx;
	}
}

static void u8_reader(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
290
	dev_dbg(&drv_data->pdev->dev,
291
		"cr-8 is 0x%x\n", read_STAT(drv_data));
292

S
Sonic Zhang 已提交
293
	/* poll for SPI completion before start */
294
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
295
		cpu_relax();
S
Sonic Zhang 已提交
296

297
	/* clear TDBR buffer before read(else it will be shifted out) */
298
	write_TDBR(drv_data, 0xFFFF);
299

300
	dummy_read(drv_data);
301

302
	while (drv_data->rx < drv_data->rx_end - 1) {
303
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
304
			cpu_relax();
305
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
306 307 308
		++drv_data->rx;
	}

309
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
310
		cpu_relax();
311
	*(u8 *) (drv_data->rx) = read_SHAW(drv_data);
312 313 314 315 316 317 318
	++drv_data->rx;
}

static void u8_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

319 320 321
	while (drv_data->rx < drv_data->rx_end) {
		cs_active(drv_data, chip);
		read_RDBR(drv_data);	/* kick off */
322

323 324 325 326
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
			cpu_relax();
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
			cpu_relax();
327

328
		*(u8 *) (drv_data->rx) = read_SHAW(drv_data);
329
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
330

331 332 333 334 335 336 337 338
		++drv_data->rx;
	}
}

static void u8_duplex(struct driver_data *drv_data)
{
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->rx < drv_data->rx_end) {
339
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
340
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
341
			cpu_relax();
342
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
343
			cpu_relax();
344
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
345 346 347 348 349 350 351 352 353 354
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u8_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->rx < drv_data->rx_end) {
355
		cs_active(drv_data, chip);
B
Bryan Wu 已提交
356

357
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
358 359

		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
360
			cpu_relax();
361
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
362
			cpu_relax();
363
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
364

365
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
366

367 368 369 370 371 372 373
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u16_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
374
	dev_dbg(&drv_data->pdev->dev,
375
		"cr16 is 0x%x\n", read_STAT(drv_data));
376

377
	while (drv_data->tx < drv_data->tx_end) {
378 379
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
380
			cpu_relax();
381 382
		drv_data->tx += 2;
	}
383 384 385 386

	/* poll for SPI completion before return */
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
		cpu_relax();
387 388 389 390 391 392 393
}

static void u16_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
394
		cs_active(drv_data, chip);
395

396 397
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
398
			cpu_relax();
399 400
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
			cpu_relax();
401

402
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
403

404 405 406 407 408 409
		drv_data->tx += 2;
	}
}

static void u16_reader(struct driver_data *drv_data)
{
410
	dev_dbg(&drv_data->pdev->dev,
411
		"cr-16 is 0x%x\n", read_STAT(drv_data));
412

S
Sonic Zhang 已提交
413
	/* poll for SPI completion before start */
414
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
415
		cpu_relax();
S
Sonic Zhang 已提交
416

417
	/* clear TDBR buffer before read(else it will be shifted out) */
418
	write_TDBR(drv_data, 0xFFFF);
419

420
	dummy_read(drv_data);
421 422

	while (drv_data->rx < (drv_data->rx_end - 2)) {
423
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
424
			cpu_relax();
425
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
426 427 428
		drv_data->rx += 2;
	}

429
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
430
		cpu_relax();
431
	*(u16 *) (drv_data->rx) = read_SHAW(drv_data);
432 433 434 435 436 437 438
	drv_data->rx += 2;
}

static void u16_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
439
	/* poll for SPI completion before start */
440
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
441
		cpu_relax();
S
Sonic Zhang 已提交
442

443
	/* clear TDBR buffer before read(else it will be shifted out) */
444
	write_TDBR(drv_data, 0xFFFF);
445

446 447
	cs_active(drv_data, chip);
	dummy_read(drv_data);
448

449
	while (drv_data->rx < drv_data->rx_end - 2) {
450
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
451

452
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
453
			cpu_relax();
454 455
		cs_active(drv_data, chip);
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
456 457
		drv_data->rx += 2;
	}
458
	cs_deactive(drv_data, chip);
459

460
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
461
		cpu_relax();
462
	*(u16 *) (drv_data->rx) = read_SHAW(drv_data);
463
	drv_data->rx += 2;
464 465 466 467 468 469
}

static void u16_duplex(struct driver_data *drv_data)
{
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->tx < drv_data->tx_end) {
470
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
471
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
472
			cpu_relax();
473
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
474
			cpu_relax();
475
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
476 477 478 479 480 481 482 483 484 485
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

static void u16_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
486
		cs_active(drv_data, chip);
487

488
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
489
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
490
			cpu_relax();
491
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
492
			cpu_relax();
493
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
494

495
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
496

497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

/* test if ther is more transfer to be done */
static void *next_transfer(struct driver_data *drv_data)
{
	struct spi_message *msg = drv_data->cur_msg;
	struct spi_transfer *trans = drv_data->cur_transfer;

	/* Move to next transfer */
	if (trans->transfer_list.next != &msg->transfers) {
		drv_data->cur_transfer =
		    list_entry(trans->transfer_list.next,
			       struct spi_transfer, transfer_list);
		return RUNNING_STATE;
	} else
		return DONE_STATE;
}

/*
 * caller already set message->status;
 * dma and pio irqs are blocked give finished message back
 */
static void giveback(struct driver_data *drv_data)
{
524
	struct chip_data *chip = drv_data->cur_chip;
525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
	struct spi_transfer *last_transfer;
	unsigned long flags;
	struct spi_message *msg;

	spin_lock_irqsave(&drv_data->lock, flags);
	msg = drv_data->cur_msg;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	queue_work(drv_data->workqueue, &drv_data->pump_messages);
	spin_unlock_irqrestore(&drv_data->lock, flags);

	last_transfer = list_entry(msg->transfers.prev,
				   struct spi_transfer, transfer_list);

	msg->state = NULL;

	/* disable chip select signal. And not stop spi in autobuffer mode */
	if (drv_data->tx_dma != 0xFFFF) {
544
		cs_deactive(drv_data, chip);
545 546 547
		bfin_spi_disable(drv_data);
	}

548
	if (!drv_data->cs_change)
549
		cs_deactive(drv_data, chip);
550

551 552 553 554
	if (msg->complete)
		msg->complete(msg->context);
}

555
static irqreturn_t dma_irq_handler(int irq, void *dev_id)
556
{
557
	struct driver_data *drv_data = dev_id;
558
	struct chip_data *chip = drv_data->cur_chip;
559
	struct spi_message *msg = drv_data->cur_msg;
560
	unsigned long timeout;
561
	unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
562
	u16 spistat = read_STAT(drv_data);
563

564 565 566 567
	dev_dbg(&drv_data->pdev->dev,
		"in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
		dmastat, spistat);

568
	clear_dma_irqstat(drv_data->dma_channel);
569

570
	/* Wait for DMA to complete */
571
	while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
572
		cpu_relax();
573

574
	/*
575 576 577 578
	 * wait for the last transaction shifted out.  HRM states:
	 * at this point there may still be data in the SPI DMA FIFO waiting
	 * to be transmitted ... software needs to poll TXS in the SPI_STAT
	 * register until it goes low for 2 successive reads
579 580
	 */
	if (drv_data->tx != NULL) {
581 582
		while ((read_STAT(drv_data) & TXS) ||
		       (read_STAT(drv_data) & TXS))
583
			cpu_relax();
584 585
	}

586 587 588 589 590
	dev_dbg(&drv_data->pdev->dev,
		"in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
		dmastat, read_STAT(drv_data));

	timeout = jiffies + HZ;
591
	while (!(read_STAT(drv_data) & SPIF))
592 593 594 595 596
		if (!time_before(jiffies, timeout)) {
			dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
			break;
		} else
			cpu_relax();
597

598
	if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
599 600 601 602
		msg->state = ERROR_STATE;
		dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
	} else {
		msg->actual_length += drv_data->len_in_bytes;
603

604 605
		if (drv_data->cs_change)
			cs_deactive(drv_data, chip);
606

607 608 609
		/* Move to next transfer */
		msg->state = next_transfer(drv_data);
	}
610 611 612 613 614

	/* Schedule transfer tasklet */
	tasklet_schedule(&drv_data->pump_transfers);

	/* free the irq handler before next transfer */
615 616
	dev_dbg(&drv_data->pdev->dev,
		"disable dma channel irq%d\n",
617 618
		drv_data->dma_channel);
	dma_disable_irq(drv_data->dma_channel);
619 620 621 622 623 624 625 626 627 628 629

	return IRQ_HANDLED;
}

static void pump_transfers(unsigned long data)
{
	struct driver_data *drv_data = (struct driver_data *)data;
	struct spi_message *message = NULL;
	struct spi_transfer *transfer = NULL;
	struct spi_transfer *previous = NULL;
	struct chip_data *chip = NULL;
630 631
	u8 width;
	u16 cr, dma_width, dma_config;
632
	u32 tranf_success = 1;
633
	u8 full_duplex = 0;
634 635 636 637 638

	/* Get current state information */
	message = drv_data->cur_msg;
	transfer = drv_data->cur_transfer;
	chip = drv_data->cur_chip;
639

640 641 642 643 644 645
	/*
	 * if msg is error or done, report it back using complete() callback
	 */

	 /* Handle for abort */
	if (message->state == ERROR_STATE) {
646
		dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
647 648 649 650 651 652 653
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	/* Handle end of message */
	if (message->state == DONE_STATE) {
654
		dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
655 656 657 658 659 660 661
		message->status = 0;
		giveback(drv_data);
		return;
	}

	/* Delay if requested at end of transfer */
	if (message->state == RUNNING_STATE) {
662
		dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
		previous = list_entry(transfer->transfer_list.prev,
				      struct spi_transfer, transfer_list);
		if (previous->delay_usecs)
			udelay(previous->delay_usecs);
	}

	/* Setup the transfer state based on the type of transfer */
	if (flush(drv_data) == 0) {
		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	if (transfer->tx_buf != NULL) {
		drv_data->tx = (void *)transfer->tx_buf;
		drv_data->tx_end = drv_data->tx + transfer->len;
680 681
		dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
			transfer->tx_buf, drv_data->tx_end);
682 683 684 685 686
	} else {
		drv_data->tx = NULL;
	}

	if (transfer->rx_buf != NULL) {
687
		full_duplex = transfer->tx_buf != NULL;
688 689
		drv_data->rx = transfer->rx_buf;
		drv_data->rx_end = drv_data->rx + transfer->len;
690 691
		dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
			transfer->rx_buf, drv_data->rx_end);
692 693 694 695 696 697 698
	} else {
		drv_data->rx = NULL;
	}

	drv_data->rx_dma = transfer->rx_dma;
	drv_data->tx_dma = transfer->tx_dma;
	drv_data->len_in_bytes = transfer->len;
699
	drv_data->cs_change = transfer->cs_change;
700

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
	/* Bits per word setup */
	switch (transfer->bits_per_word) {
	case 8:
		drv_data->n_bytes = 1;
		width = CFG_SPI_WORDSIZE8;
		drv_data->read = chip->cs_change_per_word ?
			u8_cs_chg_reader : u8_reader;
		drv_data->write = chip->cs_change_per_word ?
			u8_cs_chg_writer : u8_writer;
		drv_data->duplex = chip->cs_change_per_word ?
			u8_cs_chg_duplex : u8_duplex;
		break;

	case 16:
		drv_data->n_bytes = 2;
		width = CFG_SPI_WORDSIZE16;
		drv_data->read = chip->cs_change_per_word ?
			u16_cs_chg_reader : u16_reader;
		drv_data->write = chip->cs_change_per_word ?
			u16_cs_chg_writer : u16_writer;
		drv_data->duplex = chip->cs_change_per_word ?
			u16_cs_chg_duplex : u16_duplex;
		break;

	default:
		/* No change, the same as default setting */
		drv_data->n_bytes = chip->n_bytes;
		width = chip->width;
		drv_data->write = drv_data->tx ? chip->write : null_writer;
		drv_data->read = drv_data->rx ? chip->read : null_reader;
		drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
		break;
	}
	cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
	cr |= (width << 8);
	write_CTRL(drv_data, cr);

738 739 740 741 742
	if (width == CFG_SPI_WORDSIZE16) {
		drv_data->len = (transfer->len) >> 1;
	} else {
		drv_data->len = transfer->len;
	}
M
Mike Frysinger 已提交
743 744
	dev_dbg(&drv_data->pdev->dev,
		"transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
B
Bryan Wu 已提交
745
		drv_data->write, chip->write, null_writer);
746 747 748 749 750

	/* speed and width has been set on per message */
	message->state = RUNNING_STATE;
	dma_config = 0;

751 752 753 754 755 756
	/* Speed setup (surely valid because already checked) */
	if (transfer->speed_hz)
		write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
	else
		write_BAUD(drv_data, chip->baud);

757 758 759
	write_STAT(drv_data, BIT_STAT_CLR);
	cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
	cs_active(drv_data, chip);
760

761 762 763
	dev_dbg(&drv_data->pdev->dev,
		"now pumping a transfer: width is %d, len is %d\n",
		width, transfer->len);
764 765

	/*
766 767 768 769
	 * Try to map dma buffer and do a dma transfer.  If successful use,
	 * different way to r/w according to the enable_dma settings and if
	 * we are not doing a full duplex transfer (since the hardware does
	 * not support full duplex DMA transfers).
770
	 */
771 772
	if (!full_duplex && drv_data->cur_chip->enable_dma
				&& drv_data->len > 6) {
773

774
		unsigned long dma_start_addr, flags;
775

776 777
		disable_dma(drv_data->dma_channel);
		clear_dma_irqstat(drv_data->dma_channel);
778 779

		/* config dma channel */
780
		dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
781
		set_dma_x_count(drv_data->dma_channel, drv_data->len);
782
		if (width == CFG_SPI_WORDSIZE16) {
783
			set_dma_x_modify(drv_data->dma_channel, 2);
784 785
			dma_width = WDSIZE_16;
		} else {
786
			set_dma_x_modify(drv_data->dma_channel, 1);
787 788 789
			dma_width = WDSIZE_8;
		}

S
Sonic Zhang 已提交
790
		/* poll for SPI completion before start */
791
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
792
			cpu_relax();
S
Sonic Zhang 已提交
793

794 795
		/* dirty hack for autobuffer DMA mode */
		if (drv_data->tx_dma == 0xFFFF) {
796 797
			dev_dbg(&drv_data->pdev->dev,
				"doing autobuffer DMA out.\n");
798 799 800 801

			/* no irq in autobuffer mode */
			dma_config =
			    (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
802 803
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
804
					(unsigned long)drv_data->tx);
805
			enable_dma(drv_data->dma_channel);
806

807
			/* start SPI transfer */
808
			write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
809 810 811 812

			/* just return here, there can only be one transfer
			 * in this mode
			 */
813 814 815 816 817 818
			message->status = 0;
			giveback(drv_data);
			return;
		}

		/* In dma mode, rx or tx must be NULL in one transfer */
819
		dma_config = (RESTART | dma_width | DI_EN);
820 821
		if (drv_data->rx != NULL) {
			/* set transfer mode, and enable SPI */
822 823
			dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
				drv_data->rx, drv_data->len_in_bytes);
824

825 826 827 828
			/* invalidate caches, if needed */
			if (bfin_addr_dcachable((unsigned long) drv_data->rx))
				invalidate_dcache_range((unsigned long) drv_data->rx,
							(unsigned long) (drv_data->rx +
829
							drv_data->len_in_bytes));
830

831
			/* clear tx reg soformer data is not shifted out */
832
			write_TDBR(drv_data, 0xFFFF);
833

834 835
			dma_config |= WNR;
			dma_start_addr = (unsigned long)drv_data->rx;
836
			cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
837

838
		} else if (drv_data->tx != NULL) {
839
			dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
840

841 842 843 844
			/* flush caches, if needed */
			if (bfin_addr_dcachable((unsigned long) drv_data->tx))
				flush_dcache_range((unsigned long) drv_data->tx,
						(unsigned long) (drv_data->tx +
845
						drv_data->len_in_bytes));
846

847
			dma_start_addr = (unsigned long)drv_data->tx;
848
			cr |= BIT_CTL_TIMOD_DMA_TX;
849 850 851 852

		} else
			BUG();

853 854 855 856 857 858 859 860 861
		/* oh man, here there be monsters ... and i dont mean the
		 * fluffy cute ones from pixar, i mean the kind that'll eat
		 * your data, kick your dog, and love it all.  do *not* try
		 * and change these lines unless you (1) heavily test DMA
		 * with SPI flashes on a loaded system (e.g. ping floods),
		 * (2) know just how broken the DMA engine interaction with
		 * the SPI peripheral is, and (3) have someone else to blame
		 * when you screw it all up anyways.
		 */
862
		set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
863 864
		set_dma_config(drv_data->dma_channel, dma_config);
		local_irq_save(flags);
865
		enable_dma(drv_data->dma_channel);
866 867 868
		write_CTRL(drv_data, cr);
		dma_enable_irq(drv_data->dma_channel);
		local_irq_restore(flags);
869

870 871
	} else {
		/* IO mode write then read */
872
		dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
873

874
		if (full_duplex) {
875 876 877
			/* full duplex mode */
			BUG_ON((drv_data->tx_end - drv_data->tx) !=
			       (drv_data->rx_end - drv_data->rx));
878 879
			dev_dbg(&drv_data->pdev->dev,
				"IO duplex: cr is 0x%x\n", cr);
880

881
			/* set SPI transfer mode */
882
			write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
883 884 885 886 887 888 889

			drv_data->duplex(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->tx != NULL) {
			/* write only half duplex */
B
Bryan Wu 已提交
890
			dev_dbg(&drv_data->pdev->dev,
891
				"IO write: cr is 0x%x\n", cr);
892

893
			/* set SPI transfer mode */
894
			write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
895 896 897 898 899 900 901

			drv_data->write(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->rx != NULL) {
			/* read only half duplex */
B
Bryan Wu 已提交
902
			dev_dbg(&drv_data->pdev->dev,
903
				"IO read: cr is 0x%x\n", cr);
904

905
			/* set SPI transfer mode */
906
			write_CTRL(drv_data, (cr | CFG_SPI_READ));
907 908 909 910 911 912 913

			drv_data->read(drv_data);
			if (drv_data->rx != drv_data->rx_end)
				tranf_success = 0;
		}

		if (!tranf_success) {
B
Bryan Wu 已提交
914
			dev_dbg(&drv_data->pdev->dev,
915
				"IO write error!\n");
916 917 918
			message->state = ERROR_STATE;
		} else {
			/* Update total byte transfered */
919
			message->actual_length += drv_data->len_in_bytes;
920 921 922 923 924 925 926 927 928 929 930 931 932 933

			/* Move to next transfer of this msg */
			message->state = next_transfer(drv_data);
		}

		/* Schedule next transfer tasklet */
		tasklet_schedule(&drv_data->pump_transfers);

	}
}

/* pop a msg from queue and kick off real transfer */
static void pump_messages(struct work_struct *work)
{
B
Bryan Wu 已提交
934
	struct driver_data *drv_data;
935 936
	unsigned long flags;

B
Bryan Wu 已提交
937 938
	drv_data = container_of(work, struct driver_data, pump_messages);

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
	/* Lock queue and check for queue work */
	spin_lock_irqsave(&drv_data->lock, flags);
	if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
		/* pumper kicked off but no work to do */
		drv_data->busy = 0;
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Make sure we are not already running a message */
	if (drv_data->cur_msg) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Extract head of queue */
	drv_data->cur_msg = list_entry(drv_data->queue.next,
				       struct spi_message, queue);
B
Bryan Wu 已提交
957 958 959

	/* Setup the SSP using the per chip configuration */
	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
B
Bryan Wu 已提交
960
	restore_state(drv_data);
B
Bryan Wu 已提交
961

962 963 964 965 966 967 968
	list_del_init(&drv_data->cur_msg->queue);

	/* Initial message state */
	drv_data->cur_msg->state = START_STATE;
	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
					    struct spi_transfer, transfer_list);

B
Bryan Wu 已提交
969 970 971 972
	dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
		"state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
		drv_data->cur_chip->baud, drv_data->cur_chip->flag,
		drv_data->cur_chip->ctl_reg);
B
Bryan Wu 已提交
973 974

	dev_dbg(&drv_data->pdev->dev,
975 976
		"the first transfer len is %d\n",
		drv_data->cur_transfer->len);
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004

	/* Mark as busy and launch transfers */
	tasklet_schedule(&drv_data->pump_transfers);

	drv_data->busy = 1;
	spin_unlock_irqrestore(&drv_data->lock, flags);
}

/*
 * got a msg to transfer, queue it in drv_data->queue.
 * And kick off message pumper
 */
static int transfer(struct spi_device *spi, struct spi_message *msg)
{
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_STOPPED) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -ESHUTDOWN;
	}

	msg->actual_length = 0;
	msg->status = -EINPROGRESS;
	msg->state = START_STATE;

1005
	dev_dbg(&spi->dev, "adding an msg in transfer() \n");
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	list_add_tail(&msg->queue, &drv_data->queue);

	if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
		queue_work(drv_data->workqueue, &drv_data->pump_messages);

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return 0;
}

1016 1017
#define MAX_SPI_SSEL	7

1018
static u16 ssel[][MAX_SPI_SSEL] = {
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	{P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
	P_SPI0_SSEL4, P_SPI0_SSEL5,
	P_SPI0_SSEL6, P_SPI0_SSEL7},

	{P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
	P_SPI1_SSEL4, P_SPI1_SSEL5,
	P_SPI1_SSEL6, P_SPI1_SSEL7},

	{P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
	P_SPI2_SSEL4, P_SPI2_SSEL5,
	P_SPI2_SSEL6, P_SPI2_SSEL7},
};

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
/* first setup for new devices */
static int setup(struct spi_device *spi)
{
	struct bfin5xx_spi_chip *chip_info = NULL;
	struct chip_data *chip;
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	u8 spi_flg;

	/* Abort device setup if requested features are not supported */
	if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
		dev_err(&spi->dev, "requested mode not fully supported\n");
		return -EINVAL;
	}

	/* Zero (the default) here means 8 bits */
	if (!spi->bits_per_word)
		spi->bits_per_word = 8;

	if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
		return -EINVAL;

	/* Only alloc (or use chip_info) on first setup */
	chip = spi_get_ctldata(spi);
	if (chip == NULL) {
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
		if (!chip)
			return -ENOMEM;

		chip->enable_dma = 0;
		chip_info = spi->controller_data;
	}

	/* chip_info isn't always needed */
	if (chip_info) {
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		/* Make sure people stop trying to set fields via ctl_reg
		 * when they should actually be using common SPI framework.
		 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
		 * Not sure if a user actually needs/uses any of these,
		 * but let's assume (for now) they do.
		 */
		if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
			dev_err(&spi->dev, "do not set bits in ctl_reg "
				"that the SPI framework manages\n");
			return -EINVAL;
		}

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		chip->enable_dma = chip_info->enable_dma != 0
		    && drv_data->master_info->enable_dma;
		chip->ctl_reg = chip_info->ctl_reg;
		chip->bits_per_word = chip_info->bits_per_word;
		chip->cs_change_per_word = chip_info->cs_change_per_word;
		chip->cs_chg_udelay = chip_info->cs_chg_udelay;
	}

	/* translate common spi framework into our register */
	if (spi->mode & SPI_CPOL)
		chip->ctl_reg |= CPOL;
	if (spi->mode & SPI_CPHA)
		chip->ctl_reg |= CPHA;
	if (spi->mode & SPI_LSB_FIRST)
		chip->ctl_reg |= LSBF;
	/* we dont support running in slave mode (yet?) */
	chip->ctl_reg |= MSTR;

	/*
	 * if any one SPI chip is registered and wants DMA, request the
	 * DMA channel for it
	 */
1100
	if (chip->enable_dma && !drv_data->dma_requested) {
1101
		/* register dma irq handler */
1102
		if (request_dma(drv_data->dma_channel, "BFIN_SPI_DMA") < 0) {
1103 1104
			dev_dbg(&spi->dev,
				"Unable to request BlackFin SPI DMA channel\n");
1105 1106
			return -ENODEV;
		}
1107
		if (set_dma_callback(drv_data->dma_channel,
1108
		    dma_irq_handler, drv_data) < 0) {
1109
			dev_dbg(&spi->dev, "Unable to set dma callback\n");
1110 1111
			return -EPERM;
		}
1112 1113
		dma_disable_irq(drv_data->dma_channel);
		drv_data->dma_requested = 1;
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	}

	/*
	 * Notice: for blackfin, the speed_hz is the value of register
	 * SPI_BAUD, not the real baudrate
	 */
	chip->baud = hz_to_spi_baud(spi->max_speed_hz);
	spi_flg = ~(1 << (spi->chip_select));
	chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
	chip->chip_select_num = spi->chip_select;

	switch (chip->bits_per_word) {
	case 8:
		chip->n_bytes = 1;
		chip->width = CFG_SPI_WORDSIZE8;
		chip->read = chip->cs_change_per_word ?
			u8_cs_chg_reader : u8_reader;
		chip->write = chip->cs_change_per_word ?
			u8_cs_chg_writer : u8_writer;
		chip->duplex = chip->cs_change_per_word ?
			u8_cs_chg_duplex : u8_duplex;
		break;

	case 16:
		chip->n_bytes = 2;
		chip->width = CFG_SPI_WORDSIZE16;
		chip->read = chip->cs_change_per_word ?
			u16_cs_chg_reader : u16_reader;
		chip->write = chip->cs_change_per_word ?
			u16_cs_chg_writer : u16_writer;
		chip->duplex = chip->cs_change_per_word ?
			u16_cs_chg_duplex : u16_duplex;
		break;

	default:
		dev_err(&spi->dev, "%d bits_per_word is not supported\n",
				chip->bits_per_word);
		kfree(chip);
		return -ENODEV;
	}

1155
	dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
1156
			spi->modalias, chip->width, chip->enable_dma);
1157
	dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
1158 1159 1160 1161
			chip->ctl_reg, chip->flag);

	spi_set_ctldata(spi, chip);

1162 1163 1164 1165
	dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
	if ((chip->chip_select_num > 0)
		&& (chip->chip_select_num <= spi->master->num_chipselect))
		peripheral_request(ssel[spi->master->bus_num]
B
Bryan Wu 已提交
1166
			[chip->chip_select_num-1], spi->modalias);
1167

1168 1169
	cs_deactive(drv_data, chip);

1170 1171 1172 1173 1174 1175 1176
	return 0;
}

/*
 * callback for spi framework.
 * clean driver specific data
 */
1177
static void cleanup(struct spi_device *spi)
1178
{
1179
	struct chip_data *chip = spi_get_ctldata(spi);
1180

1181 1182 1183 1184 1185
	if ((chip->chip_select_num > 0)
		&& (chip->chip_select_num <= spi->master->num_chipselect))
		peripheral_free(ssel[spi->master->bus_num]
					[chip->chip_select_num-1]);

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	kfree(chip);
}

static inline int init_queue(struct driver_data *drv_data)
{
	INIT_LIST_HEAD(&drv_data->queue);
	spin_lock_init(&drv_data->lock);

	drv_data->run = QUEUE_STOPPED;
	drv_data->busy = 0;

	/* init transfer tasklet */
	tasklet_init(&drv_data->pump_transfers,
		     pump_transfers, (unsigned long)drv_data);

	/* init messages workqueue */
	INIT_WORK(&drv_data->pump_messages, pump_messages);
1203 1204
	drv_data->workqueue = create_singlethread_workqueue(
				dev_name(drv_data->master->dev.parent));
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	if (drv_data->workqueue == NULL)
		return -EBUSY;

	return 0;
}

static inline int start_queue(struct driver_data *drv_data)
{
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -EBUSY;
	}

	drv_data->run = QUEUE_RUNNING;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	spin_unlock_irqrestore(&drv_data->lock, flags);

	queue_work(drv_data->workqueue, &drv_data->pump_messages);

	return 0;
}

static inline int stop_queue(struct driver_data *drv_data)
{
	unsigned long flags;
	unsigned limit = 500;
	int status = 0;

	spin_lock_irqsave(&drv_data->lock, flags);

	/*
	 * This is a bit lame, but is optimized for the common execution path.
	 * A wait_queue on the drv_data->busy could be used, but then the common
	 * execution path (pump_messages) would be required to call wake_up or
	 * friends on every SPI message. Do this instead
	 */
	drv_data->run = QUEUE_STOPPED;
	while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		msleep(10);
		spin_lock_irqsave(&drv_data->lock, flags);
	}

	if (!list_empty(&drv_data->queue) || drv_data->busy)
		status = -EBUSY;

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return status;
}

static inline int destroy_queue(struct driver_data *drv_data)
{
	int status;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	destroy_workqueue(drv_data->workqueue);

	return 0;
}

static int __init bfin5xx_spi_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct bfin5xx_spi_master *platform_info;
	struct spi_master *master;
	struct driver_data *drv_data = 0;
1281
	struct resource *res;
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	int status = 0;

	platform_info = dev->platform_data;

	/* Allocate master with space for drv_data */
	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
	if (!master) {
		dev_err(&pdev->dev, "can not alloc spi_master\n");
		return -ENOMEM;
	}
B
Bryan Wu 已提交
1292

1293 1294 1295 1296
	drv_data = spi_master_get_devdata(master);
	drv_data->master = master;
	drv_data->master_info = platform_info;
	drv_data->pdev = pdev;
1297
	drv_data->pin_req = platform_info->pin_req;
1298 1299 1300 1301 1302 1303 1304

	master->bus_num = pdev->id;
	master->num_chipselect = platform_info->num_chipselect;
	master->cleanup = cleanup;
	master->setup = setup;
	master->transfer = transfer;

1305 1306 1307 1308 1309 1310 1311 1312
	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "Cannot get IORESOURCE_MEM\n");
		status = -ENOENT;
		goto out_error_get_res;
	}

1313 1314
	drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
	if (drv_data->regs_base == NULL) {
1315 1316 1317 1318 1319
		dev_err(dev, "Cannot map IO\n");
		status = -ENXIO;
		goto out_error_ioremap;
	}

1320 1321
	drv_data->dma_channel = platform_get_irq(pdev, 0);
	if (drv_data->dma_channel < 0) {
1322 1323 1324 1325 1326
		dev_err(dev, "No DMA channel specified\n");
		status = -ENOENT;
		goto out_error_no_dma_ch;
	}

1327 1328 1329
	/* Initial and start queue */
	status = init_queue(drv_data);
	if (status != 0) {
1330
		dev_err(dev, "problem initializing queue\n");
1331 1332
		goto out_error_queue_alloc;
	}
1333

1334 1335
	status = start_queue(drv_data);
	if (status != 0) {
1336
		dev_err(dev, "problem starting queue\n");
1337 1338 1339
		goto out_error_queue_alloc;
	}

1340 1341 1342 1343 1344 1345
	status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
	if (status != 0) {
		dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
		goto out_error_queue_alloc;
	}

1346 1347 1348 1349
	/* Register with the SPI framework */
	platform_set_drvdata(pdev, drv_data);
	status = spi_register_master(master);
	if (status != 0) {
1350
		dev_err(dev, "problem registering spi master\n");
1351 1352
		goto out_error_queue_alloc;
	}
1353

1354
	dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
1355 1356
		DRV_DESC, DRV_VERSION, drv_data->regs_base,
		drv_data->dma_channel);
1357 1358
	return status;

1359
out_error_queue_alloc:
1360
	destroy_queue(drv_data);
1361
out_error_no_dma_ch:
1362
	iounmap((void *) drv_data->regs_base);
1363 1364
out_error_ioremap:
out_error_get_res:
1365
	spi_master_put(master);
1366

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
	return status;
}

/* stop hardware and remove the driver */
static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	if (!drv_data)
		return 0;

	/* Remove the queue */
	status = destroy_queue(drv_data);
	if (status != 0)
		return status;

	/* Disable the SSP at the peripheral and SOC level */
	bfin_spi_disable(drv_data);

	/* Release DMA */
	if (drv_data->master_info->enable_dma) {
1389 1390
		if (dma_channel_active(drv_data->dma_channel))
			free_dma(drv_data->dma_channel);
1391 1392 1393 1394 1395
	}

	/* Disconnect from the SPI framework */
	spi_unregister_master(drv_data->master);

1396
	peripheral_free_list(drv_data->pin_req);
1397

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	/* Prevent double remove */
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	/* stop hardware */
	bfin_spi_disable(drv_data);

	return 0;
}

static int bfin5xx_spi_resume(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	/* Enable the SPI interface */
	bfin_spi_enable(drv_data);

	/* Start the queue running */
	status = start_queue(drv_data);
	if (status != 0) {
		dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
		return status;
	}

	return 0;
}
#else
#define bfin5xx_spi_suspend NULL
#define bfin5xx_spi_resume NULL
#endif				/* CONFIG_PM */

1442
MODULE_ALIAS("platform:bfin-spi");
1443
static struct platform_driver bfin5xx_spi_driver = {
1444
	.driver	= {
1445
		.name	= DRV_NAME,
1446 1447 1448 1449 1450
		.owner	= THIS_MODULE,
	},
	.suspend	= bfin5xx_spi_suspend,
	.resume		= bfin5xx_spi_resume,
	.remove		= __devexit_p(bfin5xx_spi_remove),
1451 1452 1453 1454
};

static int __init bfin5xx_spi_init(void)
{
1455
	return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
1456 1457 1458 1459 1460 1461 1462 1463
}
module_init(bfin5xx_spi_init);

static void __exit bfin5xx_spi_exit(void)
{
	platform_driver_unregister(&bfin5xx_spi_driver);
}
module_exit(bfin5xx_spi_exit);