spi_bfin5xx.c 34.6 KB
Newer Older
1
/*
B
Bryan Wu 已提交
2 3 4 5 6
 * File:	drivers/spi/bfin5xx_spi.c
 * Maintainer:
 *		Bryan Wu <bryan.wu@analog.com>
 * Original Author:
 *		Luke Yang (Analog Devices Inc.)
7
 *
B
Bryan Wu 已提交
8 9 10
 * Created:	March. 10th 2006
 * Description:	SPI controller driver for Blackfin BF5xx
 * Bugs:	Enter bugs at http://blackfin.uclinux.org/
11 12 13 14
 *
 * Modified:
 *	March 10, 2006  bfin5xx_spi.c Created. (Luke Yang)
 *      August 7, 2006  added full duplex mode (Axel Weiss & Luke Yang)
B
Bryan Wu 已提交
15
 *      July  17, 2007  add support for BF54x SPI0 controller (Bryan Wu)
16 17
 *      July  30, 2007  add platfrom_resource interface to support multi-port
 *                      SPI controller (Bryan Wu)
18
 *
B
Bryan Wu 已提交
19
 * Copyright 2004-2007 Analog Devices Inc.
20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This program is free software ;  you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation ;  either version 2, or (at your option)
 * any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY ;  without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program ;  see the file COPYING.
 * If not, write to the Free Software Foundation,
 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
 */

#include <linux/init.h>
#include <linux/module.h>
B
Bryan Wu 已提交
39
#include <linux/delay.h>
40
#include <linux/device.h>
B
Bryan Wu 已提交
41
#include <linux/io.h>
42
#include <linux/ioport.h>
B
Bryan Wu 已提交
43
#include <linux/irq.h>
44 45 46 47 48 49 50 51
#include <linux/errno.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/spi/spi.h>
#include <linux/workqueue.h>

#include <asm/dma.h>
B
Bryan Wu 已提交
52
#include <asm/portmux.h>
53 54
#include <asm/bfin5xx_spi.h>

55 56 57 58 59 60 61
#define DRV_NAME	"bfin-spi"
#define DRV_AUTHOR	"Bryan Wu, Luke Yang"
#define DRV_DESC	"Blackfin BF5xx on-chip SPI Contoller Driver"
#define DRV_VERSION	"1.0"

MODULE_AUTHOR(DRV_AUTHOR);
MODULE_DESCRIPTION(DRV_DESC);
62 63 64 65
MODULE_LICENSE("GPL");

#define IS_DMA_ALIGNED(x) (((u32)(x)&0x07)==0)

66 67 68
static u32 spi_dma_ch;
static u32 spi_regs_base;

69 70
#define DEFINE_SPI_REG(reg, off) \
static inline u16 read_##reg(void) \
71
	{ return bfin_read16(spi_regs_base + off); } \
72
static inline void write_##reg(u16 v) \
73
	{bfin_write16(spi_regs_base + off, v); }
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126

DEFINE_SPI_REG(CTRL, 0x00)
DEFINE_SPI_REG(FLAG, 0x04)
DEFINE_SPI_REG(STAT, 0x08)
DEFINE_SPI_REG(TDBR, 0x0C)
DEFINE_SPI_REG(RDBR, 0x10)
DEFINE_SPI_REG(BAUD, 0x14)
DEFINE_SPI_REG(SHAW, 0x18)
#define START_STATE ((void*)0)
#define RUNNING_STATE ((void*)1)
#define DONE_STATE ((void*)2)
#define ERROR_STATE ((void*)-1)
#define QUEUE_RUNNING 0
#define QUEUE_STOPPED 1
int dma_requested;

struct driver_data {
	/* Driver model hookup */
	struct platform_device *pdev;

	/* SPI framework hookup */
	struct spi_master *master;

	/* BFIN hookup */
	struct bfin5xx_spi_master *master_info;

	/* Driver message queue */
	struct workqueue_struct *workqueue;
	struct work_struct pump_messages;
	spinlock_t lock;
	struct list_head queue;
	int busy;
	int run;

	/* Message Transfer pump */
	struct tasklet_struct pump_transfers;

	/* Current message transfer state info */
	struct spi_message *cur_msg;
	struct spi_transfer *cur_transfer;
	struct chip_data *cur_chip;
	size_t len_in_bytes;
	size_t len;
	void *tx;
	void *tx_end;
	void *rx;
	void *rx_end;
	int dma_mapped;
	dma_addr_t rx_dma;
	dma_addr_t tx_dma;
	size_t rx_map_len;
	size_t tx_map_len;
	u8 n_bytes;
127
	int cs_change;
128 129 130 131 132 133 134 135 136 137 138
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

struct chip_data {
	u16 ctl_reg;
	u16 baud;
	u16 flag;

	u8 chip_select_num;
B
Bryan Wu 已提交
139
	u8 chip_select_requested;
140
	u8 n_bytes;
141
	u8 width;		/* 0 or 1 */
142 143 144 145 146 147 148 149 150
	u8 enable_dma;
	u8 bits_per_word;	/* 8 or 16 */
	u8 cs_change_per_word;
	u8 cs_chg_udelay;
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

151
static void bfin_spi_enable(struct driver_data *drv_data)
152 153 154 155 156 157 158
{
	u16 cr;

	cr = read_CTRL();
	write_CTRL(cr | BIT_CTL_ENABLE);
}

159
static void bfin_spi_disable(struct driver_data *drv_data)
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
{
	u16 cr;

	cr = read_CTRL();
	write_CTRL(cr & (~BIT_CTL_ENABLE));
}

/* Caculate the SPI_BAUD register value based on input HZ */
static u16 hz_to_spi_baud(u32 speed_hz)
{
	u_long sclk = get_sclk();
	u16 spi_baud = (sclk / (2 * speed_hz));

	if ((sclk % (2 * speed_hz)) > 0)
		spi_baud++;

	return spi_baud;
}

static int flush(struct driver_data *drv_data)
{
	unsigned long limit = loops_per_jiffy << 1;

	/* wait for stop and clear stat */
	while (!(read_STAT() & BIT_STAT_SPIF) && limit--)
		continue;

	write_STAT(BIT_STAT_CLR);

	return limit;
}

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* Chip select operation functions for cs_change flag */
static void cs_active(struct chip_data *chip)
{
	u16 flag = read_FLAG();

	flag |= chip->flag;
	flag &= ~(chip->flag << 8);

	write_FLAG(flag);
}

static void cs_deactive(struct chip_data *chip)
{
	u16 flag = read_FLAG();

	flag |= (chip->flag << 8);

	write_FLAG(flag);
}

212
#define MAX_SPI_SSEL	7
B
Bryan Wu 已提交
213

214
/* stop controller and re-config current chip*/
B
Bryan Wu 已提交
215
static int restore_state(struct driver_data *drv_data)
216 217
{
	struct chip_data *chip = drv_data->cur_chip;
B
Bryan Wu 已提交
218
	int ret = 0;
219 220 221 222 223 224 225 226 227 228 229 230 231
	u16 ssel[3][MAX_SPI_SSEL] = {
		{P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
		P_SPI0_SSEL4, P_SPI0_SSEL5,
		P_SPI0_SSEL6, P_SPI0_SSEL7},

		{P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
		P_SPI1_SSEL4, P_SPI1_SSEL5,
		P_SPI1_SSEL6, P_SPI1_SSEL7},

		{P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
		P_SPI2_SSEL4, P_SPI2_SSEL5,
		P_SPI2_SSEL6, P_SPI2_SSEL7},
	};
232 233 234
	/* Clear status and disable clock */
	write_STAT(BIT_STAT_CLR);
	bfin_spi_disable(drv_data);
235
	dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
236

B
Bryan Wu 已提交
237 238 239
	/* Load the registers */
	write_CTRL(chip->ctl_reg);
	write_BAUD(chip->baud);
240
	cs_active(chip);
B
Bryan Wu 已提交
241

B
Bryan Wu 已提交
242
	if (!chip->chip_select_requested) {
B
Bryan Wu 已提交
243
		int i = chip->chip_select_num;
244

B
Bryan Wu 已提交
245
		dev_dbg(&drv_data->pdev->dev, "chip select number is %d\n", i);
246 247 248
		if ((i > 0) && (i <= MAX_SPI_SSEL))
			ret = peripheral_request(
				ssel[drv_data->master->bus_num][i-1], DRV_NAME);
249

B
Bryan Wu 已提交
250
		chip->chip_select_requested = 1;
251 252
	}

B
Bryan Wu 已提交
253 254 255 256 257 258
	if (ret)
		dev_dbg(&drv_data->pdev->dev,
			": request chip select number %d failed\n",
			chip->chip_select_num);

	return ret;
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
}

/* used to kick off transfer in rx mode */
static unsigned short dummy_read(void)
{
	unsigned short tmp;
	tmp = read_RDBR();
	return tmp;
}

static void null_writer(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;

	while (drv_data->tx < drv_data->tx_end) {
		write_TDBR(0);
		while ((read_STAT() & BIT_STAT_TXS))
			continue;
		drv_data->tx += n_bytes;
	}
}

static void null_reader(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;
	dummy_read();

	while (drv_data->rx < drv_data->rx_end) {
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		dummy_read();
		drv_data->rx += n_bytes;
	}
}

static void u8_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
296
	dev_dbg(&drv_data->pdev->dev,
297
		"cr8-s is 0x%x\n", read_STAT());
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	while (drv_data->tx < drv_data->tx_end) {
		write_TDBR(*(u8 *) (drv_data->tx));
		while (read_STAT() & BIT_STAT_TXS)
			continue;
		++drv_data->tx;
	}

	/* poll for SPI completion before returning */
	while (!(read_STAT() & BIT_STAT_SPIF))
		continue;
}

static void u8_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
315
		cs_active(chip);
316 317 318 319 320 321

		write_TDBR(*(u8 *) (drv_data->tx));
		while (read_STAT() & BIT_STAT_TXS)
			continue;
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
322
		cs_deactive(chip);
B
Bryan Wu 已提交
323

324 325 326 327
		if (chip->cs_chg_udelay)
			udelay(chip->cs_chg_udelay);
		++drv_data->tx;
	}
328
	cs_deactive(chip);
B
Bryan Wu 已提交
329

330 331 332 333
}

static void u8_reader(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
334
	dev_dbg(&drv_data->pdev->dev,
335
		"cr-8 is 0x%x\n", read_STAT());
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

	/* clear TDBR buffer before read(else it will be shifted out) */
	write_TDBR(0xFFFF);

	dummy_read();
	while (drv_data->rx < drv_data->rx_end - 1) {
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		*(u8 *) (drv_data->rx) = read_RDBR();
		++drv_data->rx;
	}

	while (!(read_STAT() & BIT_STAT_RXS))
		continue;
	*(u8 *) (drv_data->rx) = read_SHAW();
	++drv_data->rx;
}

static void u8_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->rx < drv_data->rx_end) {
359
		cs_active(chip);
360 361 362 363 364 365 366

		read_RDBR();	/* kick off */
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
		*(u8 *) (drv_data->rx) = read_SHAW();
367
		cs_deactive(chip);
B
Bryan Wu 已提交
368

369 370 371 372
		if (chip->cs_chg_udelay)
			udelay(chip->cs_chg_udelay);
		++drv_data->rx;
	}
373
	cs_deactive(chip);
B
Bryan Wu 已提交
374

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
}

static void u8_duplex(struct driver_data *drv_data)
{
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->rx < drv_data->rx_end) {
		write_TDBR(*(u8 *) (drv_data->tx));
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		*(u8 *) (drv_data->rx) = read_RDBR();
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u8_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->rx < drv_data->rx_end) {
397
		cs_active(chip);
B
Bryan Wu 已提交
398

399 400 401 402 403 404 405

		write_TDBR(*(u8 *) (drv_data->tx));
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		*(u8 *) (drv_data->rx) = read_RDBR();
406
		cs_deactive(chip);
B
Bryan Wu 已提交
407

408 409 410 411 412
		if (chip->cs_chg_udelay)
			udelay(chip->cs_chg_udelay);
		++drv_data->rx;
		++drv_data->tx;
	}
413
	cs_deactive(chip);
414 415 416 417
}

static void u16_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
418
	dev_dbg(&drv_data->pdev->dev,
419 420
		"cr16 is 0x%x\n", read_STAT());

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
	while (drv_data->tx < drv_data->tx_end) {
		write_TDBR(*(u16 *) (drv_data->tx));
		while ((read_STAT() & BIT_STAT_TXS))
			continue;
		drv_data->tx += 2;
	}

	/* poll for SPI completion before returning */
	while (!(read_STAT() & BIT_STAT_SPIF))
		continue;
}

static void u16_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
438
		cs_active(chip);
439 440 441 442 443 444

		write_TDBR(*(u16 *) (drv_data->tx));
		while ((read_STAT() & BIT_STAT_TXS))
			continue;
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
445
		cs_deactive(chip);
B
Bryan Wu 已提交
446

447 448 449 450
		if (chip->cs_chg_udelay)
			udelay(chip->cs_chg_udelay);
		drv_data->tx += 2;
	}
451
	cs_deactive(chip);
452 453 454 455
}

static void u16_reader(struct driver_data *drv_data)
{
456 457
	dev_dbg(&drv_data->pdev->dev,
		"cr-16 is 0x%x\n", read_STAT());
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
	dummy_read();

	while (drv_data->rx < (drv_data->rx_end - 2)) {
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		*(u16 *) (drv_data->rx) = read_RDBR();
		drv_data->rx += 2;
	}

	while (!(read_STAT() & BIT_STAT_RXS))
		continue;
	*(u16 *) (drv_data->rx) = read_SHAW();
	drv_data->rx += 2;
}

static void u16_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->rx < drv_data->rx_end) {
478
		cs_active(chip);
479 480 481 482 483 484 485

		read_RDBR();	/* kick off */
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
		*(u16 *) (drv_data->rx) = read_SHAW();
486
		cs_deactive(chip);
B
Bryan Wu 已提交
487

488 489 490 491
		if (chip->cs_chg_udelay)
			udelay(chip->cs_chg_udelay);
		drv_data->rx += 2;
	}
492
	cs_deactive(chip);
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
}

static void u16_duplex(struct driver_data *drv_data)
{
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->tx < drv_data->tx_end) {
		write_TDBR(*(u16 *) (drv_data->tx));
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		*(u16 *) (drv_data->rx) = read_RDBR();
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

static void u16_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

	while (drv_data->tx < drv_data->tx_end) {
515
		cs_active(chip);
516 517 518 519 520 521 522

		write_TDBR(*(u16 *) (drv_data->tx));
		while (!(read_STAT() & BIT_STAT_SPIF))
			continue;
		while (!(read_STAT() & BIT_STAT_RXS))
			continue;
		*(u16 *) (drv_data->rx) = read_RDBR();
523
		cs_deactive(chip);
B
Bryan Wu 已提交
524

525 526 527 528 529
		if (chip->cs_chg_udelay)
			udelay(chip->cs_chg_udelay);
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
530
	cs_deactive(chip);
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
}

/* test if ther is more transfer to be done */
static void *next_transfer(struct driver_data *drv_data)
{
	struct spi_message *msg = drv_data->cur_msg;
	struct spi_transfer *trans = drv_data->cur_transfer;

	/* Move to next transfer */
	if (trans->transfer_list.next != &msg->transfers) {
		drv_data->cur_transfer =
		    list_entry(trans->transfer_list.next,
			       struct spi_transfer, transfer_list);
		return RUNNING_STATE;
	} else
		return DONE_STATE;
}

/*
 * caller already set message->status;
 * dma and pio irqs are blocked give finished message back
 */
static void giveback(struct driver_data *drv_data)
{
555
	struct chip_data *chip = drv_data->cur_chip;
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	struct spi_transfer *last_transfer;
	unsigned long flags;
	struct spi_message *msg;

	spin_lock_irqsave(&drv_data->lock, flags);
	msg = drv_data->cur_msg;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	queue_work(drv_data->workqueue, &drv_data->pump_messages);
	spin_unlock_irqrestore(&drv_data->lock, flags);

	last_transfer = list_entry(msg->transfers.prev,
				   struct spi_transfer, transfer_list);

	msg->state = NULL;

	/* disable chip select signal. And not stop spi in autobuffer mode */
	if (drv_data->tx_dma != 0xFFFF) {
575
		cs_deactive(chip);
576 577 578
		bfin_spi_disable(drv_data);
	}

579 580 581
	if (!drv_data->cs_change)
		cs_deactive(chip);

582 583 584 585
	if (msg->complete)
		msg->complete(msg->context);
}

586
static irqreturn_t dma_irq_handler(int irq, void *dev_id)
587 588 589
{
	struct driver_data *drv_data = (struct driver_data *)dev_id;
	struct spi_message *msg = drv_data->cur_msg;
590
	struct chip_data *chip = drv_data->cur_chip;
591

592
	dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
593
	clear_dma_irqstat(spi_dma_ch);
594

595
	/* Wait for DMA to complete */
596
	while (get_dma_curr_irqstat(spi_dma_ch) & DMA_RUN)
597 598
		continue;

599
	/*
600 601 602 603
	 * wait for the last transaction shifted out.  HRM states:
	 * at this point there may still be data in the SPI DMA FIFO waiting
	 * to be transmitted ... software needs to poll TXS in the SPI_STAT
	 * register until it goes low for 2 successive reads
604 605
	 */
	if (drv_data->tx != NULL) {
606 607
		while ((read_STAT() & TXS) ||
		       (read_STAT() & TXS))
608 609 610
			continue;
	}

611
	while (!(read_STAT() & SPIF))
612 613 614 615 616 617
		continue;

	bfin_spi_disable(drv_data);

	msg->actual_length += drv_data->len_in_bytes;

618 619 620
	if (drv_data->cs_change)
		cs_deactive(chip);

621 622 623 624 625 626 627
	/* Move to next transfer */
	msg->state = next_transfer(drv_data);

	/* Schedule transfer tasklet */
	tasklet_schedule(&drv_data->pump_transfers);

	/* free the irq handler before next transfer */
628 629
	dev_dbg(&drv_data->pdev->dev,
		"disable dma channel irq%d\n",
630 631
		spi_dma_ch);
	dma_disable_irq(spi_dma_ch);
632 633 634 635 636 637 638 639 640 641 642

	return IRQ_HANDLED;
}

static void pump_transfers(unsigned long data)
{
	struct driver_data *drv_data = (struct driver_data *)data;
	struct spi_message *message = NULL;
	struct spi_transfer *transfer = NULL;
	struct spi_transfer *previous = NULL;
	struct chip_data *chip = NULL;
643 644
	u8 width;
	u16 cr, dma_width, dma_config;
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	u32 tranf_success = 1;

	/* Get current state information */
	message = drv_data->cur_msg;
	transfer = drv_data->cur_transfer;
	chip = drv_data->cur_chip;
	/*
	 * if msg is error or done, report it back using complete() callback
	 */

	 /* Handle for abort */
	if (message->state == ERROR_STATE) {
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	/* Handle end of message */
	if (message->state == DONE_STATE) {
		message->status = 0;
		giveback(drv_data);
		return;
	}

	/* Delay if requested at end of transfer */
	if (message->state == RUNNING_STATE) {
		previous = list_entry(transfer->transfer_list.prev,
				      struct spi_transfer, transfer_list);
		if (previous->delay_usecs)
			udelay(previous->delay_usecs);
	}

	/* Setup the transfer state based on the type of transfer */
	if (flush(drv_data) == 0) {
		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	if (transfer->tx_buf != NULL) {
		drv_data->tx = (void *)transfer->tx_buf;
		drv_data->tx_end = drv_data->tx + transfer->len;
688 689
		dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
			transfer->tx_buf, drv_data->tx_end);
690 691 692 693 694 695 696
	} else {
		drv_data->tx = NULL;
	}

	if (transfer->rx_buf != NULL) {
		drv_data->rx = transfer->rx_buf;
		drv_data->rx_end = drv_data->rx + transfer->len;
697 698
		dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
			transfer->rx_buf, drv_data->rx_end);
699 700 701 702 703 704 705
	} else {
		drv_data->rx = NULL;
	}

	drv_data->rx_dma = transfer->rx_dma;
	drv_data->tx_dma = transfer->tx_dma;
	drv_data->len_in_bytes = transfer->len;
706
	drv_data->cs_change = transfer->cs_change;
707 708 709 710 711 712 713 714 715 716

	width = chip->width;
	if (width == CFG_SPI_WORDSIZE16) {
		drv_data->len = (transfer->len) >> 1;
	} else {
		drv_data->len = transfer->len;
	}
	drv_data->write = drv_data->tx ? chip->write : null_writer;
	drv_data->read = drv_data->rx ? chip->read : null_reader;
	drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
B
Bryan Wu 已提交
717 718 719
	dev_dbg(&drv_data->pdev->dev, "transfer: ",
		"drv_data->write is %p, chip->write is %p, null_wr is %p\n",
		drv_data->write, chip->write, null_writer);
720 721 722 723 724 725 726 727 728 729 730

	/* speed and width has been set on per message */
	message->state = RUNNING_STATE;
	dma_config = 0;

	/* restore spi status for each spi transfer */
	if (transfer->speed_hz) {
		write_BAUD(hz_to_spi_baud(transfer->speed_hz));
	} else {
		write_BAUD(chip->baud);
	}
731
	cs_active(chip);
732

733 734 735
	dev_dbg(&drv_data->pdev->dev,
		"now pumping a transfer: width is %d, len is %d\n",
		width, transfer->len);
736 737 738 739 740 741 742 743 744

	/*
	 * Try to map dma buffer and do a dma transfer if
	 * successful use different way to r/w according to
	 * drv_data->cur_chip->enable_dma
	 */
	if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {

		write_STAT(BIT_STAT_CLR);
745 746
		disable_dma(spi_dma_ch);
		clear_dma_irqstat(spi_dma_ch);
747 748 749
		bfin_spi_disable(drv_data);

		/* config dma channel */
750
		dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
751
		if (width == CFG_SPI_WORDSIZE16) {
752 753
			set_dma_x_count(spi_dma_ch, drv_data->len);
			set_dma_x_modify(spi_dma_ch, 2);
754 755
			dma_width = WDSIZE_16;
		} else {
756 757
			set_dma_x_count(spi_dma_ch, drv_data->len);
			set_dma_x_modify(spi_dma_ch, 1);
758 759 760 761 762 763 764 765
			dma_width = WDSIZE_8;
		}

		/* set transfer width,direction. And enable spi */
		cr = (read_CTRL() & (~BIT_CTL_TIMOD));

		/* dirty hack for autobuffer DMA mode */
		if (drv_data->tx_dma == 0xFFFF) {
766 767
			dev_dbg(&drv_data->pdev->dev,
				"doing autobuffer DMA out.\n");
768 769 770 771

			/* no irq in autobuffer mode */
			dma_config =
			    (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
772 773 774 775
			set_dma_config(spi_dma_ch, dma_config);
			set_dma_start_addr(spi_dma_ch,
					(unsigned long)drv_data->tx);
			enable_dma(spi_dma_ch);
776 777 778 779 780 781 782 783 784 785 786 787
			write_CTRL(cr | CFG_SPI_DMAWRITE | (width << 8) |
				   (CFG_SPI_ENABLE << 14));

			/* just return here, there can only be one transfer in this mode */
			message->status = 0;
			giveback(drv_data);
			return;
		}

		/* In dma mode, rx or tx must be NULL in one transfer */
		if (drv_data->rx != NULL) {
			/* set transfer mode, and enable SPI */
788
			dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
789 790 791 792 793 794 795

			/* disable SPI before write to TDBR */
			write_CTRL(cr & ~BIT_CTL_ENABLE);

			/* clear tx reg soformer data is not shifted out */
			write_TDBR(0xFF);

796
			set_dma_x_count(spi_dma_ch, drv_data->len);
797 798

			/* start dma */
799
			dma_enable_irq(spi_dma_ch);
800
			dma_config = (WNR | RESTART | dma_width | DI_EN);
801 802 803 804
			set_dma_config(spi_dma_ch, dma_config);
			set_dma_start_addr(spi_dma_ch,
					(unsigned long)drv_data->rx);
			enable_dma(spi_dma_ch);
805 806 807 808 809 810 811

			cr |=
			    CFG_SPI_DMAREAD | (width << 8) | (CFG_SPI_ENABLE <<
							      14);
			/* set transfer mode, and enable SPI */
			write_CTRL(cr);
		} else if (drv_data->tx != NULL) {
812
			dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
813 814

			/* start dma */
815
			dma_enable_irq(spi_dma_ch);
816
			dma_config = (RESTART | dma_width | DI_EN);
817 818 819 820
			set_dma_config(spi_dma_ch, dma_config);
			set_dma_start_addr(spi_dma_ch,
					(unsigned long)drv_data->tx);
			enable_dma(spi_dma_ch);
821 822 823 824 825 826 827

			write_CTRL(cr | CFG_SPI_DMAWRITE | (width << 8) |
				   (CFG_SPI_ENABLE << 14));

		}
	} else {
		/* IO mode write then read */
828
		dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
829 830 831 832 833 834 835

		write_STAT(BIT_STAT_CLR);

		if (drv_data->tx != NULL && drv_data->rx != NULL) {
			/* full duplex mode */
			BUG_ON((drv_data->tx_end - drv_data->tx) !=
			       (drv_data->rx_end - drv_data->rx));
B
Bryan Wu 已提交
836
			cr = (read_CTRL() & (~BIT_CTL_TIMOD));
837 838 839 840
			cr |= CFG_SPI_WRITE | (width << 8) |
				(CFG_SPI_ENABLE << 14);
			dev_dbg(&drv_data->pdev->dev,
				"IO duplex: cr is 0x%x\n", cr);
841 842 843 844 845 846 847 848 849

			write_CTRL(cr);

			drv_data->duplex(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->tx != NULL) {
			/* write only half duplex */
850 851 852
			cr = (read_CTRL() & (~BIT_CTL_TIMOD));
			cr |= CFG_SPI_WRITE | (width << 8) |
				(CFG_SPI_ENABLE << 14);
B
Bryan Wu 已提交
853
			dev_dbg(&drv_data->pdev->dev,
854
				"IO write: cr is 0x%x\n", cr);
855 856 857 858 859 860 861 862 863

			write_CTRL(cr);

			drv_data->write(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->rx != NULL) {
			/* read only half duplex */
864 865 866
			cr = (read_CTRL() & (~BIT_CTL_TIMOD));
			cr |= CFG_SPI_READ | (width << 8) |
				(CFG_SPI_ENABLE << 14);
B
Bryan Wu 已提交
867
			dev_dbg(&drv_data->pdev->dev,
868
				"IO read: cr is 0x%x\n", cr);
869 870 871 872 873 874 875 876 877

			write_CTRL(cr);

			drv_data->read(drv_data);
			if (drv_data->rx != drv_data->rx_end)
				tranf_success = 0;
		}

		if (!tranf_success) {
B
Bryan Wu 已提交
878
			dev_dbg(&drv_data->pdev->dev,
879
				"IO write error!\n");
880 881 882 883 884
			message->state = ERROR_STATE;
		} else {
			/* Update total byte transfered */
			message->actual_length += drv_data->len;

885 886 887
			if (drv_data->cs_change)
				cs_deactive(chip);

888 889 890 891 892 893 894 895 896 897 898 899 900
			/* Move to next transfer of this msg */
			message->state = next_transfer(drv_data);
		}

		/* Schedule next transfer tasklet */
		tasklet_schedule(&drv_data->pump_transfers);

	}
}

/* pop a msg from queue and kick off real transfer */
static void pump_messages(struct work_struct *work)
{
B
Bryan Wu 已提交
901
	struct driver_data *drv_data;
902 903
	unsigned long flags;

B
Bryan Wu 已提交
904 905
	drv_data = container_of(work, struct driver_data, pump_messages);

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
	/* Lock queue and check for queue work */
	spin_lock_irqsave(&drv_data->lock, flags);
	if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
		/* pumper kicked off but no work to do */
		drv_data->busy = 0;
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Make sure we are not already running a message */
	if (drv_data->cur_msg) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Extract head of queue */
	drv_data->cur_msg = list_entry(drv_data->queue.next,
				       struct spi_message, queue);
B
Bryan Wu 已提交
924 925 926 927 928 929 930 931

	/* Setup the SSP using the per chip configuration */
	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
	if (restore_state(drv_data)) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	};

932 933 934 935 936 937 938
	list_del_init(&drv_data->cur_msg->queue);

	/* Initial message state */
	drv_data->cur_msg->state = START_STATE;
	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
					    struct spi_transfer, transfer_list);

B
Bryan Wu 已提交
939 940 941 942
	dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
		"state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
		drv_data->cur_chip->baud, drv_data->cur_chip->flag,
		drv_data->cur_chip->ctl_reg);
B
Bryan Wu 已提交
943 944

	dev_dbg(&drv_data->pdev->dev,
945 946
		"the first transfer len is %d\n",
		drv_data->cur_transfer->len);
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974

	/* Mark as busy and launch transfers */
	tasklet_schedule(&drv_data->pump_transfers);

	drv_data->busy = 1;
	spin_unlock_irqrestore(&drv_data->lock, flags);
}

/*
 * got a msg to transfer, queue it in drv_data->queue.
 * And kick off message pumper
 */
static int transfer(struct spi_device *spi, struct spi_message *msg)
{
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_STOPPED) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -ESHUTDOWN;
	}

	msg->actual_length = 0;
	msg->status = -EINPROGRESS;
	msg->state = START_STATE;

975
	dev_dbg(&spi->dev, "adding an msg in transfer() \n");
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	list_add_tail(&msg->queue, &drv_data->queue);

	if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
		queue_work(drv_data->workqueue, &drv_data->pump_messages);

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return 0;
}

/* first setup for new devices */
static int setup(struct spi_device *spi)
{
	struct bfin5xx_spi_chip *chip_info = NULL;
	struct chip_data *chip;
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	u8 spi_flg;

	/* Abort device setup if requested features are not supported */
	if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
		dev_err(&spi->dev, "requested mode not fully supported\n");
		return -EINVAL;
	}

	/* Zero (the default) here means 8 bits */
	if (!spi->bits_per_word)
		spi->bits_per_word = 8;

	if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
		return -EINVAL;

	/* Only alloc (or use chip_info) on first setup */
	chip = spi_get_ctldata(spi);
	if (chip == NULL) {
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
		if (!chip)
			return -ENOMEM;

		chip->enable_dma = 0;
		chip_info = spi->controller_data;
	}

	/* chip_info isn't always needed */
	if (chip_info) {
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
		/* Make sure people stop trying to set fields via ctl_reg
		 * when they should actually be using common SPI framework.
		 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
		 * Not sure if a user actually needs/uses any of these,
		 * but let's assume (for now) they do.
		 */
		if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
			dev_err(&spi->dev, "do not set bits in ctl_reg "
				"that the SPI framework manages\n");
			return -EINVAL;
		}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
		chip->enable_dma = chip_info->enable_dma != 0
		    && drv_data->master_info->enable_dma;
		chip->ctl_reg = chip_info->ctl_reg;
		chip->bits_per_word = chip_info->bits_per_word;
		chip->cs_change_per_word = chip_info->cs_change_per_word;
		chip->cs_chg_udelay = chip_info->cs_chg_udelay;
	}

	/* translate common spi framework into our register */
	if (spi->mode & SPI_CPOL)
		chip->ctl_reg |= CPOL;
	if (spi->mode & SPI_CPHA)
		chip->ctl_reg |= CPHA;
	if (spi->mode & SPI_LSB_FIRST)
		chip->ctl_reg |= LSBF;
	/* we dont support running in slave mode (yet?) */
	chip->ctl_reg |= MSTR;

	/*
	 * if any one SPI chip is registered and wants DMA, request the
	 * DMA channel for it
	 */
	if (chip->enable_dma && !dma_requested) {
		/* register dma irq handler */
1056
		if (request_dma(spi_dma_ch, "BF53x_SPI_DMA") < 0) {
1057 1058
			dev_dbg(&spi->dev,
				"Unable to request BlackFin SPI DMA channel\n");
1059 1060
			return -ENODEV;
		}
1061 1062
		if (set_dma_callback(spi_dma_ch, (void *)dma_irq_handler,
			drv_data) < 0) {
1063
			dev_dbg(&spi->dev, "Unable to set dma callback\n");
1064 1065
			return -EPERM;
		}
1066
		dma_disable_irq(spi_dma_ch);
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
		dma_requested = 1;
	}

	/*
	 * Notice: for blackfin, the speed_hz is the value of register
	 * SPI_BAUD, not the real baudrate
	 */
	chip->baud = hz_to_spi_baud(spi->max_speed_hz);
	spi_flg = ~(1 << (spi->chip_select));
	chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
	chip->chip_select_num = spi->chip_select;

	switch (chip->bits_per_word) {
	case 8:
		chip->n_bytes = 1;
		chip->width = CFG_SPI_WORDSIZE8;
		chip->read = chip->cs_change_per_word ?
			u8_cs_chg_reader : u8_reader;
		chip->write = chip->cs_change_per_word ?
			u8_cs_chg_writer : u8_writer;
		chip->duplex = chip->cs_change_per_word ?
			u8_cs_chg_duplex : u8_duplex;
		break;

	case 16:
		chip->n_bytes = 2;
		chip->width = CFG_SPI_WORDSIZE16;
		chip->read = chip->cs_change_per_word ?
			u16_cs_chg_reader : u16_reader;
		chip->write = chip->cs_change_per_word ?
			u16_cs_chg_writer : u16_writer;
		chip->duplex = chip->cs_change_per_word ?
			u16_cs_chg_duplex : u16_duplex;
		break;

	default:
		dev_err(&spi->dev, "%d bits_per_word is not supported\n",
				chip->bits_per_word);
		kfree(chip);
		return -ENODEV;
	}

1109
	dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
1110
			spi->modalias, chip->width, chip->enable_dma);
1111
	dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
			chip->ctl_reg, chip->flag);

	spi_set_ctldata(spi, chip);

	return 0;
}

/*
 * callback for spi framework.
 * clean driver specific data
 */
1123
static void cleanup(struct spi_device *spi)
1124
{
1125
	struct chip_data *chip = spi_get_ctldata(spi);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144

	kfree(chip);
}

static inline int init_queue(struct driver_data *drv_data)
{
	INIT_LIST_HEAD(&drv_data->queue);
	spin_lock_init(&drv_data->lock);

	drv_data->run = QUEUE_STOPPED;
	drv_data->busy = 0;

	/* init transfer tasklet */
	tasklet_init(&drv_data->pump_transfers,
		     pump_transfers, (unsigned long)drv_data);

	/* init messages workqueue */
	INIT_WORK(&drv_data->pump_messages, pump_messages);
	drv_data->workqueue =
T
Tony Jones 已提交
1145
	    create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
	if (drv_data->workqueue == NULL)
		return -EBUSY;

	return 0;
}

static inline int start_queue(struct driver_data *drv_data)
{
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -EBUSY;
	}

	drv_data->run = QUEUE_RUNNING;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	spin_unlock_irqrestore(&drv_data->lock, flags);

	queue_work(drv_data->workqueue, &drv_data->pump_messages);

	return 0;
}

static inline int stop_queue(struct driver_data *drv_data)
{
	unsigned long flags;
	unsigned limit = 500;
	int status = 0;

	spin_lock_irqsave(&drv_data->lock, flags);

	/*
	 * This is a bit lame, but is optimized for the common execution path.
	 * A wait_queue on the drv_data->busy could be used, but then the common
	 * execution path (pump_messages) would be required to call wake_up or
	 * friends on every SPI message. Do this instead
	 */
	drv_data->run = QUEUE_STOPPED;
	while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		msleep(10);
		spin_lock_irqsave(&drv_data->lock, flags);
	}

	if (!list_empty(&drv_data->queue) || drv_data->busy)
		status = -EBUSY;

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return status;
}

static inline int destroy_queue(struct driver_data *drv_data)
{
	int status;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	destroy_workqueue(drv_data->workqueue);

	return 0;
}

1216
static int setup_pin_mux(int action, int bus_num)
1217 1218
{

1219 1220 1221 1222 1223
	u16 pin_req[3][4] = {
		{P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
		{P_SPI1_SCK, P_SPI1_MISO, P_SPI1_MOSI, 0},
		{P_SPI2_SCK, P_SPI2_MISO, P_SPI2_MOSI, 0},
	};
1224 1225

	if (action) {
1226
		if (peripheral_request_list(pin_req[bus_num], DRV_NAME))
1227 1228
			return -EFAULT;
	} else {
1229
		peripheral_free_list(pin_req[bus_num]);
1230 1231 1232 1233 1234
	}

	return 0;
}

1235 1236 1237 1238 1239 1240
static int __init bfin5xx_spi_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct bfin5xx_spi_master *platform_info;
	struct spi_master *master;
	struct driver_data *drv_data = 0;
1241
	struct resource *res;
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	int status = 0;

	platform_info = dev->platform_data;

	/* Allocate master with space for drv_data */
	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
	if (!master) {
		dev_err(&pdev->dev, "can not alloc spi_master\n");
		return -ENOMEM;
	}
B
Bryan Wu 已提交
1252

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	drv_data = spi_master_get_devdata(master);
	drv_data->master = master;
	drv_data->master_info = platform_info;
	drv_data->pdev = pdev;

	master->bus_num = pdev->id;
	master->num_chipselect = platform_info->num_chipselect;
	master->cleanup = cleanup;
	master->setup = setup;
	master->transfer = transfer;

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "Cannot get IORESOURCE_MEM\n");
		status = -ENOENT;
		goto out_error_get_res;
	}

	spi_regs_base = (u32) ioremap(res->start, (res->end - res->start)+1);
	if (!spi_regs_base) {
		dev_err(dev, "Cannot map IO\n");
		status = -ENXIO;
		goto out_error_ioremap;
	}

	spi_dma_ch = platform_get_irq(pdev, 0);
	if (spi_dma_ch < 0) {
		dev_err(dev, "No DMA channel specified\n");
		status = -ENOENT;
		goto out_error_no_dma_ch;
	}

1286 1287 1288
	/* Initial and start queue */
	status = init_queue(drv_data);
	if (status != 0) {
1289
		dev_err(dev, "problem initializing queue\n");
1290 1291
		goto out_error_queue_alloc;
	}
1292

1293 1294
	status = start_queue(drv_data);
	if (status != 0) {
1295
		dev_err(dev, "problem starting queue\n");
1296 1297 1298 1299 1300 1301 1302
		goto out_error_queue_alloc;
	}

	/* Register with the SPI framework */
	platform_set_drvdata(pdev, drv_data);
	status = spi_register_master(master);
	if (status != 0) {
1303
		dev_err(dev, "problem registering spi master\n");
1304 1305
		goto out_error_queue_alloc;
	}
1306

1307 1308 1309 1310 1311
	if (setup_pin_mux(1, master->bus_num)) {
		dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
		goto out_error;
	}

1312 1313
	dev_info(dev, "%s, Version %s, regs_base @ 0x%08x\n",
		DRV_DESC, DRV_VERSION, spi_regs_base);
1314 1315
	return status;

1316
out_error_queue_alloc:
1317
	destroy_queue(drv_data);
1318 1319 1320 1321
out_error_no_dma_ch:
	iounmap((void *) spi_regs_base);
out_error_ioremap:
out_error_get_res:
1322
out_error:
1323
	spi_master_put(master);
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	return status;
}

/* stop hardware and remove the driver */
static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	if (!drv_data)
		return 0;

	/* Remove the queue */
	status = destroy_queue(drv_data);
	if (status != 0)
		return status;

	/* Disable the SSP at the peripheral and SOC level */
	bfin_spi_disable(drv_data);

	/* Release DMA */
	if (drv_data->master_info->enable_dma) {
1347 1348
		if (dma_channel_active(spi_dma_ch))
			free_dma(spi_dma_ch);
1349 1350 1351 1352 1353
	}

	/* Disconnect from the SPI framework */
	spi_unregister_master(drv_data->master);

1354
	setup_pin_mux(0, drv_data->master->bus_num);
1355

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	/* Prevent double remove */
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	/* stop hardware */
	bfin_spi_disable(drv_data);

	return 0;
}

static int bfin5xx_spi_resume(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	/* Enable the SPI interface */
	bfin_spi_enable(drv_data);

	/* Start the queue running */
	status = start_queue(drv_data);
	if (status != 0) {
		dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
		return status;
	}

	return 0;
}
#else
#define bfin5xx_spi_suspend NULL
#define bfin5xx_spi_resume NULL
#endif				/* CONFIG_PM */

1400
MODULE_ALIAS("bfin-spi-master");	/* for platform bus hotplug */
1401
static struct platform_driver bfin5xx_spi_driver = {
1402
	.driver	= {
1403
		.name	= DRV_NAME,
1404 1405 1406 1407 1408
		.owner	= THIS_MODULE,
	},
	.suspend	= bfin5xx_spi_suspend,
	.resume		= bfin5xx_spi_resume,
	.remove		= __devexit_p(bfin5xx_spi_remove),
1409 1410 1411 1412
};

static int __init bfin5xx_spi_init(void)
{
1413
	return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
1414 1415 1416 1417 1418 1419 1420 1421
}
module_init(bfin5xx_spi_init);

static void __exit bfin5xx_spi_exit(void)
{
	platform_driver_unregister(&bfin5xx_spi_driver);
}
module_exit(bfin5xx_spi_exit);