spi_bfin5xx.c 36.9 KB
Newer Older
1
/*
B
Bryan Wu 已提交
2 3 4 5 6
 * File:	drivers/spi/bfin5xx_spi.c
 * Maintainer:
 *		Bryan Wu <bryan.wu@analog.com>
 * Original Author:
 *		Luke Yang (Analog Devices Inc.)
7
 *
B
Bryan Wu 已提交
8 9 10
 * Created:	March. 10th 2006
 * Description:	SPI controller driver for Blackfin BF5xx
 * Bugs:	Enter bugs at http://blackfin.uclinux.org/
11 12 13 14
 *
 * Modified:
 *	March 10, 2006  bfin5xx_spi.c Created. (Luke Yang)
 *      August 7, 2006  added full duplex mode (Axel Weiss & Luke Yang)
B
Bryan Wu 已提交
15
 *      July  17, 2007  add support for BF54x SPI0 controller (Bryan Wu)
16 17
 *      July  30, 2007  add platfrom_resource interface to support multi-port
 *                      SPI controller (Bryan Wu)
18
 *
B
Bryan Wu 已提交
19
 * Copyright 2004-2007 Analog Devices Inc.
20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This program is free software ;  you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation ;  either version 2, or (at your option)
 * any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY ;  without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program ;  see the file COPYING.
 * If not, write to the Free Software Foundation,
 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
 */

#include <linux/init.h>
#include <linux/module.h>
B
Bryan Wu 已提交
39
#include <linux/delay.h>
40
#include <linux/device.h>
B
Bryan Wu 已提交
41
#include <linux/io.h>
42
#include <linux/ioport.h>
B
Bryan Wu 已提交
43
#include <linux/irq.h>
44 45 46 47 48 49 50 51
#include <linux/errno.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/spi/spi.h>
#include <linux/workqueue.h>

#include <asm/dma.h>
B
Bryan Wu 已提交
52
#include <asm/portmux.h>
53 54
#include <asm/bfin5xx_spi.h>

55 56 57 58 59 60 61
#define DRV_NAME	"bfin-spi"
#define DRV_AUTHOR	"Bryan Wu, Luke Yang"
#define DRV_DESC	"Blackfin BF5xx on-chip SPI Contoller Driver"
#define DRV_VERSION	"1.0"

MODULE_AUTHOR(DRV_AUTHOR);
MODULE_DESCRIPTION(DRV_DESC);
62 63
MODULE_LICENSE("GPL");

64
#define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
65

66 67 68 69 70 71
#define START_STATE	((void *)0)
#define RUNNING_STATE	((void *)1)
#define DONE_STATE	((void *)2)
#define ERROR_STATE	((void *)-1)
#define QUEUE_RUNNING	0
#define QUEUE_STOPPED	1
72 73 74 75 76 77 78 79

struct driver_data {
	/* Driver model hookup */
	struct platform_device *pdev;

	/* SPI framework hookup */
	struct spi_master *master;

80 81 82
	/* Regs base of SPI controller */
	u32 regs_base;

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	/* BFIN hookup */
	struct bfin5xx_spi_master *master_info;

	/* Driver message queue */
	struct workqueue_struct *workqueue;
	struct work_struct pump_messages;
	spinlock_t lock;
	struct list_head queue;
	int busy;
	int run;

	/* Message Transfer pump */
	struct tasklet_struct pump_transfers;

	/* Current message transfer state info */
	struct spi_message *cur_msg;
	struct spi_transfer *cur_transfer;
	struct chip_data *cur_chip;
	size_t len_in_bytes;
	size_t len;
	void *tx;
	void *tx_end;
	void *rx;
	void *rx_end;
107 108 109

	/* DMA stuffs */
	int dma_channel;
110
	int dma_mapped;
111
	int dma_requested;
112 113
	dma_addr_t rx_dma;
	dma_addr_t tx_dma;
114

115 116 117
	size_t rx_map_len;
	size_t tx_map_len;
	u8 n_bytes;
118
	int cs_change;
119 120 121 122 123 124 125 126 127 128 129 130
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

struct chip_data {
	u16 ctl_reg;
	u16 baud;
	u16 flag;

	u8 chip_select_num;
	u8 n_bytes;
131
	u8 width;		/* 0 or 1 */
132 133 134
	u8 enable_dma;
	u8 bits_per_word;	/* 8 or 16 */
	u8 cs_change_per_word;
135
	u16 cs_chg_udelay;	/* Some devices require > 255usec delay */
136 137 138 139 140
	void (*write) (struct driver_data *);
	void (*read) (struct driver_data *);
	void (*duplex) (struct driver_data *);
};

141 142 143 144 145 146 147 148 149 150 151 152 153 154
#define DEFINE_SPI_REG(reg, off) \
static inline u16 read_##reg(struct driver_data *drv_data) \
	{ return bfin_read16(drv_data->regs_base + off); } \
static inline void write_##reg(struct driver_data *drv_data, u16 v) \
	{ bfin_write16(drv_data->regs_base + off, v); }

DEFINE_SPI_REG(CTRL, 0x00)
DEFINE_SPI_REG(FLAG, 0x04)
DEFINE_SPI_REG(STAT, 0x08)
DEFINE_SPI_REG(TDBR, 0x0C)
DEFINE_SPI_REG(RDBR, 0x10)
DEFINE_SPI_REG(BAUD, 0x14)
DEFINE_SPI_REG(SHAW, 0x18)

155
static void bfin_spi_enable(struct driver_data *drv_data)
156 157 158
{
	u16 cr;

159 160
	cr = read_CTRL(drv_data);
	write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
161 162
}

163
static void bfin_spi_disable(struct driver_data *drv_data)
164 165 166
{
	u16 cr;

167 168
	cr = read_CTRL(drv_data);
	write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
}

/* Caculate the SPI_BAUD register value based on input HZ */
static u16 hz_to_spi_baud(u32 speed_hz)
{
	u_long sclk = get_sclk();
	u16 spi_baud = (sclk / (2 * speed_hz));

	if ((sclk % (2 * speed_hz)) > 0)
		spi_baud++;

	return spi_baud;
}

static int flush(struct driver_data *drv_data)
{
	unsigned long limit = loops_per_jiffy << 1;

	/* wait for stop and clear stat */
188
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
189 190
		continue;

191
	write_STAT(drv_data, BIT_STAT_CLR);
192 193 194 195

	return limit;
}

196
/* Chip select operation functions for cs_change flag */
197
static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
198
{
199
	u16 flag = read_FLAG(drv_data);
200 201 202 203

	flag |= chip->flag;
	flag &= ~(chip->flag << 8);

204
	write_FLAG(drv_data, flag);
205 206
}

207
static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
208
{
209
	u16 flag = read_FLAG(drv_data);
210 211 212

	flag |= (chip->flag << 8);

213
	write_FLAG(drv_data, flag);
214 215 216 217

	/* Move delay here for consistency */
	if (chip->cs_chg_udelay)
		udelay(chip->cs_chg_udelay);
218 219
}

220
#define MAX_SPI_SSEL	7
B
Bryan Wu 已提交
221

222
/* stop controller and re-config current chip*/
B
Bryan Wu 已提交
223
static int restore_state(struct driver_data *drv_data)
224 225
{
	struct chip_data *chip = drv_data->cur_chip;
B
Bryan Wu 已提交
226
	int ret = 0;
227

228
	/* Clear status and disable clock */
229
	write_STAT(drv_data, BIT_STAT_CLR);
230
	bfin_spi_disable(drv_data);
231
	dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
232

B
Bryan Wu 已提交
233
	/* Load the registers */
234
	write_BAUD(drv_data, chip->baud);
235 236
	chip->ctl_reg &= (~BIT_CTL_TIMOD);
	chip->ctl_reg |= (chip->width << 8);
237
	write_CTRL(drv_data, chip->ctl_reg);
238 239

	bfin_spi_enable(drv_data);
240
	cs_active(drv_data, chip);
B
Bryan Wu 已提交
241 242 243 244 245 246 247

	if (ret)
		dev_dbg(&drv_data->pdev->dev,
			": request chip select number %d failed\n",
			chip->chip_select_num);

	return ret;
248 249 250
}

/* used to kick off transfer in rx mode */
251
static unsigned short dummy_read(struct driver_data *drv_data)
252 253
{
	unsigned short tmp;
254
	tmp = read_RDBR(drv_data);
255 256 257 258 259 260 261 262
	return tmp;
}

static void null_writer(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;

	while (drv_data->tx < drv_data->tx_end) {
263 264
		write_TDBR(drv_data, 0);
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
265 266 267 268 269 270 271 272
			continue;
		drv_data->tx += n_bytes;
	}
}

static void null_reader(struct driver_data *drv_data)
{
	u8 n_bytes = drv_data->n_bytes;
273
	dummy_read(drv_data);
274 275

	while (drv_data->rx < drv_data->rx_end) {
276
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
277
			continue;
278
		dummy_read(drv_data);
279 280 281 282 283 284
		drv_data->rx += n_bytes;
	}
}

static void u8_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
285
	dev_dbg(&drv_data->pdev->dev,
286
		"cr8-s is 0x%x\n", read_STAT(drv_data));
287

S
Sonic Zhang 已提交
288
	/* poll for SPI completion before start */
289
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
290 291
		continue;

292
	while (drv_data->tx < drv_data->tx_end) {
293 294
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
295 296 297 298 299 300 301 302 303
			continue;
		++drv_data->tx;
	}
}

static void u8_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
304
	/* poll for SPI completion before start */
305
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
306 307
		continue;

308
	while (drv_data->tx < drv_data->tx_end) {
309
		cs_active(drv_data, chip);
310

311 312
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
313
			continue;
314

315
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
316

317 318 319 320 321 322
		++drv_data->tx;
	}
}

static void u8_reader(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
323
	dev_dbg(&drv_data->pdev->dev,
324
		"cr-8 is 0x%x\n", read_STAT(drv_data));
325

S
Sonic Zhang 已提交
326
	/* poll for SPI completion before start */
327
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
328 329
		continue;

330
	/* clear TDBR buffer before read(else it will be shifted out) */
331
	write_TDBR(drv_data, 0xFFFF);
332

333
	dummy_read(drv_data);
334

335
	while (drv_data->rx < drv_data->rx_end - 1) {
336
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
337
			continue;
338
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
339 340 341
		++drv_data->rx;
	}

342
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
343
		continue;
344
	*(u8 *) (drv_data->rx) = read_SHAW(drv_data);
345 346 347 348 349 350 351
	++drv_data->rx;
}

static void u8_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
352
	/* poll for SPI completion before start */
353
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
354 355
		continue;

356
	/* clear TDBR buffer before read(else it will be shifted out) */
357
	write_TDBR(drv_data, 0xFFFF);
358

359 360
	cs_active(drv_data, chip);
	dummy_read(drv_data);
361 362

	while (drv_data->rx < drv_data->rx_end - 1) {
363
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
364

365
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
366
			continue;
367 368
		cs_active(drv_data, chip);
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
369 370
		++drv_data->rx;
	}
371
	cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
372

373
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
374
		continue;
375
	*(u8 *) (drv_data->rx) = read_SHAW(drv_data);
376
	++drv_data->rx;
377 378 379 380
}

static void u8_duplex(struct driver_data *drv_data)
{
S
Sonic Zhang 已提交
381
	/* poll for SPI completion before start */
382
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
383 384
		continue;

385 386
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->rx < drv_data->rx_end) {
387 388
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
389
			continue;
390
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
391
			continue;
392
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
393 394 395 396 397 398 399 400 401
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u8_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
402
	/* poll for SPI completion before start */
403
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
404 405
		continue;

406
	while (drv_data->rx < drv_data->rx_end) {
407
		cs_active(drv_data, chip);
B
Bryan Wu 已提交
408

409 410
		write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
411
			continue;
412
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
413
			continue;
414
		*(u8 *) (drv_data->rx) = read_RDBR(drv_data);
415

416
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
417

418 419 420 421 422 423 424
		++drv_data->rx;
		++drv_data->tx;
	}
}

static void u16_writer(struct driver_data *drv_data)
{
B
Bryan Wu 已提交
425
	dev_dbg(&drv_data->pdev->dev,
426
		"cr16 is 0x%x\n", read_STAT(drv_data));
427

S
Sonic Zhang 已提交
428
	/* poll for SPI completion before start */
429
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
430 431
		continue;

432
	while (drv_data->tx < drv_data->tx_end) {
433 434
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
435 436 437 438 439 440 441 442 443
			continue;
		drv_data->tx += 2;
	}
}

static void u16_cs_chg_writer(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
444
	/* poll for SPI completion before start */
445
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
446 447
		continue;

448
	while (drv_data->tx < drv_data->tx_end) {
449
		cs_active(drv_data, chip);
450

451 452
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while ((read_STAT(drv_data) & BIT_STAT_TXS))
453
			continue;
454

455
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
456

457 458 459 460 461 462
		drv_data->tx += 2;
	}
}

static void u16_reader(struct driver_data *drv_data)
{
463
	dev_dbg(&drv_data->pdev->dev,
464
		"cr-16 is 0x%x\n", read_STAT(drv_data));
465

S
Sonic Zhang 已提交
466
	/* poll for SPI completion before start */
467
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
468 469
		continue;

470
	/* clear TDBR buffer before read(else it will be shifted out) */
471
	write_TDBR(drv_data, 0xFFFF);
472

473
	dummy_read(drv_data);
474 475

	while (drv_data->rx < (drv_data->rx_end - 2)) {
476
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
477
			continue;
478
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
479 480 481
		drv_data->rx += 2;
	}

482
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
483
		continue;
484
	*(u16 *) (drv_data->rx) = read_SHAW(drv_data);
485 486 487 488 489 490 491
	drv_data->rx += 2;
}

static void u16_cs_chg_reader(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
492
	/* poll for SPI completion before start */
493
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
494 495
		continue;

496
	/* clear TDBR buffer before read(else it will be shifted out) */
497
	write_TDBR(drv_data, 0xFFFF);
498

499 500
	cs_active(drv_data, chip);
	dummy_read(drv_data);
501

502
	while (drv_data->rx < drv_data->rx_end - 2) {
503
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
504

505
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
506
			continue;
507 508
		cs_active(drv_data, chip);
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
509 510
		drv_data->rx += 2;
	}
511
	cs_deactive(drv_data, chip);
512

513
	while (!(read_STAT(drv_data) & BIT_STAT_RXS))
514
		continue;
515
	*(u16 *) (drv_data->rx) = read_SHAW(drv_data);
516
	drv_data->rx += 2;
517 518 519 520
}

static void u16_duplex(struct driver_data *drv_data)
{
S
Sonic Zhang 已提交
521
	/* poll for SPI completion before start */
522
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
523 524
		continue;

525 526
	/* in duplex mode, clk is triggered by writing of TDBR */
	while (drv_data->tx < drv_data->tx_end) {
527 528
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
529
			continue;
530
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
531
			continue;
532
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
533 534 535 536 537 538 539 540 541
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

static void u16_cs_chg_duplex(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

S
Sonic Zhang 已提交
542
	/* poll for SPI completion before start */
543
	while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
544 545
		continue;

546
	while (drv_data->tx < drv_data->tx_end) {
547
		cs_active(drv_data, chip);
548

549 550
		write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
		while (read_STAT(drv_data) & BIT_STAT_TXS)
551
			continue;
552
		while (!(read_STAT(drv_data) & BIT_STAT_RXS))
553
			continue;
554
		*(u16 *) (drv_data->rx) = read_RDBR(drv_data);
555

556
		cs_deactive(drv_data, chip);
B
Bryan Wu 已提交
557

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
		drv_data->rx += 2;
		drv_data->tx += 2;
	}
}

/* test if ther is more transfer to be done */
static void *next_transfer(struct driver_data *drv_data)
{
	struct spi_message *msg = drv_data->cur_msg;
	struct spi_transfer *trans = drv_data->cur_transfer;

	/* Move to next transfer */
	if (trans->transfer_list.next != &msg->transfers) {
		drv_data->cur_transfer =
		    list_entry(trans->transfer_list.next,
			       struct spi_transfer, transfer_list);
		return RUNNING_STATE;
	} else
		return DONE_STATE;
}

/*
 * caller already set message->status;
 * dma and pio irqs are blocked give finished message back
 */
static void giveback(struct driver_data *drv_data)
{
585
	struct chip_data *chip = drv_data->cur_chip;
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
	struct spi_transfer *last_transfer;
	unsigned long flags;
	struct spi_message *msg;

	spin_lock_irqsave(&drv_data->lock, flags);
	msg = drv_data->cur_msg;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	queue_work(drv_data->workqueue, &drv_data->pump_messages);
	spin_unlock_irqrestore(&drv_data->lock, flags);

	last_transfer = list_entry(msg->transfers.prev,
				   struct spi_transfer, transfer_list);

	msg->state = NULL;

	/* disable chip select signal. And not stop spi in autobuffer mode */
	if (drv_data->tx_dma != 0xFFFF) {
605
		cs_deactive(drv_data, chip);
606 607 608
		bfin_spi_disable(drv_data);
	}

609
	if (!drv_data->cs_change)
610
		cs_deactive(drv_data, chip);
611

612 613 614 615
	if (msg->complete)
		msg->complete(msg->context);
}

616
static irqreturn_t dma_irq_handler(int irq, void *dev_id)
617 618
{
	struct driver_data *drv_data = (struct driver_data *)dev_id;
619
	struct chip_data *chip = drv_data->cur_chip;
620
	struct spi_message *msg = drv_data->cur_msg;
621

622
	dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
623
	clear_dma_irqstat(drv_data->dma_channel);
624

625
	/* Wait for DMA to complete */
626
	while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
627 628
		continue;

629
	/*
630 631 632 633
	 * wait for the last transaction shifted out.  HRM states:
	 * at this point there may still be data in the SPI DMA FIFO waiting
	 * to be transmitted ... software needs to poll TXS in the SPI_STAT
	 * register until it goes low for 2 successive reads
634 635
	 */
	if (drv_data->tx != NULL) {
636 637
		while ((read_STAT(drv_data) & TXS) ||
		       (read_STAT(drv_data) & TXS))
638 639 640
			continue;
	}

641
	while (!(read_STAT(drv_data) & SPIF))
642 643 644 645
		continue;

	msg->actual_length += drv_data->len_in_bytes;

646
	if (drv_data->cs_change)
647
		cs_deactive(drv_data, chip);
648

649 650 651 652 653 654 655
	/* Move to next transfer */
	msg->state = next_transfer(drv_data);

	/* Schedule transfer tasklet */
	tasklet_schedule(&drv_data->pump_transfers);

	/* free the irq handler before next transfer */
656 657
	dev_dbg(&drv_data->pdev->dev,
		"disable dma channel irq%d\n",
658 659
		drv_data->dma_channel);
	dma_disable_irq(drv_data->dma_channel);
660 661 662 663 664 665 666 667 668 669 670

	return IRQ_HANDLED;
}

static void pump_transfers(unsigned long data)
{
	struct driver_data *drv_data = (struct driver_data *)data;
	struct spi_message *message = NULL;
	struct spi_transfer *transfer = NULL;
	struct spi_transfer *previous = NULL;
	struct chip_data *chip = NULL;
671 672
	u8 width;
	u16 cr, dma_width, dma_config;
673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	u32 tranf_success = 1;

	/* Get current state information */
	message = drv_data->cur_msg;
	transfer = drv_data->cur_transfer;
	chip = drv_data->cur_chip;
	/*
	 * if msg is error or done, report it back using complete() callback
	 */

	 /* Handle for abort */
	if (message->state == ERROR_STATE) {
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	/* Handle end of message */
	if (message->state == DONE_STATE) {
		message->status = 0;
		giveback(drv_data);
		return;
	}

	/* Delay if requested at end of transfer */
	if (message->state == RUNNING_STATE) {
		previous = list_entry(transfer->transfer_list.prev,
				      struct spi_transfer, transfer_list);
		if (previous->delay_usecs)
			udelay(previous->delay_usecs);
	}

	/* Setup the transfer state based on the type of transfer */
	if (flush(drv_data) == 0) {
		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
		message->status = -EIO;
		giveback(drv_data);
		return;
	}

	if (transfer->tx_buf != NULL) {
		drv_data->tx = (void *)transfer->tx_buf;
		drv_data->tx_end = drv_data->tx + transfer->len;
716 717
		dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
			transfer->tx_buf, drv_data->tx_end);
718 719 720 721 722 723 724
	} else {
		drv_data->tx = NULL;
	}

	if (transfer->rx_buf != NULL) {
		drv_data->rx = transfer->rx_buf;
		drv_data->rx_end = drv_data->rx + transfer->len;
725 726
		dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
			transfer->rx_buf, drv_data->rx_end);
727 728 729 730 731 732 733
	} else {
		drv_data->rx = NULL;
	}

	drv_data->rx_dma = transfer->rx_dma;
	drv_data->tx_dma = transfer->tx_dma;
	drv_data->len_in_bytes = transfer->len;
734
	drv_data->cs_change = transfer->cs_change;
735 736 737 738 739 740 741 742 743 744

	width = chip->width;
	if (width == CFG_SPI_WORDSIZE16) {
		drv_data->len = (transfer->len) >> 1;
	} else {
		drv_data->len = transfer->len;
	}
	drv_data->write = drv_data->tx ? chip->write : null_writer;
	drv_data->read = drv_data->rx ? chip->read : null_reader;
	drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
B
Bryan Wu 已提交
745 746 747
	dev_dbg(&drv_data->pdev->dev, "transfer: ",
		"drv_data->write is %p, chip->write is %p, null_wr is %p\n",
		drv_data->write, chip->write, null_writer);
748 749 750 751 752

	/* speed and width has been set on per message */
	message->state = RUNNING_STATE;
	dma_config = 0;

753 754 755
	write_STAT(drv_data, BIT_STAT_CLR);
	cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
	cs_active(drv_data, chip);
756

757 758 759
	dev_dbg(&drv_data->pdev->dev,
		"now pumping a transfer: width is %d, len is %d\n",
		width, transfer->len);
760 761 762 763 764 765 766 767

	/*
	 * Try to map dma buffer and do a dma transfer if
	 * successful use different way to r/w according to
	 * drv_data->cur_chip->enable_dma
	 */
	if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {

768 769
		disable_dma(drv_data->dma_channel);
		clear_dma_irqstat(drv_data->dma_channel);
770
		bfin_spi_disable(drv_data);
771 772

		/* config dma channel */
773
		dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
774
		if (width == CFG_SPI_WORDSIZE16) {
775 776
			set_dma_x_count(drv_data->dma_channel, drv_data->len);
			set_dma_x_modify(drv_data->dma_channel, 2);
777 778
			dma_width = WDSIZE_16;
		} else {
779 780
			set_dma_x_count(drv_data->dma_channel, drv_data->len);
			set_dma_x_modify(drv_data->dma_channel, 1);
781 782 783
			dma_width = WDSIZE_8;
		}

S
Sonic Zhang 已提交
784
		/* poll for SPI completion before start */
785
		while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
S
Sonic Zhang 已提交
786 787
			continue;

788 789
		/* dirty hack for autobuffer DMA mode */
		if (drv_data->tx_dma == 0xFFFF) {
790 791
			dev_dbg(&drv_data->pdev->dev,
				"doing autobuffer DMA out.\n");
792 793 794 795

			/* no irq in autobuffer mode */
			dma_config =
			    (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
796 797
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
798
					(unsigned long)drv_data->tx);
799
			enable_dma(drv_data->dma_channel);
800

801 802 803 804 805 806 807
			/* start SPI transfer */
			write_CTRL(drv_data,
				(cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));

			/* just return here, there can only be one transfer
			 * in this mode
			 */
808 809 810 811 812 813 814 815
			message->status = 0;
			giveback(drv_data);
			return;
		}

		/* In dma mode, rx or tx must be NULL in one transfer */
		if (drv_data->rx != NULL) {
			/* set transfer mode, and enable SPI */
816
			dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
817 818

			/* clear tx reg soformer data is not shifted out */
819
			write_TDBR(drv_data, 0xFFFF);
820

821
			set_dma_x_count(drv_data->dma_channel, drv_data->len);
822 823

			/* start dma */
824
			dma_enable_irq(drv_data->dma_channel);
825
			dma_config = (WNR | RESTART | dma_width | DI_EN);
826 827
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
828
					(unsigned long)drv_data->rx);
829
			enable_dma(drv_data->dma_channel);
830

831 832 833 834
			/* start SPI transfer */
			write_CTRL(drv_data,
				(cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));

835
		} else if (drv_data->tx != NULL) {
836
			dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
837 838

			/* start dma */
839
			dma_enable_irq(drv_data->dma_channel);
840
			dma_config = (RESTART | dma_width | DI_EN);
841 842
			set_dma_config(drv_data->dma_channel, dma_config);
			set_dma_start_addr(drv_data->dma_channel,
843
					(unsigned long)drv_data->tx);
844
			enable_dma(drv_data->dma_channel);
845 846 847 848

			/* start SPI transfer */
			write_CTRL(drv_data,
				(cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
849 850 851
		}
	} else {
		/* IO mode write then read */
852
		dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
853 854 855 856 857

		if (drv_data->tx != NULL && drv_data->rx != NULL) {
			/* full duplex mode */
			BUG_ON((drv_data->tx_end - drv_data->tx) !=
			       (drv_data->rx_end - drv_data->rx));
858 859
			dev_dbg(&drv_data->pdev->dev,
				"IO duplex: cr is 0x%x\n", cr);
860

861
			/* set SPI transfer mode */
862
			write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
863 864 865 866 867 868 869

			drv_data->duplex(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->tx != NULL) {
			/* write only half duplex */
B
Bryan Wu 已提交
870
			dev_dbg(&drv_data->pdev->dev,
871
				"IO write: cr is 0x%x\n", cr);
872

873
			/* set SPI transfer mode */
874
			write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
875 876 877 878 879 880 881

			drv_data->write(drv_data);

			if (drv_data->tx != drv_data->tx_end)
				tranf_success = 0;
		} else if (drv_data->rx != NULL) {
			/* read only half duplex */
B
Bryan Wu 已提交
882
			dev_dbg(&drv_data->pdev->dev,
883
				"IO read: cr is 0x%x\n", cr);
884

885
			/* set SPI transfer mode */
886
			write_CTRL(drv_data, (cr | CFG_SPI_READ));
887 888 889 890 891 892 893

			drv_data->read(drv_data);
			if (drv_data->rx != drv_data->rx_end)
				tranf_success = 0;
		}

		if (!tranf_success) {
B
Bryan Wu 已提交
894
			dev_dbg(&drv_data->pdev->dev,
895
				"IO write error!\n");
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
			message->state = ERROR_STATE;
		} else {
			/* Update total byte transfered */
			message->actual_length += drv_data->len;

			/* Move to next transfer of this msg */
			message->state = next_transfer(drv_data);
		}

		/* Schedule next transfer tasklet */
		tasklet_schedule(&drv_data->pump_transfers);

	}
}

/* pop a msg from queue and kick off real transfer */
static void pump_messages(struct work_struct *work)
{
B
Bryan Wu 已提交
914
	struct driver_data *drv_data;
915 916
	unsigned long flags;

B
Bryan Wu 已提交
917 918
	drv_data = container_of(work, struct driver_data, pump_messages);

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
	/* Lock queue and check for queue work */
	spin_lock_irqsave(&drv_data->lock, flags);
	if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
		/* pumper kicked off but no work to do */
		drv_data->busy = 0;
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Make sure we are not already running a message */
	if (drv_data->cur_msg) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	}

	/* Extract head of queue */
	drv_data->cur_msg = list_entry(drv_data->queue.next,
				       struct spi_message, queue);
B
Bryan Wu 已提交
937 938 939 940 941 942 943 944

	/* Setup the SSP using the per chip configuration */
	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
	if (restore_state(drv_data)) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return;
	};

945 946 947 948 949 950 951
	list_del_init(&drv_data->cur_msg->queue);

	/* Initial message state */
	drv_data->cur_msg->state = START_STATE;
	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
					    struct spi_transfer, transfer_list);

B
Bryan Wu 已提交
952 953 954 955
	dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
		"state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
		drv_data->cur_chip->baud, drv_data->cur_chip->flag,
		drv_data->cur_chip->ctl_reg);
B
Bryan Wu 已提交
956 957

	dev_dbg(&drv_data->pdev->dev,
958 959
		"the first transfer len is %d\n",
		drv_data->cur_transfer->len);
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987

	/* Mark as busy and launch transfers */
	tasklet_schedule(&drv_data->pump_transfers);

	drv_data->busy = 1;
	spin_unlock_irqrestore(&drv_data->lock, flags);
}

/*
 * got a msg to transfer, queue it in drv_data->queue.
 * And kick off message pumper
 */
static int transfer(struct spi_device *spi, struct spi_message *msg)
{
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_STOPPED) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -ESHUTDOWN;
	}

	msg->actual_length = 0;
	msg->status = -EINPROGRESS;
	msg->state = START_STATE;

988
	dev_dbg(&spi->dev, "adding an msg in transfer() \n");
989 990 991 992 993 994 995 996 997 998
	list_add_tail(&msg->queue, &drv_data->queue);

	if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
		queue_work(drv_data->workqueue, &drv_data->pump_messages);

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return 0;
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
#define MAX_SPI_SSEL	7

static u16 ssel[3][MAX_SPI_SSEL] = {
	{P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
	P_SPI0_SSEL4, P_SPI0_SSEL5,
	P_SPI0_SSEL6, P_SPI0_SSEL7},

	{P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
	P_SPI1_SSEL4, P_SPI1_SSEL5,
	P_SPI1_SSEL6, P_SPI1_SSEL7},

	{P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
	P_SPI2_SSEL4, P_SPI2_SSEL5,
	P_SPI2_SSEL6, P_SPI2_SSEL7},
};

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
/* first setup for new devices */
static int setup(struct spi_device *spi)
{
	struct bfin5xx_spi_chip *chip_info = NULL;
	struct chip_data *chip;
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	u8 spi_flg;

	/* Abort device setup if requested features are not supported */
	if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
		dev_err(&spi->dev, "requested mode not fully supported\n");
		return -EINVAL;
	}

	/* Zero (the default) here means 8 bits */
	if (!spi->bits_per_word)
		spi->bits_per_word = 8;

	if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
		return -EINVAL;

	/* Only alloc (or use chip_info) on first setup */
	chip = spi_get_ctldata(spi);
	if (chip == NULL) {
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
		if (!chip)
			return -ENOMEM;

		chip->enable_dma = 0;
		chip_info = spi->controller_data;
	}

	/* chip_info isn't always needed */
	if (chip_info) {
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
		/* Make sure people stop trying to set fields via ctl_reg
		 * when they should actually be using common SPI framework.
		 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
		 * Not sure if a user actually needs/uses any of these,
		 * but let's assume (for now) they do.
		 */
		if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
			dev_err(&spi->dev, "do not set bits in ctl_reg "
				"that the SPI framework manages\n");
			return -EINVAL;
		}

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
		chip->enable_dma = chip_info->enable_dma != 0
		    && drv_data->master_info->enable_dma;
		chip->ctl_reg = chip_info->ctl_reg;
		chip->bits_per_word = chip_info->bits_per_word;
		chip->cs_change_per_word = chip_info->cs_change_per_word;
		chip->cs_chg_udelay = chip_info->cs_chg_udelay;
	}

	/* translate common spi framework into our register */
	if (spi->mode & SPI_CPOL)
		chip->ctl_reg |= CPOL;
	if (spi->mode & SPI_CPHA)
		chip->ctl_reg |= CPHA;
	if (spi->mode & SPI_LSB_FIRST)
		chip->ctl_reg |= LSBF;
	/* we dont support running in slave mode (yet?) */
	chip->ctl_reg |= MSTR;

	/*
	 * if any one SPI chip is registered and wants DMA, request the
	 * DMA channel for it
	 */
1083
	if (chip->enable_dma && !drv_data->dma_requested) {
1084
		/* register dma irq handler */
1085
		if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
1086 1087
			dev_dbg(&spi->dev,
				"Unable to request BlackFin SPI DMA channel\n");
1088 1089
			return -ENODEV;
		}
1090 1091
		if (set_dma_callback(drv_data->dma_channel,
			(void *)dma_irq_handler, drv_data) < 0) {
1092
			dev_dbg(&spi->dev, "Unable to set dma callback\n");
1093 1094
			return -EPERM;
		}
1095 1096
		dma_disable_irq(drv_data->dma_channel);
		drv_data->dma_requested = 1;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	}

	/*
	 * Notice: for blackfin, the speed_hz is the value of register
	 * SPI_BAUD, not the real baudrate
	 */
	chip->baud = hz_to_spi_baud(spi->max_speed_hz);
	spi_flg = ~(1 << (spi->chip_select));
	chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
	chip->chip_select_num = spi->chip_select;

	switch (chip->bits_per_word) {
	case 8:
		chip->n_bytes = 1;
		chip->width = CFG_SPI_WORDSIZE8;
		chip->read = chip->cs_change_per_word ?
			u8_cs_chg_reader : u8_reader;
		chip->write = chip->cs_change_per_word ?
			u8_cs_chg_writer : u8_writer;
		chip->duplex = chip->cs_change_per_word ?
			u8_cs_chg_duplex : u8_duplex;
		break;

	case 16:
		chip->n_bytes = 2;
		chip->width = CFG_SPI_WORDSIZE16;
		chip->read = chip->cs_change_per_word ?
			u16_cs_chg_reader : u16_reader;
		chip->write = chip->cs_change_per_word ?
			u16_cs_chg_writer : u16_writer;
		chip->duplex = chip->cs_change_per_word ?
			u16_cs_chg_duplex : u16_duplex;
		break;

	default:
		dev_err(&spi->dev, "%d bits_per_word is not supported\n",
				chip->bits_per_word);
		kfree(chip);
		return -ENODEV;
	}

1138
	dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
1139
			spi->modalias, chip->width, chip->enable_dma);
1140
	dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
1141 1142 1143 1144
			chip->ctl_reg, chip->flag);

	spi_set_ctldata(spi, chip);

1145 1146 1147 1148 1149 1150
	dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
	if ((chip->chip_select_num > 0)
		&& (chip->chip_select_num <= spi->master->num_chipselect))
		peripheral_request(ssel[spi->master->bus_num]
			[chip->chip_select_num-1], DRV_NAME);

1151 1152
	cs_deactive(drv_data, chip);

1153 1154 1155 1156 1157 1158 1159
	return 0;
}

/*
 * callback for spi framework.
 * clean driver specific data
 */
1160
static void cleanup(struct spi_device *spi)
1161
{
1162
	struct chip_data *chip = spi_get_ctldata(spi);
1163

1164 1165 1166 1167 1168
	if ((chip->chip_select_num > 0)
		&& (chip->chip_select_num <= spi->master->num_chipselect))
		peripheral_free(ssel[spi->master->bus_num]
					[chip->chip_select_num-1]);

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	kfree(chip);
}

static inline int init_queue(struct driver_data *drv_data)
{
	INIT_LIST_HEAD(&drv_data->queue);
	spin_lock_init(&drv_data->lock);

	drv_data->run = QUEUE_STOPPED;
	drv_data->busy = 0;

	/* init transfer tasklet */
	tasklet_init(&drv_data->pump_transfers,
		     pump_transfers, (unsigned long)drv_data);

	/* init messages workqueue */
	INIT_WORK(&drv_data->pump_messages, pump_messages);
	drv_data->workqueue =
T
Tony Jones 已提交
1187
	    create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	if (drv_data->workqueue == NULL)
		return -EBUSY;

	return 0;
}

static inline int start_queue(struct driver_data *drv_data)
{
	unsigned long flags;

	spin_lock_irqsave(&drv_data->lock, flags);

	if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		return -EBUSY;
	}

	drv_data->run = QUEUE_RUNNING;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;
	drv_data->cur_chip = NULL;
	spin_unlock_irqrestore(&drv_data->lock, flags);

	queue_work(drv_data->workqueue, &drv_data->pump_messages);

	return 0;
}

static inline int stop_queue(struct driver_data *drv_data)
{
	unsigned long flags;
	unsigned limit = 500;
	int status = 0;

	spin_lock_irqsave(&drv_data->lock, flags);

	/*
	 * This is a bit lame, but is optimized for the common execution path.
	 * A wait_queue on the drv_data->busy could be used, but then the common
	 * execution path (pump_messages) would be required to call wake_up or
	 * friends on every SPI message. Do this instead
	 */
	drv_data->run = QUEUE_STOPPED;
	while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
		spin_unlock_irqrestore(&drv_data->lock, flags);
		msleep(10);
		spin_lock_irqsave(&drv_data->lock, flags);
	}

	if (!list_empty(&drv_data->queue) || drv_data->busy)
		status = -EBUSY;

	spin_unlock_irqrestore(&drv_data->lock, flags);

	return status;
}

static inline int destroy_queue(struct driver_data *drv_data)
{
	int status;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	destroy_workqueue(drv_data->workqueue);

	return 0;
}

1258
static int setup_pin_mux(int action, int bus_num)
1259 1260
{

1261 1262 1263 1264 1265
	u16 pin_req[3][4] = {
		{P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
		{P_SPI1_SCK, P_SPI1_MISO, P_SPI1_MOSI, 0},
		{P_SPI2_SCK, P_SPI2_MISO, P_SPI2_MOSI, 0},
	};
1266 1267

	if (action) {
1268
		if (peripheral_request_list(pin_req[bus_num], DRV_NAME))
1269 1270
			return -EFAULT;
	} else {
1271
		peripheral_free_list(pin_req[bus_num]);
1272 1273 1274 1275 1276
	}

	return 0;
}

1277 1278 1279 1280 1281 1282
static int __init bfin5xx_spi_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct bfin5xx_spi_master *platform_info;
	struct spi_master *master;
	struct driver_data *drv_data = 0;
1283
	struct resource *res;
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	int status = 0;

	platform_info = dev->platform_data;

	/* Allocate master with space for drv_data */
	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
	if (!master) {
		dev_err(&pdev->dev, "can not alloc spi_master\n");
		return -ENOMEM;
	}
B
Bryan Wu 已提交
1294

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
	drv_data = spi_master_get_devdata(master);
	drv_data->master = master;
	drv_data->master_info = platform_info;
	drv_data->pdev = pdev;

	master->bus_num = pdev->id;
	master->num_chipselect = platform_info->num_chipselect;
	master->cleanup = cleanup;
	master->setup = setup;
	master->transfer = transfer;

1306 1307 1308 1309 1310 1311 1312 1313
	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "Cannot get IORESOURCE_MEM\n");
		status = -ENOENT;
		goto out_error_get_res;
	}

1314 1315 1316
	drv_data->regs_base = (u32) ioremap(res->start,
					(res->end - res->start + 1));
	if (!drv_data->regs_base) {
1317 1318 1319 1320 1321
		dev_err(dev, "Cannot map IO\n");
		status = -ENXIO;
		goto out_error_ioremap;
	}

1322 1323
	drv_data->dma_channel = platform_get_irq(pdev, 0);
	if (drv_data->dma_channel < 0) {
1324 1325 1326 1327 1328
		dev_err(dev, "No DMA channel specified\n");
		status = -ENOENT;
		goto out_error_no_dma_ch;
	}

1329 1330 1331
	/* Initial and start queue */
	status = init_queue(drv_data);
	if (status != 0) {
1332
		dev_err(dev, "problem initializing queue\n");
1333 1334
		goto out_error_queue_alloc;
	}
1335

1336 1337
	status = start_queue(drv_data);
	if (status != 0) {
1338
		dev_err(dev, "problem starting queue\n");
1339 1340 1341 1342 1343 1344 1345
		goto out_error_queue_alloc;
	}

	/* Register with the SPI framework */
	platform_set_drvdata(pdev, drv_data);
	status = spi_register_master(master);
	if (status != 0) {
1346
		dev_err(dev, "problem registering spi master\n");
1347 1348
		goto out_error_queue_alloc;
	}
1349

1350 1351 1352 1353 1354
	if (setup_pin_mux(1, master->bus_num)) {
		dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
		goto out_error;
	}

1355 1356 1357
	dev_info(dev, "%s, Version %s, regs_base@0x%08x, dma channel@%d\n",
		DRV_DESC, DRV_VERSION, drv_data->regs_base,
		drv_data->dma_channel);
1358 1359
	return status;

1360
out_error_queue_alloc:
1361
	destroy_queue(drv_data);
1362
out_error_no_dma_ch:
1363
	iounmap((void *) drv_data->regs_base);
1364 1365
out_error_ioremap:
out_error_get_res:
1366
out_error:
1367
	spi_master_put(master);
1368

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	return status;
}

/* stop hardware and remove the driver */
static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	if (!drv_data)
		return 0;

	/* Remove the queue */
	status = destroy_queue(drv_data);
	if (status != 0)
		return status;

	/* Disable the SSP at the peripheral and SOC level */
	bfin_spi_disable(drv_data);

	/* Release DMA */
	if (drv_data->master_info->enable_dma) {
1391 1392
		if (dma_channel_active(drv_data->dma_channel))
			free_dma(drv_data->dma_channel);
1393 1394 1395 1396 1397
	}

	/* Disconnect from the SPI framework */
	spi_unregister_master(drv_data->master);

1398
	setup_pin_mux(0, drv_data->master->bus_num);
1399

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	/* Prevent double remove */
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	status = stop_queue(drv_data);
	if (status != 0)
		return status;

	/* stop hardware */
	bfin_spi_disable(drv_data);

	return 0;
}

static int bfin5xx_spi_resume(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
	int status = 0;

	/* Enable the SPI interface */
	bfin_spi_enable(drv_data);

	/* Start the queue running */
	status = start_queue(drv_data);
	if (status != 0) {
		dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
		return status;
	}

	return 0;
}
#else
#define bfin5xx_spi_suspend NULL
#define bfin5xx_spi_resume NULL
#endif				/* CONFIG_PM */

1444
MODULE_ALIAS("bfin-spi-master");	/* for platform bus hotplug */
1445
static struct platform_driver bfin5xx_spi_driver = {
1446
	.driver	= {
1447
		.name	= DRV_NAME,
1448 1449 1450 1451 1452
		.owner	= THIS_MODULE,
	},
	.suspend	= bfin5xx_spi_suspend,
	.resume		= bfin5xx_spi_resume,
	.remove		= __devexit_p(bfin5xx_spi_remove),
1453 1454 1455 1456
};

static int __init bfin5xx_spi_init(void)
{
1457
	return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
1458 1459 1460 1461 1462 1463 1464 1465
}
module_init(bfin5xx_spi_init);

static void __exit bfin5xx_spi_exit(void)
{
	platform_driver_unregister(&bfin5xx_spi_driver);
}
module_exit(bfin5xx_spi_exit);