i915_gem_context.c 28.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95
void i915_gem_context_free(struct kref *ctx_ref)
96
{
97
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
98
	int i;
99

100
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
101
	trace_i915_context_free(ctx);
102
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
103

104 105
	i915_ppgtt_put(ctx->ppgtt);

106 107 108 109 110 111 112
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
113
		if (ce->ring)
114
			intel_ring_free(ce->ring);
115

116
		__i915_gem_object_release_unless_active(ce->state->obj);
117 118
	}

119
	kfree(ctx->name);
120
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
121
	list_del(&ctx->link);
122 123

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
124 125 126
	kfree(ctx);
}

127 128
static void context_close(struct i915_gem_context *ctx)
{
129
	i915_gem_context_set_closed(ctx);
130 131 132 133 134 135
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

136 137 138 139 140 141 142 143 144 145 146
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
147
		i915_gem_retire_requests(dev_priv);
148 149 150 151 152 153 154 155 156 157
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

158 159
static u32 default_desc_template(const struct drm_i915_private *i915,
				 const struct i915_hw_ppgtt *ppgtt)
160
{
161
	u32 address_mode;
162 163
	u32 desc;

164
	desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
165

166 167 168 169 170 171
	address_mode = INTEL_LEGACY_32B_CONTEXT;
	if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
		address_mode = INTEL_LEGACY_64B_CONTEXT;
	desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;

	if (IS_GEN8(i915))
172 173 174 175 176 177 178 179 180 181
		desc |= GEN8_CTX_L3LLC_COHERENT;

	/* TODO: WaDisableLiteRestore when we start using semaphore
	 * signalling between Command Streamers
	 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
	 */

	return desc;
}

182
static struct i915_gem_context *
183
__create_hw_context(struct drm_i915_private *dev_priv,
184
		    struct drm_i915_file_private *file_priv)
185
{
186
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
187
	int ret;
188

189
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
190 191
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
192

193 194 195 196 197 198
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

199
	kref_init(&ctx->ref);
200
	list_add_tail(&ctx->link, &dev_priv->context_list);
201
	ctx->i915 = dev_priv;
202 203

	/* Default context will never have a file_priv */
204 205
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
206
		ret = idr_alloc(&file_priv->context_idr, ctx,
207
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
208 209
		if (ret < 0)
			goto err_out;
210 211
	}
	ctx->user_handle = ret;
212 213

	ctx->file_priv = file_priv;
214
	if (file_priv) {
215
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
216 217 218 219 220 221 222 223 224
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
225

226 227 228
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
229
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
230

231
	i915_gem_context_set_bannable(ctx);
232
	ctx->ring_size = 4 * PAGE_SIZE;
233 234
	ctx->desc_template =
		default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
235

236 237 238 239 240 241 242
	/* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
	 * present or not in use we still need a small bias as ring wraparound
	 * at offset 0 sometimes hangs. No idea why.
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
		ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
	else
243
		ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
244

245
	return ctx;
246

247 248 249
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
250
err_out:
251
	context_close(ctx);
252
	return ERR_PTR(ret);
253 254
}

255 256 257 258 259 260 261
static void __destroy_hw_context(struct i915_gem_context *ctx,
				 struct drm_i915_file_private *file_priv)
{
	idr_remove(&file_priv->context_idr, ctx->user_handle);
	context_close(ctx);
}

262 263 264 265 266
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
267
static struct i915_gem_context *
268
i915_gem_create_context(struct drm_i915_private *dev_priv,
269
			struct drm_i915_file_private *file_priv)
270
{
271
	struct i915_gem_context *ctx;
272

273
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
274

275
	ctx = __create_hw_context(dev_priv, file_priv);
276
	if (IS_ERR(ctx))
277
		return ctx;
278

279
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
280
		struct i915_hw_ppgtt *ppgtt;
281

282
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
283
		if (IS_ERR(ppgtt)) {
284 285
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
286
			__destroy_hw_context(ctx, file_priv);
287
			return ERR_CAST(ppgtt);
288 289 290
		}

		ctx->ppgtt = ppgtt;
291
		ctx->desc_template = default_desc_template(dev_priv, ppgtt);
292
	}
293

294 295
	trace_i915_context_create(ctx);

296
	return ctx;
297 298
}

299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

322
	ctx = __create_hw_context(to_i915(dev), NULL);
323 324 325
	if (IS_ERR(ctx))
		goto out;

326
	ctx->file_priv = ERR_PTR(-EBADF);
327 328 329
	i915_gem_context_set_closed(ctx); /* not user accessible */
	i915_gem_context_clear_bannable(ctx);
	i915_gem_context_set_force_single_submission(ctx);
330 331
	if (!i915.enable_guc_submission)
		ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
332 333

	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
334 335 336 337 338
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

339
int i915_gem_context_init(struct drm_i915_private *dev_priv)
340
{
341
	struct i915_gem_context *ctx;
342

343 344
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
345
	if (WARN_ON(dev_priv->kernel_context))
346
		return 0;
347

348 349
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
350 351 352 353 354 355
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

356 357 358 359
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

360
	ctx = i915_gem_create_context(dev_priv, NULL);
361 362 363 364
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
365 366
	}

367 368 369 370 371
	/* For easy recognisablity, we want the kernel context to be 0 and then
	 * all user contexts will have non-zero hw_id.
	 */
	GEM_BUG_ON(ctx->hw_id);

372
	i915_gem_context_clear_bannable(ctx);
373
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
374
	dev_priv->kernel_context = ctx;
375

376 377
	GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));

378
	DRM_DEBUG_DRIVER("%s context support initialized\n",
379 380
			 dev_priv->engine[RCS]->context_size ? "logical" :
			 "fake");
381
	return 0;
382 383
}

384 385 386
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
387
	enum intel_engine_id id;
388

389
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
390

391
	for_each_engine(engine, dev_priv, id) {
392 393 394 395 396 397 398
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
399 400
	}

401 402
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
403 404 405 406 407 408
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

409
			for_each_engine(engine, dev_priv, id)
410 411 412 413 414
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

415
		for_each_engine(engine, dev_priv, id) {
416 417 418 419 420 421
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
422 423
}

424
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
425
{
426
	struct i915_gem_context *dctx = dev_priv->kernel_context;
427

428
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
429

430 431
	GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));

432
	context_close(dctx);
433
	dev_priv->kernel_context = NULL;
434 435

	ida_destroy(&dev_priv->context_hw_ida);
436 437
}

438 439
static int context_idr_cleanup(int id, void *p, void *data)
{
440
	struct i915_gem_context *ctx = p;
441

442
	context_close(ctx);
443
	return 0;
444 445
}

446 447 448
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
449
	struct i915_gem_context *ctx;
450 451 452

	idr_init(&file_priv->context_idr);

453
	mutex_lock(&dev->struct_mutex);
454
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
455 456
	mutex_unlock(&dev->struct_mutex);

457 458
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

459
	if (IS_ERR(ctx)) {
460
		idr_destroy(&file_priv->context_idr);
461
		return PTR_ERR(ctx);
462 463
	}

464 465 466
	return 0;
}

467 468
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
469
	struct drm_i915_file_private *file_priv = file->driver_priv;
470

471 472
	lockdep_assert_held(&dev->struct_mutex);

473
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
474 475 476
	idr_destroy(&file_priv->context_idr);
}

477
static inline int
478
mi_set_context(struct drm_i915_gem_request *req, u32 flags)
479
{
480
	struct drm_i915_private *dev_priv = req->i915;
481
	struct intel_engine_cs *engine = req->engine;
482
	enum intel_engine_id id;
483
	const int num_rings =
484 485
		/* Use an extended w/a on gen7 if signalling from other rings */
		(i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
486
		INTEL_INFO(dev_priv)->num_rings - 1 :
487
		0;
488
	int len;
489
	u32 *cs;
490

491
	flags |= MI_MM_SPACE_GTT;
492
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
493 494 495 496
		/* These flags are for resource streamer on HSW+ */
		flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
	else
		flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
497 498

	len = 4;
499
	if (INTEL_GEN(dev_priv) >= 7)
500
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
501

502 503 504
	cs = intel_ring_begin(req, len);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
505

506
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
507
	if (INTEL_GEN(dev_priv) >= 7) {
508
		*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
509 510 511
		if (num_rings) {
			struct intel_engine_cs *signaller;

512
			*cs++ = MI_LOAD_REGISTER_IMM(num_rings);
513
			for_each_engine(signaller, dev_priv, id) {
514
				if (signaller == engine)
515 516
					continue;

517 518 519 520
				*cs++ = i915_mmio_reg_offset(
					   RING_PSMI_CTL(signaller->mmio_base));
				*cs++ = _MASKED_BIT_ENABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
521 522 523
			}
		}
	}
524

525 526 527
	*cs++ = MI_NOOP;
	*cs++ = MI_SET_CONTEXT;
	*cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
528 529 530 531
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
532
	*cs++ = MI_NOOP;
533

534
	if (INTEL_GEN(dev_priv) >= 7) {
535 536
		if (num_rings) {
			struct intel_engine_cs *signaller;
537
			i915_reg_t last_reg = {}; /* keep gcc quiet */
538

539
			*cs++ = MI_LOAD_REGISTER_IMM(num_rings);
540
			for_each_engine(signaller, dev_priv, id) {
541
				if (signaller == engine)
542 543
					continue;

544
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
545 546 547
				*cs++ = i915_mmio_reg_offset(last_reg);
				*cs++ = _MASKED_BIT_DISABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
548
			}
549 550

			/* Insert a delay before the next switch! */
551 552 553 554
			*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
			*cs++ = i915_mmio_reg_offset(last_reg);
			*cs++ = i915_ggtt_offset(engine->scratch);
			*cs++ = MI_NOOP;
555
		}
556
		*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
557
	}
558

559
	intel_ring_advance(req, cs);
560

561
	return 0;
562 563
}

C
Chris Wilson 已提交
564
static int remap_l3(struct drm_i915_gem_request *req, int slice)
565
{
566 567
	u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
	int i;
568

569
	if (!remap_info)
570 571
		return 0;

572 573 574
	cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
575 576 577 578 579 580

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
581
	*cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
582
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
583 584
		*cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
		*cs++ = remap_info[i];
585
	}
586 587
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
588

589
	return 0;
590 591
}

592 593
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
594
				   struct i915_gem_context *to)
595
{
596 597 598
	if (to->remap_slice)
		return false;

599
	if (!to->engine[RCS].initialised)
600 601
		return false;

602
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
603
		return false;
604

605
	return to == engine->legacy_active_context;
606 607 608
}

static bool
609 610
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
611
		  struct i915_gem_context *to)
612
{
613
	if (!ppgtt)
614 615
		return false;

616
	/* Always load the ppgtt on first use */
617
	if (!engine->legacy_active_context)
618 619 620
		return true;

	/* Same context without new entries, skip */
621
	if (engine->legacy_active_context == to &&
622
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
623 624 625
		return false;

	if (engine->id != RCS)
626 627
		return true;

628
	if (INTEL_GEN(engine->i915) < 8)
629 630 631 632 633 634
		return true;

	return false;
}

static bool
635
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
636
		   struct i915_gem_context *to,
637
		   u32 hw_flags)
638
{
639
	if (!ppgtt)
640 641
		return false;

642
	if (!IS_GEN8(to->i915))
643 644
		return false;

B
Ben Widawsky 已提交
645
	if (hw_flags & MI_RESTORE_INHIBIT)
646 647 648 649 650
		return true;

	return false;
}

651
static int do_rcs_switch(struct drm_i915_gem_request *req)
652
{
653
	struct i915_gem_context *to = req->ctx;
654
	struct intel_engine_cs *engine = req->engine;
655
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
656
	struct i915_gem_context *from = engine->legacy_active_context;
657
	u32 hw_flags;
658
	int ret, i;
659

660 661
	GEM_BUG_ON(engine->id != RCS);

662
	if (skip_rcs_switch(ppgtt, engine, to))
663 664
		return 0;

665
	if (needs_pd_load_pre(ppgtt, engine, to)) {
666 667 668 669 670
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
671
		ret = ppgtt->switch_mm(ppgtt, req);
672
		if (ret)
673
			return ret;
674 675
	}

676
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
677 678 679 680
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
681
		hw_flags = MI_RESTORE_INHIBIT;
682
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
683 684 685
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
686

687 688
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
689
		if (ret)
690
			return ret;
691

692
		engine->legacy_active_context = to;
693 694
	}

695 696 697
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
698
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
699
		trace_switch_mm(engine, to);
700
		ret = ppgtt->switch_mm(ppgtt, req);
701 702 703 704 705 706 707 708 709
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

710 711
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
712 713 714 715 716

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
717
		ret = remap_l3(req, i);
718 719 720 721 722 723
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

724
	if (!to->engine[RCS].initialised) {
725 726
		if (engine->init_context) {
			ret = engine->init_context(req);
727
			if (ret)
728
				return ret;
729
		}
730
		to->engine[RCS].initialised = true;
731 732
	}

733 734 735 736 737
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
738
 * @req: request for which we'll execute the context switch
739 740 741
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
742
 * it will have a refcount > 1. This allows us to destroy the context abstract
743
 * object while letting the normal object tracking destroy the backing BO.
744 745 746 747
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
748
 */
749
int i915_switch_context(struct drm_i915_gem_request *req)
750
{
751
	struct intel_engine_cs *engine = req->engine;
752

753
	lockdep_assert_held(&req->i915->drm.struct_mutex);
754 755
	if (i915.enable_execlists)
		return 0;
756

757
	if (!req->ctx->engine[engine->id].state) {
758
		struct i915_gem_context *to = req->ctx;
759 760
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
761

762
		if (needs_pd_load_pre(ppgtt, engine, to)) {
763 764 765
			int ret;

			trace_switch_mm(engine, to);
766
			ret = ppgtt->switch_mm(ppgtt, req);
767 768 769
			if (ret)
				return ret;

770
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
771 772
		}

773
		return 0;
774
	}
775

776
	return do_rcs_switch(req);
777
}
778

779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
static bool engine_has_kernel_context(struct intel_engine_cs *engine)
{
	struct i915_gem_timeline *timeline;

	list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
		struct intel_timeline *tl;

		if (timeline == &engine->i915->gt.global_timeline)
			continue;

		tl = &timeline->engine[engine->id];
		if (i915_gem_active_peek(&tl->last_request,
					 &engine->i915->drm.struct_mutex))
			return false;
	}

	return (!engine->last_retired_context ||
		i915_gem_context_is_kernel(engine->last_retired_context));
}

799 800 801
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
802
	struct i915_gem_timeline *timeline;
803
	enum intel_engine_id id;
804

805 806
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

807 808
	i915_gem_retire_requests(dev_priv);

809
	for_each_engine(engine, dev_priv, id) {
810 811 812
		struct drm_i915_gem_request *req;
		int ret;

813 814 815
		if (engine_has_kernel_context(engine))
			continue;

816 817 818 819
		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

820 821 822 823 824 825 826 827 828 829 830 831 832 833
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

834
		ret = i915_switch_context(req);
835
		i915_add_request(req);
836 837 838 839 840 841 842
		if (ret)
			return ret;
	}

	return 0;
}

843 844 845 846 847
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

848 849 850
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
851
	struct drm_i915_private *dev_priv = to_i915(dev);
852 853
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
854
	struct i915_gem_context *ctx;
855 856
	int ret;

857
	if (!dev_priv->engine[RCS]->context_size)
858 859
		return -ENODEV;

860 861 862
	if (args->pad != 0)
		return -EINVAL;

863 864 865 866 867 868 869 870
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

871 872 873 874
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

875
	ctx = i915_gem_create_context(dev_priv, file_priv);
876
	mutex_unlock(&dev->struct_mutex);
877 878
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
879

880 881
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

882
	args->ctx_id = ctx->user_handle;
883
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
884

885
	return 0;
886 887 888 889 890 891 892
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
893
	struct i915_gem_context *ctx;
894 895
	int ret;

896 897 898
	if (args->pad != 0)
		return -EINVAL;

899
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
900
		return -ENOENT;
901

902 903 904 905
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

906
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
907
	if (IS_ERR(ctx)) {
908
		mutex_unlock(&dev->struct_mutex);
909
		return PTR_ERR(ctx);
910 911
	}

912
	__destroy_hw_context(ctx, file_priv);
913 914
	mutex_unlock(&dev->struct_mutex);

915
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
916 917
	return 0;
}
918 919 920 921 922 923

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
924
	struct i915_gem_context *ctx;
925 926 927 928 929 930
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

931
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
932 933 934 935 936 937 938 939
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
940
		ret = -EINVAL;
941
		break;
942 943 944
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
945 946 947 948 949 950
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
951
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
952
		break;
953
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
954
		args->value = i915_gem_context_no_error_capture(ctx);
955
		break;
956
	case I915_CONTEXT_PARAM_BANNABLE:
957
		args->value = i915_gem_context_is_bannable(ctx);
958
		break;
959 960 961 962 963 964 965 966 967 968 969 970 971 972
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
973
	struct i915_gem_context *ctx;
974 975 976 977 978 979
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

980
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
981 982 983 984 985 986 987
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
988
		ret = -EINVAL;
989
		break;
990 991 992 993 994 995
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
996 997 998
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
999
		if (args->size)
1000
			ret = -EINVAL;
1001 1002 1003 1004
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1005
		break;
1006 1007 1008 1009 1010
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1011 1012
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1013
		else
1014
			i915_gem_context_clear_bannable(ctx);
1015
		break;
1016 1017 1018 1019 1020 1021 1022 1023
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1024 1025 1026 1027

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1028
	struct drm_i915_private *dev_priv = to_i915(dev);
1029
	struct drm_i915_reset_stats *args = data;
1030
	struct i915_gem_context *ctx;
1031 1032 1033 1034 1035 1036 1037 1038
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1039
	ret = i915_mutex_lock_interruptible(dev);
1040 1041 1042
	if (ret)
		return ret;

1043
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1054 1055
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1056 1057 1058 1059 1060

	mutex_unlock(&dev->struct_mutex);

	return 0;
}
1061 1062 1063

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
1064
#include "selftests/i915_gem_context.c"
1065
#endif