i915_gem_context.c 31.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!ctx->closed);
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
struct drm_i915_gem_object *
170 171 172 173 174
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

175 176
	lockdep_assert_held(&dev->struct_mutex);

177
	obj = i915_gem_object_create(dev, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(to_i915(dev))) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
224
			if (!i915_vma_is_closed(vma))
225 226 227 228 229 230 231 232 233 234 235 236 237 238
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(ctx->closed);
	ctx->closed = true;
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

239 240 241 242 243 244 245 246 247 248 249
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
250
		i915_gem_retire_requests(dev_priv);
251 252 253 254 255 256 257 258 259 260
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

261
static struct i915_gem_context *
262
__create_hw_context(struct drm_device *dev,
263
		    struct drm_i915_file_private *file_priv)
264
{
265
	struct drm_i915_private *dev_priv = to_i915(dev);
266
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
267
	int ret;
268

269
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
270 271
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
272

273 274 275 276 277 278
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

279
	kref_init(&ctx->ref);
280
	list_add_tail(&ctx->link, &dev_priv->context_list);
281
	ctx->i915 = dev_priv;
282

283 284
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

285
	if (dev_priv->hw_context_size) {
286 287 288 289 290
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

		obj = i915_gem_alloc_context_obj(dev,
						 dev_priv->hw_context_size);
291 292
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
293
			goto err_out;
294
		}
295 296 297 298 299 300 301 302 303

		vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
304
	}
305 306

	/* Default context will never have a file_priv */
307 308
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
309
		ret = idr_alloc(&file_priv->context_idr, ctx,
310
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
311 312
		if (ret < 0)
			goto err_out;
313 314
	}
	ctx->user_handle = ret;
315 316

	ctx->file_priv = file_priv;
317
	if (file_priv) {
318
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
319 320 321 322 323 324 325 326 327
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
328

329 330 331
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
332
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
333

334
	ctx->hang_stats.bannable = true;
335
	ctx->ring_size = 4 * PAGE_SIZE;
336 337
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
338
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
339

340
	return ctx;
341

342 343 344
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
345
err_out:
346
	context_close(ctx);
347
	return ERR_PTR(ret);
348 349
}

350 351 352 353 354
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
355
static struct i915_gem_context *
356
i915_gem_create_context(struct drm_device *dev,
357
			struct drm_i915_file_private *file_priv)
358
{
359
	struct i915_gem_context *ctx;
360

361
	lockdep_assert_held(&dev->struct_mutex);
362

363
	ctx = __create_hw_context(dev, file_priv);
364
	if (IS_ERR(ctx))
365
		return ctx;
366

367
	if (USES_FULL_PPGTT(dev)) {
C
Chris Wilson 已提交
368
		struct i915_hw_ppgtt *ppgtt;
369

C
Chris Wilson 已提交
370
		ppgtt = i915_ppgtt_create(to_i915(dev), file_priv, ctx->name);
371
		if (IS_ERR(ppgtt)) {
372 373
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
374
			idr_remove(&file_priv->context_idr, ctx->user_handle);
375
			context_close(ctx);
376
			return ERR_CAST(ppgtt);
377 378 379 380
		}

		ctx->ppgtt = ppgtt;
	}
381

382 383
	trace_i915_context_create(ctx);

384
	return ctx;
385 386
}

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

	ctx = i915_gem_create_context(dev, NULL);
	if (IS_ERR(ctx))
		goto out;

	ctx->execlists_force_single_submission = true;
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

421
static void i915_gem_context_unpin(struct i915_gem_context *ctx,
422 423
				   struct intel_engine_cs *engine)
{
424 425 426
	if (i915.enable_execlists) {
		intel_lr_context_unpin(ctx, engine);
	} else {
427 428 429
		struct intel_context *ce = &ctx->engine[engine->id];

		if (ce->state)
430
			i915_vma_unpin(ce->state);
431

432
		i915_gem_context_put(ctx);
433
	}
434 435
}

436
int i915_gem_context_init(struct drm_device *dev)
437
{
438
	struct drm_i915_private *dev_priv = to_i915(dev);
439
	struct i915_gem_context *ctx;
440

441 442
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
443
	if (WARN_ON(dev_priv->kernel_context))
444
		return 0;
445

446 447
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
448 449 450 451 452 453
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

454 455 456 457
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

458 459 460 461
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
462 463 464
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
465 466 467 468 469
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
470 471
	}

472
	ctx = i915_gem_create_context(dev, NULL);
473 474 475 476
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
477 478
	}

479
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
480
	dev_priv->kernel_context = ctx;
481

482 483 484
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
485
	return 0;
486 487
}

488 489 490
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
491
	enum intel_engine_id id;
492

493
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
494

495
	for_each_engine(engine, dev_priv, id) {
496 497 498 499
		if (engine->last_context) {
			i915_gem_context_unpin(engine->last_context, engine);
			engine->last_context = NULL;
		}
500 501
	}

502 503
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
504 505 506 507 508 509
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

510
			for_each_engine(engine, dev_priv, id)
511 512 513 514 515
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

516
		for_each_engine(engine, dev_priv, id) {
517 518 519 520 521 522
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
523 524
}

525 526
void i915_gem_context_fini(struct drm_device *dev)
{
527
	struct drm_i915_private *dev_priv = to_i915(dev);
528
	struct i915_gem_context *dctx = dev_priv->kernel_context;
529

530 531
	lockdep_assert_held(&dev->struct_mutex);

532
	context_close(dctx);
533
	dev_priv->kernel_context = NULL;
534 535

	ida_destroy(&dev_priv->context_hw_ida);
536 537
}

538 539
static int context_idr_cleanup(int id, void *p, void *data)
{
540
	struct i915_gem_context *ctx = p;
541

542
	context_close(ctx);
543
	return 0;
544 545
}

546 547 548
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
549
	struct i915_gem_context *ctx;
550 551 552

	idr_init(&file_priv->context_idr);

553
	mutex_lock(&dev->struct_mutex);
554
	ctx = i915_gem_create_context(dev, file_priv);
555 556
	mutex_unlock(&dev->struct_mutex);

557
	if (IS_ERR(ctx)) {
558
		idr_destroy(&file_priv->context_idr);
559
		return PTR_ERR(ctx);
560 561
	}

562 563 564
	return 0;
}

565 566
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
567
	struct drm_i915_file_private *file_priv = file->driver_priv;
568

569 570
	lockdep_assert_held(&dev->struct_mutex);

571
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
572 573 574
	idr_destroy(&file_priv->context_idr);
}

575
static inline int
576
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
577
{
578
	struct drm_i915_private *dev_priv = req->i915;
579
	struct intel_ring *ring = req->ring;
580
	struct intel_engine_cs *engine = req->engine;
581
	enum intel_engine_id id;
582
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
583 584
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
585
		i915.semaphores ?
586
		INTEL_INFO(dev_priv)->num_rings - 1 :
587
		0;
588
	int len, ret;
589

590 591 592 593 594
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
595
	if (IS_GEN6(dev_priv)) {
596
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
597 598 599 600
		if (ret)
			return ret;
	}

601
	/* These flags are for resource streamer on HSW+ */
602
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
603
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
604
	else if (INTEL_GEN(dev_priv) < 8)
605 606
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

607 608

	len = 4;
609
	if (INTEL_GEN(dev_priv) >= 7)
610
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
611

612
	ret = intel_ring_begin(req, len);
613 614 615
	if (ret)
		return ret;

616
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
617
	if (INTEL_GEN(dev_priv) >= 7) {
618
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
619 620 621
		if (num_rings) {
			struct intel_engine_cs *signaller;

622
			intel_ring_emit(ring,
623
					MI_LOAD_REGISTER_IMM(num_rings));
624
			for_each_engine(signaller, dev_priv, id) {
625
				if (signaller == engine)
626 627
					continue;

628
				intel_ring_emit_reg(ring,
629
						    RING_PSMI_CTL(signaller->mmio_base));
630
				intel_ring_emit(ring,
631
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
632 633 634
			}
		}
	}
635

636 637
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
638 639
	intel_ring_emit(ring,
			i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
640 641 642 643
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
644
	intel_ring_emit(ring, MI_NOOP);
645

646
	if (INTEL_GEN(dev_priv) >= 7) {
647 648
		if (num_rings) {
			struct intel_engine_cs *signaller;
649
			i915_reg_t last_reg = {}; /* keep gcc quiet */
650

651
			intel_ring_emit(ring,
652
					MI_LOAD_REGISTER_IMM(num_rings));
653
			for_each_engine(signaller, dev_priv, id) {
654
				if (signaller == engine)
655 656
					continue;

657
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
658 659
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
660
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
661
			}
662 663

			/* Insert a delay before the next switch! */
664
			intel_ring_emit(ring,
665 666
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
667
			intel_ring_emit_reg(ring, last_reg);
668 669
			intel_ring_emit(ring,
					i915_ggtt_offset(engine->scratch));
670
			intel_ring_emit(ring, MI_NOOP);
671
		}
672
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
673
	}
674

675
	intel_ring_advance(ring);
676 677 678 679

	return ret;
}

C
Chris Wilson 已提交
680
static int remap_l3(struct drm_i915_gem_request *req, int slice)
681
{
682
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
683
	struct intel_ring *ring = req->ring;
684 685
	int i, ret;

686
	if (!remap_info)
687 688
		return 0;

689
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
690 691 692 693 694 695 696 697
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
698
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
699
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
700 701
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
702
	}
703 704
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
705

706
	return 0;
707 708
}

709 710
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
711
				   struct i915_gem_context *to)
712
{
713 714 715
	if (to->remap_slice)
		return false;

716
	if (!to->engine[RCS].initialised)
717 718
		return false;

719
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
720
		return false;
721

722
	return to == engine->last_context;
723 724 725
}

static bool
726 727
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
728
		  struct i915_gem_context *to)
729
{
730
	if (!ppgtt)
731 732
		return false;

733 734 735 736 737
	/* Always load the ppgtt on first use */
	if (!engine->last_context)
		return true;

	/* Same context without new entries, skip */
738
	if (engine->last_context == to &&
739
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
740 741 742
		return false;

	if (engine->id != RCS)
743 744
		return true;

745
	if (INTEL_GEN(engine->i915) < 8)
746 747 748 749 750 751
		return true;

	return false;
}

static bool
752
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
753
		   struct i915_gem_context *to,
754
		   u32 hw_flags)
755
{
756
	if (!ppgtt)
757 758
		return false;

759
	if (!IS_GEN8(to->i915))
760 761
		return false;

B
Ben Widawsky 已提交
762
	if (hw_flags & MI_RESTORE_INHIBIT)
763 764 765 766 767
		return true;

	return false;
}

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
struct i915_vma *
i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
			    unsigned int flags)
{
	struct i915_vma *vma = ctx->engine[RCS].state;
	int ret;

	/* Clear this page out of any CPU caches for coherent swap-in/out.
	 * We only want to do this on the first bind so that we do not stall
	 * on an active context (which by nature is already on the GPU).
	 */
	if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
		ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
		if (ret)
			return ERR_PTR(ret);
	}

	ret = i915_vma_pin(vma, 0, ctx->ggtt_alignment, PIN_GLOBAL | flags);
	if (ret)
		return ERR_PTR(ret);

	return vma;
}

792
static int do_rcs_switch(struct drm_i915_gem_request *req)
793
{
794
	struct i915_gem_context *to = req->ctx;
795
	struct intel_engine_cs *engine = req->engine;
796
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
797
	struct i915_vma *vma;
798
	struct i915_gem_context *from;
799
	u32 hw_flags;
800
	int ret, i;
801

802
	if (skip_rcs_switch(ppgtt, engine, to))
803 804
		return 0;

805
	/* Trying to pin first makes error handling easier. */
806 807 808
	vma = i915_gem_context_pin_legacy(to, 0);
	if (IS_ERR(vma))
		return PTR_ERR(vma);
809

810 811 812 813
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
814 815
	 *
	 * XXX: Doing so is painfully broken!
816
	 */
817
	from = engine->last_context;
818

819
	if (needs_pd_load_pre(ppgtt, engine, to)) {
820 821 822 823 824
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
825
		ret = ppgtt->switch_mm(ppgtt, req);
826
		if (ret)
827
			goto err;
828 829
	}

830
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
831 832 833 834
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
835
		hw_flags = MI_RESTORE_INHIBIT;
836
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
837 838 839
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
840

841 842
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
843
		if (ret)
844
			goto err;
845 846
	}

847 848 849 850 851 852
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
853
	if (from != NULL) {
854 855 856 857 858 859 860
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
861 862 863
		i915_vma_move_to_active(from->engine[RCS].state, req, 0);
		/* state is kept alive until the next request */
		i915_vma_unpin(from->engine[RCS].state);
864
		i915_gem_context_put(from);
865
	}
866
	engine->last_context = i915_gem_context_get(to);
867

868 869 870
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
871
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
872
		trace_switch_mm(engine, to);
873
		ret = ppgtt->switch_mm(ppgtt, req);
874 875 876 877 878 879 880 881 882
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

883 884
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
885 886 887 888 889

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
890
		ret = remap_l3(req, i);
891 892 893 894 895 896
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

897
	if (!to->engine[RCS].initialised) {
898 899
		if (engine->init_context) {
			ret = engine->init_context(req);
900
			if (ret)
901
				return ret;
902
		}
903
		to->engine[RCS].initialised = true;
904 905
	}

906
	return 0;
907

908 909
err:
	i915_vma_unpin(vma);
910
	return ret;
911 912 913 914
}

/**
 * i915_switch_context() - perform a GPU context switch.
915
 * @req: request for which we'll execute the context switch
916 917 918
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
919
 * it will have a refcount > 1. This allows us to destroy the context abstract
920
 * object while letting the normal object tracking destroy the backing BO.
921 922 923 924
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
925
 */
926
int i915_switch_context(struct drm_i915_gem_request *req)
927
{
928
	struct intel_engine_cs *engine = req->engine;
929

930
	lockdep_assert_held(&req->i915->drm.struct_mutex);
931 932
	if (i915.enable_execlists)
		return 0;
933

934
	if (!req->ctx->engine[engine->id].state) {
935
		struct i915_gem_context *to = req->ctx;
936 937
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
938

939
		if (needs_pd_load_pre(ppgtt, engine, to)) {
940 941 942
			int ret;

			trace_switch_mm(engine, to);
943
			ret = ppgtt->switch_mm(ppgtt, req);
944 945 946
			if (ret)
				return ret;

947
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
948 949 950
		}

		if (to != engine->last_context) {
951
			if (engine->last_context)
952 953
				i915_gem_context_put(engine->last_context);
			engine->last_context = i915_gem_context_get(to);
954
		}
955

956
		return 0;
957
	}
958

959
	return do_rcs_switch(req);
960
}
961

962 963 964
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
965
	struct i915_gem_timeline *timeline;
966
	enum intel_engine_id id;
967

968 969
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

970
	for_each_engine(engine, dev_priv, id) {
971 972 973 974 975 976 977
		struct drm_i915_gem_request *req;
		int ret;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

978 979 980 981 982 983 984 985 986 987 988 989 990 991
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

992
		ret = i915_switch_context(req);
993 994 995 996 997 998 999 1000
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

1001
static bool contexts_enabled(struct drm_device *dev)
1002
{
1003
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
1004 1005
}

1006 1007 1008 1009 1010
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1011
	struct i915_gem_context *ctx;
1012 1013
	int ret;

1014
	if (!contexts_enabled(dev))
1015 1016
		return -ENODEV;

1017 1018 1019
	if (args->pad != 0)
		return -EINVAL;

1020 1021 1022 1023
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1024
	ctx = i915_gem_create_context(dev, file_priv);
1025
	mutex_unlock(&dev->struct_mutex);
1026 1027
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
1028

1029
	args->ctx_id = ctx->user_handle;
1030
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
1031

1032
	return 0;
1033 1034 1035 1036 1037 1038 1039
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1040
	struct i915_gem_context *ctx;
1041 1042
	int ret;

1043 1044 1045
	if (args->pad != 0)
		return -EINVAL;

1046
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
1047
		return -ENOENT;
1048

1049 1050 1051 1052
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1053
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1054
	if (IS_ERR(ctx)) {
1055
		mutex_unlock(&dev->struct_mutex);
1056
		return PTR_ERR(ctx);
1057 1058
	}

1059
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1060
	context_close(ctx);
1061 1062
	mutex_unlock(&dev->struct_mutex);

1063
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
1064 1065
	return 0;
}
1066 1067 1068 1069 1070 1071

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1072
	struct i915_gem_context *ctx;
1073 1074 1075 1076 1077 1078
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1079
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1080 1081 1082 1083 1084 1085 1086 1087
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1088
		ret = -EINVAL;
1089
		break;
1090 1091 1092
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1093 1094 1095 1096 1097 1098
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1099
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1100
		break;
1101 1102 1103
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
		break;
1104 1105 1106
	case I915_CONTEXT_PARAM_BANNABLE:
		args->value = ctx->hang_stats.bannable;
		break;
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1121
	struct i915_gem_context *ctx;
1122 1123 1124 1125 1126 1127
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1128
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1129 1130 1131 1132 1133 1134 1135
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1136
		ret = -EINVAL;
1137
		break;
1138 1139 1140 1141 1142 1143
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size) {
			ret = -EINVAL;
		} else {
			if (args->value)
				ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
			else
				ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1154 1155
		}
		break;
1156 1157 1158 1159 1160 1161 1162 1163
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
		else
			ctx->hang_stats.bannable = args->value;
		break;
1164 1165 1166 1167 1168 1169 1170 1171
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1172 1173 1174 1175

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1176
	struct drm_i915_private *dev_priv = to_i915(dev);
1177 1178
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1179
	struct i915_gem_context *ctx;
1180 1181 1182 1183 1184 1185 1186 1187
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1188
	ret = i915_mutex_lock_interruptible(dev);
1189 1190 1191
	if (ret)
		return ret;

1192
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}
	hs = &ctx->hang_stats;

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}