i915_gem_context.c 29.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!ctx->closed);
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
static struct drm_i915_gem_object *
170
alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
171 172 173 174
{
	struct drm_i915_gem_object *obj;
	int ret;

175
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
176

177
	obj = i915_gem_object_create(dev_priv, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(dev_priv)) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
224
			if (!i915_vma_is_closed(vma))
225 226 227 228 229 230 231 232 233 234 235 236 237 238
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(ctx->closed);
	ctx->closed = true;
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

239 240 241 242 243 244 245 246 247 248 249
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
250
		i915_gem_retire_requests(dev_priv);
251 252 253 254 255 256 257 258 259 260
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

261
static struct i915_gem_context *
262
__create_hw_context(struct drm_i915_private *dev_priv,
263
		    struct drm_i915_file_private *file_priv)
264
{
265
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
266
	int ret;
267

268
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
269 270
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
271

272 273 274 275 276 277
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

278
	kref_init(&ctx->ref);
279
	list_add_tail(&ctx->link, &dev_priv->context_list);
280
	ctx->i915 = dev_priv;
281

282 283
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

284
	if (dev_priv->hw_context_size) {
285 286 287
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

288
		obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
289 290
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
291
			goto err_out;
292
		}
293 294 295 296 297 298 299 300 301

		vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
302
	}
303 304

	/* Default context will never have a file_priv */
305 306
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
307
		ret = idr_alloc(&file_priv->context_idr, ctx,
308
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
309 310
		if (ret < 0)
			goto err_out;
311 312
	}
	ctx->user_handle = ret;
313 314

	ctx->file_priv = file_priv;
315
	if (file_priv) {
316
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
317 318 319 320 321 322 323 324 325
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
326

327 328 329
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
330
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
331

332
	ctx->bannable = true;
333
	ctx->ring_size = 4 * PAGE_SIZE;
334 335
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
336
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
337

338
	return ctx;
339

340 341 342
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
343
err_out:
344
	context_close(ctx);
345
	return ERR_PTR(ret);
346 347
}

348 349 350 351 352
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
353
static struct i915_gem_context *
354
i915_gem_create_context(struct drm_i915_private *dev_priv,
355
			struct drm_i915_file_private *file_priv)
356
{
357
	struct i915_gem_context *ctx;
358

359
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
360

361
	ctx = __create_hw_context(dev_priv, file_priv);
362
	if (IS_ERR(ctx))
363
		return ctx;
364

365
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
366
		struct i915_hw_ppgtt *ppgtt;
367

368
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
369
		if (IS_ERR(ppgtt)) {
370 371
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
372
			idr_remove(&file_priv->context_idr, ctx->user_handle);
373
			context_close(ctx);
374
			return ERR_CAST(ppgtt);
375 376 377 378
		}

		ctx->ppgtt = ppgtt;
	}
379

380 381
	trace_i915_context_create(ctx);

382
	return ctx;
383 384
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

408
	ctx = i915_gem_create_context(to_i915(dev), NULL);
409 410 411
	if (IS_ERR(ctx))
		goto out;

412
	ctx->closed = true; /* not user accessible */
413 414 415 416 417 418 419
	ctx->execlists_force_single_submission = true;
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

420
int i915_gem_context_init(struct drm_i915_private *dev_priv)
421
{
422
	struct i915_gem_context *ctx;
423

424 425
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
426
	if (WARN_ON(dev_priv->kernel_context))
427
		return 0;
428

429 430
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
431 432 433 434 435 436
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

437 438 439 440
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

441 442 443 444
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
445 446 447
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
448 449 450 451 452
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
453 454
	}

455
	ctx = i915_gem_create_context(dev_priv, NULL);
456 457 458 459
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
460 461
	}

462
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
463
	dev_priv->kernel_context = ctx;
464

465 466 467
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
468
	return 0;
469 470
}

471 472 473
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
474
	enum intel_engine_id id;
475

476
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
477

478
	for_each_engine(engine, dev_priv, id) {
479 480 481 482 483 484 485
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
486 487
	}

488 489
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
490 491 492 493 494 495
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

496
			for_each_engine(engine, dev_priv, id)
497 498 499 500 501
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

502
		for_each_engine(engine, dev_priv, id) {
503 504 505 506 507 508
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
509 510
}

511
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
512
{
513
	struct i915_gem_context *dctx = dev_priv->kernel_context;
514

515
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
516

517
	context_close(dctx);
518
	dev_priv->kernel_context = NULL;
519 520

	ida_destroy(&dev_priv->context_hw_ida);
521 522
}

523 524
static int context_idr_cleanup(int id, void *p, void *data)
{
525
	struct i915_gem_context *ctx = p;
526

527
	context_close(ctx);
528
	return 0;
529 530
}

531 532 533
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
534
	struct i915_gem_context *ctx;
535 536 537

	idr_init(&file_priv->context_idr);

538
	mutex_lock(&dev->struct_mutex);
539
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
540 541
	mutex_unlock(&dev->struct_mutex);

542
	if (IS_ERR(ctx)) {
543
		idr_destroy(&file_priv->context_idr);
544
		return PTR_ERR(ctx);
545 546
	}

547 548 549
	return 0;
}

550 551
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
552
	struct drm_i915_file_private *file_priv = file->driver_priv;
553

554 555
	lockdep_assert_held(&dev->struct_mutex);

556
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
557 558 559
	idr_destroy(&file_priv->context_idr);
}

560
static inline int
561
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
562
{
563
	struct drm_i915_private *dev_priv = req->i915;
564
	struct intel_ring *ring = req->ring;
565
	struct intel_engine_cs *engine = req->engine;
566
	enum intel_engine_id id;
567
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
568 569
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
570
		i915.semaphores ?
571
		INTEL_INFO(dev_priv)->num_rings - 1 :
572
		0;
573
	int len, ret;
574

575 576 577 578 579
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
580
	if (IS_GEN6(dev_priv)) {
581
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
582 583 584 585
		if (ret)
			return ret;
	}

586
	/* These flags are for resource streamer on HSW+ */
587
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
588
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
589
	else if (INTEL_GEN(dev_priv) < 8)
590 591
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

592 593

	len = 4;
594
	if (INTEL_GEN(dev_priv) >= 7)
595
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
596

597
	ret = intel_ring_begin(req, len);
598 599 600
	if (ret)
		return ret;

601
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
602
	if (INTEL_GEN(dev_priv) >= 7) {
603
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
604 605 606
		if (num_rings) {
			struct intel_engine_cs *signaller;

607
			intel_ring_emit(ring,
608
					MI_LOAD_REGISTER_IMM(num_rings));
609
			for_each_engine(signaller, dev_priv, id) {
610
				if (signaller == engine)
611 612
					continue;

613
				intel_ring_emit_reg(ring,
614
						    RING_PSMI_CTL(signaller->mmio_base));
615
				intel_ring_emit(ring,
616
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
617 618 619
			}
		}
	}
620

621 622
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
623 624
	intel_ring_emit(ring,
			i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
625 626 627 628
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
629
	intel_ring_emit(ring, MI_NOOP);
630

631
	if (INTEL_GEN(dev_priv) >= 7) {
632 633
		if (num_rings) {
			struct intel_engine_cs *signaller;
634
			i915_reg_t last_reg = {}; /* keep gcc quiet */
635

636
			intel_ring_emit(ring,
637
					MI_LOAD_REGISTER_IMM(num_rings));
638
			for_each_engine(signaller, dev_priv, id) {
639
				if (signaller == engine)
640 641
					continue;

642
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
643 644
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
645
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
646
			}
647 648

			/* Insert a delay before the next switch! */
649
			intel_ring_emit(ring,
650 651
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
652
			intel_ring_emit_reg(ring, last_reg);
653 654
			intel_ring_emit(ring,
					i915_ggtt_offset(engine->scratch));
655
			intel_ring_emit(ring, MI_NOOP);
656
		}
657
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
658
	}
659

660
	intel_ring_advance(ring);
661 662 663 664

	return ret;
}

C
Chris Wilson 已提交
665
static int remap_l3(struct drm_i915_gem_request *req, int slice)
666
{
667
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
668
	struct intel_ring *ring = req->ring;
669 670
	int i, ret;

671
	if (!remap_info)
672 673
		return 0;

674
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
675 676 677 678 679 680 681 682
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
683
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
684
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
685 686
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
687
	}
688 689
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
690

691
	return 0;
692 693
}

694 695
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
696
				   struct i915_gem_context *to)
697
{
698 699 700
	if (to->remap_slice)
		return false;

701
	if (!to->engine[RCS].initialised)
702 703
		return false;

704
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
705
		return false;
706

707
	return to == engine->legacy_active_context;
708 709 710
}

static bool
711 712
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
713
		  struct i915_gem_context *to)
714
{
715
	if (!ppgtt)
716 717
		return false;

718
	/* Always load the ppgtt on first use */
719
	if (!engine->legacy_active_context)
720 721 722
		return true;

	/* Same context without new entries, skip */
723
	if (engine->legacy_active_context == to &&
724
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
725 726 727
		return false;

	if (engine->id != RCS)
728 729
		return true;

730
	if (INTEL_GEN(engine->i915) < 8)
731 732 733 734 735 736
		return true;

	return false;
}

static bool
737
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
738
		   struct i915_gem_context *to,
739
		   u32 hw_flags)
740
{
741
	if (!ppgtt)
742 743
		return false;

744
	if (!IS_GEN8(to->i915))
745 746
		return false;

B
Ben Widawsky 已提交
747
	if (hw_flags & MI_RESTORE_INHIBIT)
748 749 750 751 752
		return true;

	return false;
}

753
static int do_rcs_switch(struct drm_i915_gem_request *req)
754
{
755
	struct i915_gem_context *to = req->ctx;
756
	struct intel_engine_cs *engine = req->engine;
757
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
758
	struct i915_gem_context *from = engine->legacy_active_context;
759
	u32 hw_flags;
760
	int ret, i;
761

762 763
	GEM_BUG_ON(engine->id != RCS);

764
	if (skip_rcs_switch(ppgtt, engine, to))
765 766
		return 0;

767
	if (needs_pd_load_pre(ppgtt, engine, to)) {
768 769 770 771 772
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
773
		ret = ppgtt->switch_mm(ppgtt, req);
774
		if (ret)
775
			return ret;
776 777
	}

778
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
779 780 781 782
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
783
		hw_flags = MI_RESTORE_INHIBIT;
784
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
785 786 787
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
788

789 790
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
791
		if (ret)
792
			return ret;
793

794
		engine->legacy_active_context = to;
795 796
	}

797 798 799
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
800
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
801
		trace_switch_mm(engine, to);
802
		ret = ppgtt->switch_mm(ppgtt, req);
803 804 805 806 807 808 809 810 811
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

812 813
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
814 815 816 817 818

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
819
		ret = remap_l3(req, i);
820 821 822 823 824 825
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

826
	if (!to->engine[RCS].initialised) {
827 828
		if (engine->init_context) {
			ret = engine->init_context(req);
829
			if (ret)
830
				return ret;
831
		}
832
		to->engine[RCS].initialised = true;
833 834
	}

835 836 837 838 839
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
840
 * @req: request for which we'll execute the context switch
841 842 843
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
844
 * it will have a refcount > 1. This allows us to destroy the context abstract
845
 * object while letting the normal object tracking destroy the backing BO.
846 847 848 849
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
850
 */
851
int i915_switch_context(struct drm_i915_gem_request *req)
852
{
853
	struct intel_engine_cs *engine = req->engine;
854

855
	lockdep_assert_held(&req->i915->drm.struct_mutex);
856 857
	if (i915.enable_execlists)
		return 0;
858

859
	if (!req->ctx->engine[engine->id].state) {
860
		struct i915_gem_context *to = req->ctx;
861 862
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
863

864
		if (needs_pd_load_pre(ppgtt, engine, to)) {
865 866 867
			int ret;

			trace_switch_mm(engine, to);
868
			ret = ppgtt->switch_mm(ppgtt, req);
869 870 871
			if (ret)
				return ret;

872
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
873 874
		}

875
		return 0;
876
	}
877

878
	return do_rcs_switch(req);
879
}
880

881 882 883
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
884
	struct i915_gem_timeline *timeline;
885
	enum intel_engine_id id;
886

887 888
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

889
	for_each_engine(engine, dev_priv, id) {
890 891 892 893 894 895 896
		struct drm_i915_gem_request *req;
		int ret;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

897 898 899 900 901 902 903 904 905 906 907 908 909 910
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

911
		ret = i915_switch_context(req);
912 913 914 915 916 917 918 919
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

920
static bool contexts_enabled(struct drm_device *dev)
921
{
922
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
923 924
}

925 926 927 928 929
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

930 931 932 933 934
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
935
	struct i915_gem_context *ctx;
936 937
	int ret;

938
	if (!contexts_enabled(dev))
939 940
		return -ENODEV;

941 942 943
	if (args->pad != 0)
		return -EINVAL;

944 945 946 947 948 949 950 951
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

952 953 954 955
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

956
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
957
	mutex_unlock(&dev->struct_mutex);
958 959
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
960

961
	args->ctx_id = ctx->user_handle;
962
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
963

964
	return 0;
965 966 967 968 969 970 971
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
972
	struct i915_gem_context *ctx;
973 974
	int ret;

975 976 977
	if (args->pad != 0)
		return -EINVAL;

978
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
979
		return -ENOENT;
980

981 982 983 984
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

985
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
986
	if (IS_ERR(ctx)) {
987
		mutex_unlock(&dev->struct_mutex);
988
		return PTR_ERR(ctx);
989 990
	}

991
	idr_remove(&file_priv->context_idr, ctx->user_handle);
992
	context_close(ctx);
993 994
	mutex_unlock(&dev->struct_mutex);

995
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
996 997
	return 0;
}
998 999 1000 1001 1002 1003

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1004
	struct i915_gem_context *ctx;
1005 1006 1007 1008 1009 1010
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1011
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1012 1013 1014 1015 1016 1017 1018 1019
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1020
		ret = -EINVAL;
1021
		break;
1022 1023 1024
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1025 1026 1027 1028 1029 1030
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1031
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1032
		break;
1033 1034 1035
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
		break;
1036
	case I915_CONTEXT_PARAM_BANNABLE:
1037
		args->value = ctx->bannable;
1038
		break;
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1053
	struct i915_gem_context *ctx;
1054 1055 1056 1057 1058 1059
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1060
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1061 1062 1063 1064 1065 1066 1067
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1068
		ret = -EINVAL;
1069
		break;
1070 1071 1072 1073 1074 1075
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size) {
			ret = -EINVAL;
		} else {
			if (args->value)
				ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
			else
				ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1086 1087
		}
		break;
1088 1089 1090 1091 1092 1093
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
		else
1094
			ctx->bannable = args->value;
1095
		break;
1096 1097 1098 1099 1100 1101 1102 1103
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1104 1105 1106 1107

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1108
	struct drm_i915_private *dev_priv = to_i915(dev);
1109
	struct drm_i915_reset_stats *args = data;
1110
	struct i915_gem_context *ctx;
1111 1112 1113 1114 1115 1116 1117 1118
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1119
	ret = i915_mutex_lock_interruptible(dev);
1120 1121 1122
	if (ret)
		return ret;

1123
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1134 1135
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1136 1137 1138 1139 1140

	mutex_unlock(&dev->struct_mutex);

	return 0;
}