i915_gem_context.c 30.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
static void i915_gem_context_clean(struct i915_gem_context *ctx)
138 139 140 141
{
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
	struct i915_vma *vma, *next;

142
	if (!ppgtt)
143 144 145
		return;

	list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
146
				 vm_link) {
147 148 149 150 151
		if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
			break;
	}
}

152
void i915_gem_context_free(struct kref *ctx_ref)
153
{
154
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
155
	int i;
156

157
	lockdep_assert_held(&ctx->i915->dev->struct_mutex);
158 159
	trace_i915_context_free(ctx);

160 161 162 163 164 165 166
	/*
	 * This context is going away and we need to remove all VMAs still
	 * around. This is to handle imported shared objects for which
	 * destructor did not run when their handles were closed.
	 */
	i915_gem_context_clean(ctx);

167 168
	i915_ppgtt_put(ctx->ppgtt);

169 170 171 172 173 174 175 176 177 178 179 180 181
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
		if (ce->ringbuf)
			intel_ringbuffer_free(ce->ringbuf);

		drm_gem_object_unreference(&ce->state->base);
	}

B
Ben Widawsky 已提交
182
	list_del(&ctx->link);
183 184

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
185 186 187
	kfree(ctx);
}

188
struct drm_i915_gem_object *
189 190 191 192 193
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

194 195
	lockdep_assert_held(&dev->struct_mutex);

196
	obj = i915_gem_object_create(dev, size);
197 198
	if (IS_ERR(obj))
		return obj;
199 200 201 202 203 204 205 206

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
207 208 209 210 211 212 213
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
214
	 */
215
	if (IS_IVYBRIDGE(dev)) {
216 217 218 219 220 221 222 223 224 225 226
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
			drm_gem_object_unreference(&obj->base);
			return ERR_PTR(ret);
		}
	}

	return obj;
}

227 228 229 230 231 232 233 234 235 236 237
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
238
		i915_gem_retire_requests(dev_priv);
239 240 241 242 243 244 245 246 247 248
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

249
static struct i915_gem_context *
250
__create_hw_context(struct drm_device *dev,
251
		    struct drm_i915_file_private *file_priv)
252 253
{
	struct drm_i915_private *dev_priv = dev->dev_private;
254
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
255
	int ret;
256

257
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
258 259
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
260

261 262 263 264 265 266
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

267
	kref_init(&ctx->ref);
268
	list_add_tail(&ctx->link, &dev_priv->context_list);
269
	ctx->i915 = dev_priv;
270

271
	if (dev_priv->hw_context_size) {
272 273 274 275
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
276
			goto err_out;
277
		}
278
		ctx->engine[RCS].state = obj;
279
	}
280 281

	/* Default context will never have a file_priv */
282 283
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
284
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
285 286 287
		if (ret < 0)
			goto err_out;
	} else
288
		ret = DEFAULT_CONTEXT_HANDLE;
289 290

	ctx->file_priv = file_priv;
291
	ctx->user_handle = ret;
292 293 294
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
295
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
296

297
	ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
298
	ctx->ring_size = 4 * PAGE_SIZE;
299 300
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
301
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
302

303
	return ctx;
304 305

err_out:
306
	i915_gem_context_unreference(ctx);
307
	return ERR_PTR(ret);
308 309
}

310 311 312 313 314
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
315
static struct i915_gem_context *
316
i915_gem_create_context(struct drm_device *dev,
317
			struct drm_i915_file_private *file_priv)
318
{
319
	struct i915_gem_context *ctx;
320

321
	lockdep_assert_held(&dev->struct_mutex);
322

323
	ctx = __create_hw_context(dev, file_priv);
324
	if (IS_ERR(ctx))
325
		return ctx;
326

327
	if (USES_FULL_PPGTT(dev)) {
328
		struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
329

330
		if (IS_ERR(ppgtt)) {
331 332
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
333 334 335
			idr_remove(&file_priv->context_idr, ctx->user_handle);
			i915_gem_context_unreference(ctx);
			return ERR_CAST(ppgtt);
336 337 338 339
		}

		ctx->ppgtt = ppgtt;
	}
340

341 342
	trace_i915_context_create(ctx);

343
	return ctx;
344 345
}

346
static void i915_gem_context_unpin(struct i915_gem_context *ctx,
347 348
				   struct intel_engine_cs *engine)
{
349 350 351
	if (i915.enable_execlists) {
		intel_lr_context_unpin(ctx, engine);
	} else {
352 353 354 355 356
		struct intel_context *ce = &ctx->engine[engine->id];

		if (ce->state)
			i915_gem_object_ggtt_unpin(ce->state);

357 358
		i915_gem_context_unreference(ctx);
	}
359 360
}

361 362 363 364
void i915_gem_context_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

365 366
	lockdep_assert_held(&dev->struct_mutex);

367
	if (i915.enable_execlists) {
368
		struct i915_gem_context *ctx;
369

370
		list_for_each_entry(ctx, &dev_priv->context_list, link)
371
			intel_lr_context_reset(dev_priv, ctx);
372
	}
373

374
	i915_gem_context_lost(dev_priv);
375 376
}

377
int i915_gem_context_init(struct drm_device *dev)
378 379
{
	struct drm_i915_private *dev_priv = dev->dev_private;
380
	struct i915_gem_context *ctx;
381

382 383
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
384
	if (WARN_ON(dev_priv->kernel_context))
385
		return 0;
386

387 388
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
389 390 391 392 393 394
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

395 396 397 398
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

399 400 401 402
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
403 404 405
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
406 407 408 409 410
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
411 412
	}

413
	ctx = i915_gem_create_context(dev, NULL);
414 415 416 417
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
418 419
	}

420
	if (!i915.enable_execlists && ctx->engine[RCS].state) {
421 422 423 424 425 426 427 428 429
		int ret;

		/* We may need to do things with the shrinker which
		 * require us to immediately switch back to the default
		 * context. This can cause a problem as pinning the
		 * default context also requires GTT space which may not
		 * be available. To avoid this we always pin the default
		 * context.
		 */
430
		ret = i915_gem_obj_ggtt_pin(ctx->engine[RCS].state,
431 432 433 434 435 436 437 438 439
					    get_context_alignment(dev_priv), 0);
		if (ret) {
			DRM_ERROR("Failed to pinned default global context (error %d)\n",
				  ret);
			i915_gem_context_unreference(ctx);
			return ret;
		}
	}

440
	dev_priv->kernel_context = ctx;
441

442 443 444
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
445
	return 0;
446 447
}

448 449 450 451
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;

452 453
	lockdep_assert_held(&dev_priv->dev->struct_mutex);

454
	for_each_engine(engine, dev_priv) {
455 456 457 458
		if (engine->last_context) {
			i915_gem_context_unpin(engine->last_context, engine);
			engine->last_context = NULL;
		}
459

460 461 462
		/* Force the GPU state to be reinitialised on enabling */
		dev_priv->kernel_context->engine[engine->id].initialised =
			engine->init_context == NULL;
463 464 465 466 467 468
	}

	/* Force the GPU state to be reinitialised on enabling */
	dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
}

469 470 471
void i915_gem_context_fini(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
472
	struct i915_gem_context *dctx = dev_priv->kernel_context;
473

474 475
	lockdep_assert_held(&dev->struct_mutex);

476 477
	if (!i915.enable_execlists && dctx->engine[RCS].state)
		i915_gem_object_ggtt_unpin(dctx->engine[RCS].state);
478

479
	i915_gem_context_unreference(dctx);
480
	dev_priv->kernel_context = NULL;
481 482

	ida_destroy(&dev_priv->context_hw_ida);
483 484
}

485 486
static int context_idr_cleanup(int id, void *p, void *data)
{
487
	struct i915_gem_context *ctx = p;
488

489
	ctx->file_priv = ERR_PTR(-EBADF);
490
	i915_gem_context_unreference(ctx);
491
	return 0;
492 493
}

494 495 496
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
497
	struct i915_gem_context *ctx;
498 499 500

	idr_init(&file_priv->context_idr);

501
	mutex_lock(&dev->struct_mutex);
502
	ctx = i915_gem_create_context(dev, file_priv);
503 504
	mutex_unlock(&dev->struct_mutex);

505
	if (IS_ERR(ctx)) {
506
		idr_destroy(&file_priv->context_idr);
507
		return PTR_ERR(ctx);
508 509
	}

510 511 512
	return 0;
}

513 514
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
515
	struct drm_i915_file_private *file_priv = file->driver_priv;
516

517 518
	lockdep_assert_held(&dev->struct_mutex);

519
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
520 521 522
	idr_destroy(&file_priv->context_idr);
}

523
static inline int
524
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
525
{
526
	struct drm_i915_private *dev_priv = req->i915;
527
	struct intel_engine_cs *engine = req->engine;
528
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
529 530
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
531 532
		i915_semaphore_is_enabled(dev_priv) ?
		hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
533
		0;
534
	int len, ret;
535

536 537 538 539 540
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
541
	if (IS_GEN6(dev_priv)) {
542
		ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
543 544 545 546
		if (ret)
			return ret;
	}

547
	/* These flags are for resource streamer on HSW+ */
548
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
549
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
550
	else if (INTEL_GEN(dev_priv) < 8)
551 552
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

553 554

	len = 4;
555
	if (INTEL_GEN(dev_priv) >= 7)
556
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
557

558
	ret = intel_ring_begin(req, len);
559 560 561
	if (ret)
		return ret;

562
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
563
	if (INTEL_GEN(dev_priv) >= 7) {
564
		intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
565 566 567
		if (num_rings) {
			struct intel_engine_cs *signaller;

568 569
			intel_ring_emit(engine,
					MI_LOAD_REGISTER_IMM(num_rings));
570
			for_each_engine(signaller, dev_priv) {
571
				if (signaller == engine)
572 573
					continue;

574 575 576 577
				intel_ring_emit_reg(engine,
						    RING_PSMI_CTL(signaller->mmio_base));
				intel_ring_emit(engine,
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
578 579 580
			}
		}
	}
581

582 583 584
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_emit(engine, MI_SET_CONTEXT);
	intel_ring_emit(engine,
585
			i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
586
			flags);
587 588 589 590
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
591
	intel_ring_emit(engine, MI_NOOP);
592

593
	if (INTEL_GEN(dev_priv) >= 7) {
594 595
		if (num_rings) {
			struct intel_engine_cs *signaller;
596
			i915_reg_t last_reg = {}; /* keep gcc quiet */
597

598 599
			intel_ring_emit(engine,
					MI_LOAD_REGISTER_IMM(num_rings));
600
			for_each_engine(signaller, dev_priv) {
601
				if (signaller == engine)
602 603
					continue;

604 605
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
				intel_ring_emit_reg(engine, last_reg);
606 607
				intel_ring_emit(engine,
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
608
			}
609 610 611 612 613 614 615 616

			/* Insert a delay before the next switch! */
			intel_ring_emit(engine,
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
			intel_ring_emit_reg(engine, last_reg);
			intel_ring_emit(engine, engine->scratch.gtt_offset);
			intel_ring_emit(engine, MI_NOOP);
617
		}
618
		intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
619
	}
620

621
	intel_ring_advance(engine);
622 623 624 625

	return ret;
}

C
Chris Wilson 已提交
626
static int remap_l3(struct drm_i915_gem_request *req, int slice)
627
{
628
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
629 630 631
	struct intel_engine_cs *engine = req->engine;
	int i, ret;

632
	if (!remap_info)
633 634
		return 0;

635
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
636 637 638 639 640 641 642 643
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
644 645
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
646 647 648
		intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
		intel_ring_emit(engine, remap_info[i]);
	}
649
	intel_ring_emit(engine, MI_NOOP);
650 651
	intel_ring_advance(engine);

652
	return 0;
653 654
}

655 656
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
657
				   struct i915_gem_context *to)
658
{
659 660 661
	if (to->remap_slice)
		return false;

662
	if (!to->engine[RCS].initialised)
663 664
		return false;

665
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
666
		return false;
667

668
	return to == engine->last_context;
669 670 671
}

static bool
672 673
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
674
		  struct i915_gem_context *to)
675
{
676
	if (!ppgtt)
677 678
		return false;

679 680 681 682 683
	/* Always load the ppgtt on first use */
	if (!engine->last_context)
		return true;

	/* Same context without new entries, skip */
684
	if (engine->last_context == to &&
685
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
686 687 688
		return false;

	if (engine->id != RCS)
689 690
		return true;

691
	if (INTEL_GEN(engine->i915) < 8)
692 693 694 695 696 697
		return true;

	return false;
}

static bool
698
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
699
		   struct i915_gem_context *to,
700
		   u32 hw_flags)
701
{
702
	if (!ppgtt)
703 704
		return false;

705
	if (!IS_GEN8(to->i915))
706 707
		return false;

B
Ben Widawsky 已提交
708
	if (hw_flags & MI_RESTORE_INHIBIT)
709 710 711 712 713
		return true;

	return false;
}

714
static int do_rcs_switch(struct drm_i915_gem_request *req)
715
{
716
	struct i915_gem_context *to = req->ctx;
717
	struct intel_engine_cs *engine = req->engine;
718
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
719
	struct i915_gem_context *from;
720
	u32 hw_flags;
721
	int ret, i;
722

723
	if (skip_rcs_switch(ppgtt, engine, to))
724 725
		return 0;

726
	/* Trying to pin first makes error handling easier. */
727
	ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
728
				    get_context_alignment(engine->i915),
729 730 731
				    0);
	if (ret)
		return ret;
732

733 734 735 736
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
737 738
	 *
	 * XXX: Doing so is painfully broken!
739
	 */
740
	from = engine->last_context;
741 742 743

	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
744 745 746
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
747 748 749
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
750
	ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
751 752
	if (ret)
		goto unpin_out;
753

754
	if (needs_pd_load_pre(ppgtt, engine, to)) {
755 756 757 758 759
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
760
		ret = ppgtt->switch_mm(ppgtt, req);
761 762 763 764
		if (ret)
			goto unpin_out;
	}

765
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
766 767 768 769
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
770
		hw_flags = MI_RESTORE_INHIBIT;
771
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
772 773 774
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
775

776 777
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
778
		if (ret)
779
			goto unpin_out;
780 781
	}

782 783 784 785 786 787
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
788
	if (from != NULL) {
789 790
		from->engine[RCS].state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->engine[RCS].state), req);
791 792 793 794 795 796 797
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
798
		from->engine[RCS].state->dirty = 1;
799

800
		/* obj is kept alive until the next request by its active ref */
801
		i915_gem_object_ggtt_unpin(from->engine[RCS].state);
802
		i915_gem_context_unreference(from);
803
	}
804
	i915_gem_context_reference(to);
805
	engine->last_context = to;
806

807 808 809
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
810
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
811
		trace_switch_mm(engine, to);
812
		ret = ppgtt->switch_mm(ppgtt, req);
813 814 815 816 817 818 819 820 821
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

822 823
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
824 825 826 827 828

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
829
		ret = remap_l3(req, i);
830 831 832 833 834 835
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

836
	if (!to->engine[RCS].initialised) {
837 838
		if (engine->init_context) {
			ret = engine->init_context(req);
839
			if (ret)
840
				return ret;
841
		}
842
		to->engine[RCS].initialised = true;
843 844
	}

845
	return 0;
846 847

unpin_out:
848
	i915_gem_object_ggtt_unpin(to->engine[RCS].state);
849
	return ret;
850 851 852 853
}

/**
 * i915_switch_context() - perform a GPU context switch.
854
 * @req: request for which we'll execute the context switch
855 856 857
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
858
 * it will have a refcount > 1. This allows us to destroy the context abstract
859
 * object while letting the normal object tracking destroy the backing BO.
860 861 862 863
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
864
 */
865
int i915_switch_context(struct drm_i915_gem_request *req)
866
{
867
	struct intel_engine_cs *engine = req->engine;
868

869
	WARN_ON(i915.enable_execlists);
870
	lockdep_assert_held(&req->i915->dev->struct_mutex);
871

872
	if (!req->ctx->engine[engine->id].state) {
873
		struct i915_gem_context *to = req->ctx;
874 875
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
876

877
		if (needs_pd_load_pre(ppgtt, engine, to)) {
878 879 880
			int ret;

			trace_switch_mm(engine, to);
881
			ret = ppgtt->switch_mm(ppgtt, req);
882 883 884
			if (ret)
				return ret;

885
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
886 887 888 889
		}

		if (to != engine->last_context) {
			i915_gem_context_reference(to);
890 891
			if (engine->last_context)
				i915_gem_context_unreference(engine->last_context);
892
			engine->last_context = to;
893
		}
894

895
		return 0;
896
	}
897

898
	return do_rcs_switch(req);
899
}
900

901
static bool contexts_enabled(struct drm_device *dev)
902
{
903
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
904 905
}

906 907 908 909 910
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
911
	struct i915_gem_context *ctx;
912 913
	int ret;

914
	if (!contexts_enabled(dev))
915 916
		return -ENODEV;

917 918 919
	if (args->pad != 0)
		return -EINVAL;

920 921 922 923
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

924
	ctx = i915_gem_create_context(dev, file_priv);
925
	mutex_unlock(&dev->struct_mutex);
926 927
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
928

929
	args->ctx_id = ctx->user_handle;
930 931
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

932
	return 0;
933 934 935 936 937 938 939
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
940
	struct i915_gem_context *ctx;
941 942
	int ret;

943 944 945
	if (args->pad != 0)
		return -EINVAL;

946
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
947
		return -ENOENT;
948

949 950 951 952
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

953
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
954
	if (IS_ERR(ctx)) {
955
		mutex_unlock(&dev->struct_mutex);
956
		return PTR_ERR(ctx);
957 958
	}

959
	idr_remove(&file_priv->context_idr, ctx->user_handle);
960
	i915_gem_context_unreference(ctx);
961 962 963 964 965
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}
966 967 968 969 970 971

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
972
	struct i915_gem_context *ctx;
973 974 975 976 977 978
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

979
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
980 981 982 983 984 985 986 987 988 989
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		args->value = ctx->hang_stats.ban_period_seconds;
		break;
990 991 992
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
993 994 995 996 997 998
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
999
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1000
		break;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1015
	struct i915_gem_context *ctx;
1016 1017 1018 1019 1020 1021
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1022
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		if (args->size)
			ret = -EINVAL;
		else if (args->value < ctx->hang_stats.ban_period_seconds &&
			 !capable(CAP_SYS_ADMIN))
			ret = -EPERM;
		else
			ctx->hang_stats.ban_period_seconds = args->value;
		break;
1038 1039 1040 1041 1042 1043 1044 1045
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
		}
		break;
1046 1047 1048 1049 1050 1051 1052 1053
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1054 1055 1056 1057 1058 1059 1060

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1061
	struct i915_gem_context *ctx;
1062 1063 1064 1065 1066 1067 1068 1069
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1070
	ret = i915_mutex_lock_interruptible(dev);
1071 1072 1073
	if (ret)
		return ret;

1074
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}
	hs = &ctx->hang_stats;

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}