amdgpu_ctx.c 9.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: monk liu <monk.liu@amd.com>
 */

#include <drm/drmP.h>
26
#include <drm/drm_auth.h>
A
Alex Deucher 已提交
27
#include "amdgpu.h"
28
#include "amdgpu_sched.h"
A
Alex Deucher 已提交
29

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
static int amdgpu_ctx_priority_permit(struct drm_file *filp,
				      enum amd_sched_priority priority)
{
	/* NORMAL and below are accessible by everyone */
	if (priority <= AMD_SCHED_PRIORITY_NORMAL)
		return 0;

	if (capable(CAP_SYS_NICE))
		return 0;

	if (drm_is_current_master(filp))
		return 0;

	return -EACCES;
}

static int amdgpu_ctx_init(struct amdgpu_device *adev,
			   enum amd_sched_priority priority,
			   struct drm_file *filp,
			   struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
50
{
51
	unsigned i, j;
52
	int r;
A
Alex Deucher 已提交
53

54 55 56 57 58 59 60
	if (priority < 0 || priority >= AMD_SCHED_PRIORITY_MAX)
		return -EINVAL;

	r = amdgpu_ctx_priority_permit(filp, priority);
	if (r)
		return r;

61 62 63 64
	memset(ctx, 0, sizeof(*ctx));
	ctx->adev = adev;
	kref_init(&ctx->refcount);
	spin_lock_init(&ctx->ring_lock);
65
	ctx->fences = kcalloc(amdgpu_sched_jobs * AMDGPU_MAX_RINGS,
66
			      sizeof(struct dma_fence*), GFP_KERNEL);
67 68
	if (!ctx->fences)
		return -ENOMEM;
A
Alex Deucher 已提交
69

70 71
	mutex_init(&ctx->lock);

72 73
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		ctx->rings[i].sequence = 1;
74
		ctx->rings[i].fences = &ctx->fences[amdgpu_sched_jobs * i];
75
	}
76 77

	ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);
78
	ctx->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
79 80
	ctx->init_priority = priority;
	ctx->override_priority = AMD_SCHED_PRIORITY_UNSET;
81

82 83
	/* create context entity for each ring */
	for (i = 0; i < adev->num_rings; i++) {
84
		struct amdgpu_ring *ring = adev->rings[i];
85
		struct amd_sched_rq *rq;
86

87
		rq = &ring->sched.sched_rq[priority];
M
Monk Liu 已提交
88 89 90 91

		if (ring == &adev->gfx.kiq.ring)
			continue;

92
		r = amd_sched_entity_init(&ring->sched, &ctx->rings[i].entity,
93
					  rq, amdgpu_sched_jobs, &ctx->guilty);
94
		if (r)
95
			goto failed;
96 97
	}

98 99 100 101
	r = amdgpu_queue_mgr_init(adev, &ctx->queue_mgr);
	if (r)
		goto failed;

A
Alex Deucher 已提交
102
	return 0;
103 104 105 106 107 108 109 110

failed:
	for (j = 0; j < i; j++)
		amd_sched_entity_fini(&adev->rings[j]->sched,
				      &ctx->rings[j].entity);
	kfree(ctx->fences);
	ctx->fences = NULL;
	return r;
A
Alex Deucher 已提交
111 112
}

113
static void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
114
{
115 116 117
	struct amdgpu_device *adev = ctx->adev;
	unsigned i, j;

118 119 120
	if (!adev)
		return;

121
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
122
		for (j = 0; j < amdgpu_sched_jobs; ++j)
123
			dma_fence_put(ctx->rings[i].fences[j]);
124
	kfree(ctx->fences);
125
	ctx->fences = NULL;
126

127 128 129
	for (i = 0; i < adev->num_rings; i++)
		amd_sched_entity_fini(&adev->rings[i]->sched,
				      &ctx->rings[i].entity);
130 131

	amdgpu_queue_mgr_fini(adev, &ctx->queue_mgr);
132 133

	mutex_destroy(&ctx->lock);
134 135 136 137
}

static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv,
138 139
			    struct drm_file *filp,
			    enum amd_sched_priority priority,
140 141 142
			    uint32_t *id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
A
Alex Deucher 已提交
143
	struct amdgpu_ctx *ctx;
144
	int r;
A
Alex Deucher 已提交
145

146 147 148 149 150 151 152
	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	mutex_lock(&mgr->lock);
	r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
	if (r < 0) {
153
		mutex_unlock(&mgr->lock);
154 155 156
		kfree(ctx);
		return r;
	}
157

158
	*id = (uint32_t)r;
159
	r = amdgpu_ctx_init(adev, priority, filp, ctx);
160 161 162 163 164
	if (r) {
		idr_remove(&mgr->ctx_handles, *id);
		*id = 0;
		kfree(ctx);
	}
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
	mutex_unlock(&mgr->lock);
	return r;
}

static void amdgpu_ctx_do_release(struct kref *ref)
{
	struct amdgpu_ctx *ctx;

	ctx = container_of(ref, struct amdgpu_ctx, refcount);

	amdgpu_ctx_fini(ctx);

	kfree(ctx);
}

static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
	struct amdgpu_ctx *ctx;

	mutex_lock(&mgr->lock);
186 187
	ctx = idr_remove(&mgr->ctx_handles, id);
	if (ctx)
188
		kref_put(&ctx->refcount, amdgpu_ctx_do_release);
189
	mutex_unlock(&mgr->lock);
190
	return ctx ? 0 : -EINVAL;
A
Alex Deucher 已提交
191 192
}

193 194 195
static int amdgpu_ctx_query(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv, uint32_t id,
			    union drm_amdgpu_ctx_out *out)
A
Alex Deucher 已提交
196 197
{
	struct amdgpu_ctx *ctx;
198
	struct amdgpu_ctx_mgr *mgr;
199
	unsigned reset_counter;
A
Alex Deucher 已提交
200

201 202 203 204
	if (!fpriv)
		return -EINVAL;

	mgr = &fpriv->ctx_mgr;
205
	mutex_lock(&mgr->lock);
A
Alex Deucher 已提交
206
	ctx = idr_find(&mgr->ctx_handles, id);
207
	if (!ctx) {
208
		mutex_unlock(&mgr->lock);
209
		return -EINVAL;
A
Alex Deucher 已提交
210
	}
211 212

	/* TODO: these two are always zero */
213 214
	out->state.flags = 0x0;
	out->state.hangs = 0x0;
215 216 217 218 219 220 221 222 223 224

	/* determine if a GPU reset has occured since the last call */
	reset_counter = atomic_read(&adev->gpu_reset_counter);
	/* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
	if (ctx->reset_counter == reset_counter)
		out->state.reset_status = AMDGPU_CTX_NO_RESET;
	else
		out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
	ctx->reset_counter = reset_counter;

225
	mutex_unlock(&mgr->lock);
226
	return 0;
A
Alex Deucher 已提交
227 228 229
}

int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
230
		     struct drm_file *filp)
A
Alex Deucher 已提交
231 232 233
{
	int r;
	uint32_t id;
234
	enum amd_sched_priority priority;
A
Alex Deucher 已提交
235 236 237 238 239 240 241

	union drm_amdgpu_ctx *args = data;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;

	r = 0;
	id = args->in.ctx_id;
242 243
	priority = amdgpu_to_sched_priority(args->in.priority);

244 245 246 247
	/* For backwards compatibility reasons, we need to accept
	 * ioctls with garbage in the priority field */
	if (priority == AMD_SCHED_PRIORITY_INVALID)
		priority = AMD_SCHED_PRIORITY_NORMAL;
A
Alex Deucher 已提交
248 249

	switch (args->in.op) {
250
	case AMDGPU_CTX_OP_ALLOC_CTX:
251
		r = amdgpu_ctx_alloc(adev, fpriv, filp, priority, &id);
252 253 254 255 256 257 258 259 260 261
		args->out.alloc.ctx_id = id;
		break;
	case AMDGPU_CTX_OP_FREE_CTX:
		r = amdgpu_ctx_free(fpriv, id);
		break;
	case AMDGPU_CTX_OP_QUERY_STATE:
		r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
		break;
	default:
		return -EINVAL;
A
Alex Deucher 已提交
262 263 264 265
	}

	return r;
}
266 267 268 269

struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx *ctx;
270 271 272 273 274 275
	struct amdgpu_ctx_mgr *mgr;

	if (!fpriv)
		return NULL;

	mgr = &fpriv->ctx_mgr;
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292

	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (ctx)
		kref_get(&ctx->refcount);
	mutex_unlock(&mgr->lock);
	return ctx;
}

int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
{
	if (ctx == NULL)
		return -EINVAL;

	kref_put(&ctx->refcount, amdgpu_ctx_do_release);
	return 0;
}
293

294 295
int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
			      struct dma_fence *fence, uint64_t* handler)
296 297
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
298
	uint64_t seq = cring->sequence;
299
	unsigned idx = 0;
300
	struct dma_fence *other = NULL;
301

302
	idx = seq & (amdgpu_sched_jobs - 1);
303
	other = cring->fences[idx];
304 305
	if (other)
		BUG_ON(!dma_fence_is_signaled(other));
306

307
	dma_fence_get(fence);
308 309 310

	spin_lock(&ctx->ring_lock);
	cring->fences[idx] = fence;
311
	cring->sequence++;
312 313
	spin_unlock(&ctx->ring_lock);

314
	dma_fence_put(other);
315 316
	if (handler)
		*handler = seq;
317

318
	return 0;
319 320
}

321 322
struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
				       struct amdgpu_ring *ring, uint64_t seq)
323 324
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
325
	struct dma_fence *fence;
326 327

	spin_lock(&ctx->ring_lock);
328

M
Monk Liu 已提交
329 330 331
	if (seq == ~0ull)
		seq = ctx->rings[ring->idx].sequence - 1;

332
	if (seq >= cring->sequence) {
333 334 335 336
		spin_unlock(&ctx->ring_lock);
		return ERR_PTR(-EINVAL);
	}

337

338
	if (seq + amdgpu_sched_jobs < cring->sequence) {
339 340 341 342
		spin_unlock(&ctx->ring_lock);
		return NULL;
	}

343
	fence = dma_fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
344 345 346 347
	spin_unlock(&ctx->ring_lock);

	return fence;
}
348

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
				  enum amd_sched_priority priority)
{
	int i;
	struct amdgpu_device *adev = ctx->adev;
	struct amd_sched_rq *rq;
	struct amd_sched_entity *entity;
	struct amdgpu_ring *ring;
	enum amd_sched_priority ctx_prio;

	ctx->override_priority = priority;

	ctx_prio = (ctx->override_priority == AMD_SCHED_PRIORITY_UNSET) ?
			ctx->init_priority : ctx->override_priority;

	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		entity = &ctx->rings[i].entity;
		rq = &ring->sched.sched_rq[ctx_prio];

		if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
			continue;

		amd_sched_entity_set_rq(entity, rq);
	}
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id)
{
	struct amdgpu_ctx_ring *cring = &ctx->rings[ring_id];
	unsigned idx = cring->sequence & (amdgpu_sched_jobs - 1);
	struct dma_fence *other = cring->fences[idx];

	if (other) {
		signed long r;
		r = dma_fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
		if (r < 0) {
			DRM_ERROR("Error (%ld) waiting for fence!\n", r);
			return r;
		}
	}

	return 0;
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
{
	mutex_init(&mgr->lock);
	idr_init(&mgr->ctx_handles);
}

void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
{
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id;

	idp = &mgr->ctx_handles;

	idr_for_each_entry(idp, ctx, id) {
		if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
			DRM_ERROR("ctx %p is still alive\n", ctx);
	}

	idr_destroy(&mgr->ctx_handles);
	mutex_destroy(&mgr->lock);
}