amdgpu_ctx.c 7.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: monk liu <monk.liu@amd.com>
 */

#include <drm/drmP.h>
#include "amdgpu.h"

28 29
int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
		    struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
30
{
31
	unsigned i, j;
32
	int r;
A
Alex Deucher 已提交
33

34 35 36 37 38 39
	memset(ctx, 0, sizeof(*ctx));
	ctx->adev = adev;
	kref_init(&ctx->refcount);
	spin_lock_init(&ctx->ring_lock);
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		ctx->rings[i].sequence = 1;
A
Alex Deucher 已提交
40

41 42 43
	if (amdgpu_enable_scheduler) {
		/* create context entity for each ring */
		for (i = 0; i < adev->num_rings; i++) {
44
			struct amd_sched_rq *rq;
45
			if (kernel)
46
				rq = &adev->rings[i]->sched.kernel_rq;
47
			else
48 49
				rq = &adev->rings[i]->sched.sched_rq;
			r = amd_sched_entity_init(&adev->rings[i]->sched,
50 51
						  &ctx->rings[i].entity,
						  rq, amdgpu_sched_jobs);
52 53 54 55 56 57
			if (r)
				break;
		}

		if (i < adev->num_rings) {
			for (j = 0; j < i; j++)
58
				amd_sched_entity_fini(&adev->rings[j]->sched,
59
						      &ctx->rings[j].entity);
60
			kfree(ctx);
61
			return r;
62 63
		}
	}
A
Alex Deucher 已提交
64 65 66
	return 0;
}

67
void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
68
{
69 70 71 72 73 74 75 76 77
	struct amdgpu_device *adev = ctx->adev;
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		for (j = 0; j < AMDGPU_CTX_MAX_CS_PENDING; ++j)
			fence_put(ctx->rings[i].fences[j]);

	if (amdgpu_enable_scheduler) {
		for (i = 0; i < adev->num_rings; i++)
78
			amd_sched_entity_fini(&adev->rings[i]->sched,
79
					      &ctx->rings[i].entity);
80 81 82 83 84 85 86 87
	}
}

static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv,
			    uint32_t *id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
A
Alex Deucher 已提交
88
	struct amdgpu_ctx *ctx;
89
	int r;
A
Alex Deucher 已提交
90

91 92 93 94 95 96 97
	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	mutex_lock(&mgr->lock);
	r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
	if (r < 0) {
98
		mutex_unlock(&mgr->lock);
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
		kfree(ctx);
		return r;
	}
	*id = (uint32_t)r;
	r = amdgpu_ctx_init(adev, false, ctx);
	mutex_unlock(&mgr->lock);

	return r;
}

static void amdgpu_ctx_do_release(struct kref *ref)
{
	struct amdgpu_ctx *ctx;

	ctx = container_of(ref, struct amdgpu_ctx, refcount);

	amdgpu_ctx_fini(ctx);

	kfree(ctx);
}

static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
	struct amdgpu_ctx *ctx;

	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (ctx) {
		idr_remove(&mgr->ctx_handles, id);
129
		kref_put(&ctx->refcount, amdgpu_ctx_do_release);
130
		mutex_unlock(&mgr->lock);
131
		return 0;
A
Alex Deucher 已提交
132
	}
133
	mutex_unlock(&mgr->lock);
A
Alex Deucher 已提交
134 135 136
	return -EINVAL;
}

137 138 139
static int amdgpu_ctx_query(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv, uint32_t id,
			    union drm_amdgpu_ctx_out *out)
A
Alex Deucher 已提交
140 141
{
	struct amdgpu_ctx *ctx;
142
	struct amdgpu_ctx_mgr *mgr;
143
	unsigned reset_counter;
A
Alex Deucher 已提交
144

145 146 147 148
	if (!fpriv)
		return -EINVAL;

	mgr = &fpriv->ctx_mgr;
149
	mutex_lock(&mgr->lock);
A
Alex Deucher 已提交
150
	ctx = idr_find(&mgr->ctx_handles, id);
151
	if (!ctx) {
152
		mutex_unlock(&mgr->lock);
153
		return -EINVAL;
A
Alex Deucher 已提交
154
	}
155 156

	/* TODO: these two are always zero */
157 158
	out->state.flags = 0x0;
	out->state.hangs = 0x0;
159 160 161 162 163 164 165 166 167 168

	/* determine if a GPU reset has occured since the last call */
	reset_counter = atomic_read(&adev->gpu_reset_counter);
	/* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
	if (ctx->reset_counter == reset_counter)
		out->state.reset_status = AMDGPU_CTX_NO_RESET;
	else
		out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
	ctx->reset_counter = reset_counter;

169
	mutex_unlock(&mgr->lock);
170
	return 0;
A
Alex Deucher 已提交
171 172 173
}

int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
174
		     struct drm_file *filp)
A
Alex Deucher 已提交
175 176 177 178 179 180 181 182 183 184 185 186 187
{
	int r;
	uint32_t id;

	union drm_amdgpu_ctx *args = data;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;

	r = 0;
	id = args->in.ctx_id;

	switch (args->in.op) {
		case AMDGPU_CTX_OP_ALLOC_CTX:
188
			r = amdgpu_ctx_alloc(adev, fpriv, &id);
A
Alex Deucher 已提交
189 190 191
			args->out.alloc.ctx_id = id;
			break;
		case AMDGPU_CTX_OP_FREE_CTX:
192
			r = amdgpu_ctx_free(fpriv, id);
A
Alex Deucher 已提交
193 194
			break;
		case AMDGPU_CTX_OP_QUERY_STATE:
195
			r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
A
Alex Deucher 已提交
196 197 198 199 200 201 202
			break;
		default:
			return -EINVAL;
	}

	return r;
}
203 204 205 206

struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx *ctx;
207 208 209 210 211 212
	struct amdgpu_ctx_mgr *mgr;

	if (!fpriv)
		return NULL;

	mgr = &fpriv->ctx_mgr;
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229

	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (ctx)
		kref_get(&ctx->refcount);
	mutex_unlock(&mgr->lock);
	return ctx;
}

int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
{
	if (ctx == NULL)
		return -EINVAL;

	kref_put(&ctx->refcount, amdgpu_ctx_do_release);
	return 0;
}
230 231

uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
232
			      struct fence *fence)
233 234
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
235
	uint64_t seq = cring->sequence;
236 237
	unsigned idx = 0;
	struct fence *other = NULL;
238

239 240
	idx = seq % AMDGPU_CTX_MAX_CS_PENDING;
	other = cring->fences[idx];
241 242 243 244 245 246 247 248 249 250 251
	if (other) {
		signed long r;
		r = fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
		if (r < 0)
			DRM_ERROR("Error (%ld) waiting for fence!\n", r);
	}

	fence_get(fence);

	spin_lock(&ctx->ring_lock);
	cring->fences[idx] = fence;
252
	cring->sequence++;
253 254 255 256 257 258 259 260 261 262 263 264 265 266
	spin_unlock(&ctx->ring_lock);

	fence_put(other);

	return seq;
}

struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
				   struct amdgpu_ring *ring, uint64_t seq)
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
	struct fence *fence;

	spin_lock(&ctx->ring_lock);
267

268
	if (seq >= cring->sequence) {
269 270 271 272
		spin_unlock(&ctx->ring_lock);
		return ERR_PTR(-EINVAL);
	}

273

274
	if (seq + AMDGPU_CTX_MAX_CS_PENDING < cring->sequence) {
275 276 277 278 279 280 281 282 283
		spin_unlock(&ctx->ring_lock);
		return NULL;
	}

	fence = fence_get(cring->fences[seq % AMDGPU_CTX_MAX_CS_PENDING]);
	spin_unlock(&ctx->ring_lock);

	return fence;
}
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
{
	mutex_init(&mgr->lock);
	idr_init(&mgr->ctx_handles);
}

void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
{
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id;

	idp = &mgr->ctx_handles;

	idr_for_each_entry(idp, ctx, id) {
		if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
			DRM_ERROR("ctx %p is still alive\n", ctx);
	}

	idr_destroy(&mgr->ctx_handles);
	mutex_destroy(&mgr->lock);
}