amdgpu_ctx.c 7.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: monk liu <monk.liu@amd.com>
 */

#include <drm/drmP.h>
#include "amdgpu.h"

28
static int amdgpu_ctx_init(struct amdgpu_device *adev, struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
29
{
30
	unsigned i, j;
31
	int r;
A
Alex Deucher 已提交
32

33 34 35 36
	memset(ctx, 0, sizeof(*ctx));
	ctx->adev = adev;
	kref_init(&ctx->refcount);
	spin_lock_init(&ctx->ring_lock);
37
	ctx->fences = kcalloc(amdgpu_sched_jobs * AMDGPU_MAX_RINGS,
38
			      sizeof(struct dma_fence*), GFP_KERNEL);
39 40
	if (!ctx->fences)
		return -ENOMEM;
A
Alex Deucher 已提交
41

42 43
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		ctx->rings[i].sequence = 1;
44
		ctx->rings[i].fences = &ctx->fences[amdgpu_sched_jobs * i];
45
	}
46 47 48

	ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);

49 50
	/* create context entity for each ring */
	for (i = 0; i < adev->num_rings; i++) {
51
		struct amdgpu_ring *ring = adev->rings[i];
52
		struct amd_sched_rq *rq;
53 54 55

		rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
		r = amd_sched_entity_init(&ring->sched, &ctx->rings[i].entity,
56 57
					  rq, amdgpu_sched_jobs);
		if (r)
58
			goto failed;
59 60
	}

A
Alex Deucher 已提交
61
	return 0;
62 63 64 65 66 67 68 69

failed:
	for (j = 0; j < i; j++)
		amd_sched_entity_fini(&adev->rings[j]->sched,
				      &ctx->rings[j].entity);
	kfree(ctx->fences);
	ctx->fences = NULL;
	return r;
A
Alex Deucher 已提交
70 71
}

72
static void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
73
{
74 75 76
	struct amdgpu_device *adev = ctx->adev;
	unsigned i, j;

77 78 79
	if (!adev)
		return;

80
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
81
		for (j = 0; j < amdgpu_sched_jobs; ++j)
82
			dma_fence_put(ctx->rings[i].fences[j]);
83
	kfree(ctx->fences);
84
	ctx->fences = NULL;
85

86 87 88
	for (i = 0; i < adev->num_rings; i++)
		amd_sched_entity_fini(&adev->rings[i]->sched,
				      &ctx->rings[i].entity);
89 90 91 92 93 94 95
}

static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv,
			    uint32_t *id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
A
Alex Deucher 已提交
96
	struct amdgpu_ctx *ctx;
97
	int r;
A
Alex Deucher 已提交
98

99 100 101 102 103 104 105
	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	mutex_lock(&mgr->lock);
	r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
	if (r < 0) {
106
		mutex_unlock(&mgr->lock);
107 108 109 110
		kfree(ctx);
		return r;
	}
	*id = (uint32_t)r;
111
	r = amdgpu_ctx_init(adev, ctx);
112 113 114 115 116
	if (r) {
		idr_remove(&mgr->ctx_handles, *id);
		*id = 0;
		kfree(ctx);
	}
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	mutex_unlock(&mgr->lock);
	return r;
}

static void amdgpu_ctx_do_release(struct kref *ref)
{
	struct amdgpu_ctx *ctx;

	ctx = container_of(ref, struct amdgpu_ctx, refcount);

	amdgpu_ctx_fini(ctx);

	kfree(ctx);
}

static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
	struct amdgpu_ctx *ctx;

	mutex_lock(&mgr->lock);
138 139
	ctx = idr_remove(&mgr->ctx_handles, id);
	if (ctx)
140
		kref_put(&ctx->refcount, amdgpu_ctx_do_release);
141
	mutex_unlock(&mgr->lock);
142
	return ctx ? 0 : -EINVAL;
A
Alex Deucher 已提交
143 144
}

145 146 147
static int amdgpu_ctx_query(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv, uint32_t id,
			    union drm_amdgpu_ctx_out *out)
A
Alex Deucher 已提交
148 149
{
	struct amdgpu_ctx *ctx;
150
	struct amdgpu_ctx_mgr *mgr;
151
	unsigned reset_counter;
A
Alex Deucher 已提交
152

153 154 155 156
	if (!fpriv)
		return -EINVAL;

	mgr = &fpriv->ctx_mgr;
157
	mutex_lock(&mgr->lock);
A
Alex Deucher 已提交
158
	ctx = idr_find(&mgr->ctx_handles, id);
159
	if (!ctx) {
160
		mutex_unlock(&mgr->lock);
161
		return -EINVAL;
A
Alex Deucher 已提交
162
	}
163 164

	/* TODO: these two are always zero */
165 166
	out->state.flags = 0x0;
	out->state.hangs = 0x0;
167 168 169 170 171 172 173 174 175 176

	/* determine if a GPU reset has occured since the last call */
	reset_counter = atomic_read(&adev->gpu_reset_counter);
	/* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
	if (ctx->reset_counter == reset_counter)
		out->state.reset_status = AMDGPU_CTX_NO_RESET;
	else
		out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
	ctx->reset_counter = reset_counter;

177
	mutex_unlock(&mgr->lock);
178
	return 0;
A
Alex Deucher 已提交
179 180 181
}

int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
182
		     struct drm_file *filp)
A
Alex Deucher 已提交
183 184 185 186 187 188 189 190 191 192 193 194
{
	int r;
	uint32_t id;

	union drm_amdgpu_ctx *args = data;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;

	r = 0;
	id = args->in.ctx_id;

	switch (args->in.op) {
195 196 197 198 199 200 201 202 203 204 205 206
	case AMDGPU_CTX_OP_ALLOC_CTX:
		r = amdgpu_ctx_alloc(adev, fpriv, &id);
		args->out.alloc.ctx_id = id;
		break;
	case AMDGPU_CTX_OP_FREE_CTX:
		r = amdgpu_ctx_free(fpriv, id);
		break;
	case AMDGPU_CTX_OP_QUERY_STATE:
		r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
		break;
	default:
		return -EINVAL;
A
Alex Deucher 已提交
207 208 209 210
	}

	return r;
}
211 212 213 214

struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx *ctx;
215 216 217 218 219 220
	struct amdgpu_ctx_mgr *mgr;

	if (!fpriv)
		return NULL;

	mgr = &fpriv->ctx_mgr;
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237

	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (ctx)
		kref_get(&ctx->refcount);
	mutex_unlock(&mgr->lock);
	return ctx;
}

int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
{
	if (ctx == NULL)
		return -EINVAL;

	kref_put(&ctx->refcount, amdgpu_ctx_do_release);
	return 0;
}
238 239

uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
240
			      struct dma_fence *fence)
241 242
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
243
	uint64_t seq = cring->sequence;
244
	unsigned idx = 0;
245
	struct dma_fence *other = NULL;
246

247
	idx = seq & (amdgpu_sched_jobs - 1);
248
	other = cring->fences[idx];
249 250
	if (other) {
		signed long r;
251
		r = dma_fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
252 253 254 255
		if (r < 0)
			DRM_ERROR("Error (%ld) waiting for fence!\n", r);
	}

256
	dma_fence_get(fence);
257 258 259

	spin_lock(&ctx->ring_lock);
	cring->fences[idx] = fence;
260
	cring->sequence++;
261 262
	spin_unlock(&ctx->ring_lock);

263
	dma_fence_put(other);
264 265 266 267

	return seq;
}

268 269
struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
				       struct amdgpu_ring *ring, uint64_t seq)
270 271
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
272
	struct dma_fence *fence;
273 274

	spin_lock(&ctx->ring_lock);
275

M
Monk Liu 已提交
276 277 278
	if (seq == ~0ull)
		seq = ctx->rings[ring->idx].sequence - 1;

279
	if (seq >= cring->sequence) {
280 281 282 283
		spin_unlock(&ctx->ring_lock);
		return ERR_PTR(-EINVAL);
	}

284

285
	if (seq + amdgpu_sched_jobs < cring->sequence) {
286 287 288 289
		spin_unlock(&ctx->ring_lock);
		return NULL;
	}

290
	fence = dma_fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
291 292 293 294
	spin_unlock(&ctx->ring_lock);

	return fence;
}
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317

void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
{
	mutex_init(&mgr->lock);
	idr_init(&mgr->ctx_handles);
}

void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
{
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id;

	idp = &mgr->ctx_handles;

	idr_for_each_entry(idp, ctx, id) {
		if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
			DRM_ERROR("ctx %p is still alive\n", ctx);
	}

	idr_destroy(&mgr->ctx_handles);
	mutex_destroy(&mgr->lock);
}