amdgpu_ctx.c 9.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: monk liu <monk.liu@amd.com>
 */

#include <drm/drmP.h>
26
#include <drm/drm_auth.h>
A
Alex Deucher 已提交
27 28
#include "amdgpu.h"

29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
static int amdgpu_ctx_priority_permit(struct drm_file *filp,
				      enum amd_sched_priority priority)
{
	/* NORMAL and below are accessible by everyone */
	if (priority <= AMD_SCHED_PRIORITY_NORMAL)
		return 0;

	if (capable(CAP_SYS_NICE))
		return 0;

	if (drm_is_current_master(filp))
		return 0;

	return -EACCES;
}

static int amdgpu_ctx_init(struct amdgpu_device *adev,
			   enum amd_sched_priority priority,
			   struct drm_file *filp,
			   struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
49
{
50
	unsigned i, j;
51
	int r;
A
Alex Deucher 已提交
52

53 54 55 56 57 58 59
	if (priority < 0 || priority >= AMD_SCHED_PRIORITY_MAX)
		return -EINVAL;

	r = amdgpu_ctx_priority_permit(filp, priority);
	if (r)
		return r;

60 61 62 63
	memset(ctx, 0, sizeof(*ctx));
	ctx->adev = adev;
	kref_init(&ctx->refcount);
	spin_lock_init(&ctx->ring_lock);
64
	ctx->fences = kcalloc(amdgpu_sched_jobs * AMDGPU_MAX_RINGS,
65
			      sizeof(struct dma_fence*), GFP_KERNEL);
66 67
	if (!ctx->fences)
		return -ENOMEM;
A
Alex Deucher 已提交
68

69 70
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		ctx->rings[i].sequence = 1;
71
		ctx->rings[i].fences = &ctx->fences[amdgpu_sched_jobs * i];
72
	}
73 74

	ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);
75 76
	ctx->init_priority = priority;
	ctx->override_priority = AMD_SCHED_PRIORITY_UNSET;
77

78 79
	/* create context entity for each ring */
	for (i = 0; i < adev->num_rings; i++) {
80
		struct amdgpu_ring *ring = adev->rings[i];
81
		struct amd_sched_rq *rq;
82

83
		rq = &ring->sched.sched_rq[priority];
M
Monk Liu 已提交
84 85 86 87

		if (ring == &adev->gfx.kiq.ring)
			continue;

88
		r = amd_sched_entity_init(&ring->sched, &ctx->rings[i].entity,
89 90
					  rq, amdgpu_sched_jobs);
		if (r)
91
			goto failed;
92 93
	}

94 95 96 97
	r = amdgpu_queue_mgr_init(adev, &ctx->queue_mgr);
	if (r)
		goto failed;

A
Alex Deucher 已提交
98
	return 0;
99 100 101 102 103 104 105 106

failed:
	for (j = 0; j < i; j++)
		amd_sched_entity_fini(&adev->rings[j]->sched,
				      &ctx->rings[j].entity);
	kfree(ctx->fences);
	ctx->fences = NULL;
	return r;
A
Alex Deucher 已提交
107 108
}

109
static void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
110
{
111 112 113
	struct amdgpu_device *adev = ctx->adev;
	unsigned i, j;

114 115 116
	if (!adev)
		return;

117
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
118
		for (j = 0; j < amdgpu_sched_jobs; ++j)
119
			dma_fence_put(ctx->rings[i].fences[j]);
120
	kfree(ctx->fences);
121
	ctx->fences = NULL;
122

123 124 125
	for (i = 0; i < adev->num_rings; i++)
		amd_sched_entity_fini(&adev->rings[i]->sched,
				      &ctx->rings[i].entity);
126 127

	amdgpu_queue_mgr_fini(adev, &ctx->queue_mgr);
128 129 130 131
}

static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv,
132 133
			    struct drm_file *filp,
			    enum amd_sched_priority priority,
134 135 136
			    uint32_t *id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
A
Alex Deucher 已提交
137
	struct amdgpu_ctx *ctx;
138
	int r;
A
Alex Deucher 已提交
139

140 141 142 143 144 145 146
	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	mutex_lock(&mgr->lock);
	r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
	if (r < 0) {
147
		mutex_unlock(&mgr->lock);
148 149 150
		kfree(ctx);
		return r;
	}
151

152
	*id = (uint32_t)r;
153
	r = amdgpu_ctx_init(adev, priority, filp, ctx);
154 155 156 157 158
	if (r) {
		idr_remove(&mgr->ctx_handles, *id);
		*id = 0;
		kfree(ctx);
	}
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
	mutex_unlock(&mgr->lock);
	return r;
}

static void amdgpu_ctx_do_release(struct kref *ref)
{
	struct amdgpu_ctx *ctx;

	ctx = container_of(ref, struct amdgpu_ctx, refcount);

	amdgpu_ctx_fini(ctx);

	kfree(ctx);
}

static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
	struct amdgpu_ctx *ctx;

	mutex_lock(&mgr->lock);
180 181
	ctx = idr_remove(&mgr->ctx_handles, id);
	if (ctx)
182
		kref_put(&ctx->refcount, amdgpu_ctx_do_release);
183
	mutex_unlock(&mgr->lock);
184
	return ctx ? 0 : -EINVAL;
A
Alex Deucher 已提交
185 186
}

187 188 189
static int amdgpu_ctx_query(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv, uint32_t id,
			    union drm_amdgpu_ctx_out *out)
A
Alex Deucher 已提交
190 191
{
	struct amdgpu_ctx *ctx;
192
	struct amdgpu_ctx_mgr *mgr;
193
	unsigned reset_counter;
A
Alex Deucher 已提交
194

195 196 197 198
	if (!fpriv)
		return -EINVAL;

	mgr = &fpriv->ctx_mgr;
199
	mutex_lock(&mgr->lock);
A
Alex Deucher 已提交
200
	ctx = idr_find(&mgr->ctx_handles, id);
201
	if (!ctx) {
202
		mutex_unlock(&mgr->lock);
203
		return -EINVAL;
A
Alex Deucher 已提交
204
	}
205 206

	/* TODO: these two are always zero */
207 208
	out->state.flags = 0x0;
	out->state.hangs = 0x0;
209 210 211 212 213 214 215 216 217 218

	/* determine if a GPU reset has occured since the last call */
	reset_counter = atomic_read(&adev->gpu_reset_counter);
	/* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
	if (ctx->reset_counter == reset_counter)
		out->state.reset_status = AMDGPU_CTX_NO_RESET;
	else
		out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
	ctx->reset_counter = reset_counter;

219
	mutex_unlock(&mgr->lock);
220
	return 0;
A
Alex Deucher 已提交
221 222
}

223 224 225 226 227 228 229 230 231 232 233 234
static enum amd_sched_priority amdgpu_to_sched_priority(int amdgpu_priority)
{
	switch (amdgpu_priority) {
	case AMDGPU_CTX_PRIORITY_HIGH_HW:
		return AMD_SCHED_PRIORITY_HIGH_HW;
	case AMDGPU_CTX_PRIORITY_HIGH_SW:
		return AMD_SCHED_PRIORITY_HIGH_SW;
	case AMDGPU_CTX_PRIORITY_NORMAL:
		return AMD_SCHED_PRIORITY_NORMAL;
	case AMDGPU_CTX_PRIORITY_LOW_SW:
	case AMDGPU_CTX_PRIORITY_LOW_HW:
		return AMD_SCHED_PRIORITY_LOW;
235 236
	case AMDGPU_CTX_PRIORITY_UNSET:
		return AMD_SCHED_PRIORITY_UNSET;
237 238
	default:
		WARN(1, "Invalid context priority %d\n", amdgpu_priority);
239
		return AMD_SCHED_PRIORITY_INVALID;
240 241 242
	}
}

A
Alex Deucher 已提交
243
int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
244
		     struct drm_file *filp)
A
Alex Deucher 已提交
245 246 247
{
	int r;
	uint32_t id;
248
	enum amd_sched_priority priority;
A
Alex Deucher 已提交
249 250 251 252 253 254 255

	union drm_amdgpu_ctx *args = data;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;

	r = 0;
	id = args->in.ctx_id;
256 257
	priority = amdgpu_to_sched_priority(args->in.priority);

258 259 260 261
	/* For backwards compatibility reasons, we need to accept
	 * ioctls with garbage in the priority field */
	if (priority == AMD_SCHED_PRIORITY_INVALID)
		priority = AMD_SCHED_PRIORITY_NORMAL;
A
Alex Deucher 已提交
262 263

	switch (args->in.op) {
264
	case AMDGPU_CTX_OP_ALLOC_CTX:
265
		r = amdgpu_ctx_alloc(adev, fpriv, filp, priority, &id);
266 267 268 269 270 271 272 273 274 275
		args->out.alloc.ctx_id = id;
		break;
	case AMDGPU_CTX_OP_FREE_CTX:
		r = amdgpu_ctx_free(fpriv, id);
		break;
	case AMDGPU_CTX_OP_QUERY_STATE:
		r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
		break;
	default:
		return -EINVAL;
A
Alex Deucher 已提交
276 277 278 279
	}

	return r;
}
280 281 282 283

struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx *ctx;
284 285 286 287 288 289
	struct amdgpu_ctx_mgr *mgr;

	if (!fpriv)
		return NULL;

	mgr = &fpriv->ctx_mgr;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (ctx)
		kref_get(&ctx->refcount);
	mutex_unlock(&mgr->lock);
	return ctx;
}

int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
{
	if (ctx == NULL)
		return -EINVAL;

	kref_put(&ctx->refcount, amdgpu_ctx_do_release);
	return 0;
}
307

308 309
int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
			      struct dma_fence *fence, uint64_t* handler)
310 311
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
312
	uint64_t seq = cring->sequence;
313
	unsigned idx = 0;
314
	struct dma_fence *other = NULL;
315

316
	idx = seq & (amdgpu_sched_jobs - 1);
317
	other = cring->fences[idx];
318 319
	if (other) {
		signed long r;
320
		r = dma_fence_wait_timeout(other, true, MAX_SCHEDULE_TIMEOUT);
321
		if (r < 0)
322
			return r;
323 324
	}

325
	dma_fence_get(fence);
326 327 328

	spin_lock(&ctx->ring_lock);
	cring->fences[idx] = fence;
329
	cring->sequence++;
330 331
	spin_unlock(&ctx->ring_lock);

332
	dma_fence_put(other);
333 334
	if (handler)
		*handler = seq;
335

336
	return 0;
337 338
}

339 340
struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
				       struct amdgpu_ring *ring, uint64_t seq)
341 342
{
	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
343
	struct dma_fence *fence;
344 345

	spin_lock(&ctx->ring_lock);
346

M
Monk Liu 已提交
347 348 349
	if (seq == ~0ull)
		seq = ctx->rings[ring->idx].sequence - 1;

350
	if (seq >= cring->sequence) {
351 352 353 354
		spin_unlock(&ctx->ring_lock);
		return ERR_PTR(-EINVAL);
	}

355

356
	if (seq + amdgpu_sched_jobs < cring->sequence) {
357 358 359 360
		spin_unlock(&ctx->ring_lock);
		return NULL;
	}

361
	fence = dma_fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
362 363 364 365
	spin_unlock(&ctx->ring_lock);

	return fence;
}
366

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
				  enum amd_sched_priority priority)
{
	int i;
	struct amdgpu_device *adev = ctx->adev;
	struct amd_sched_rq *rq;
	struct amd_sched_entity *entity;
	struct amdgpu_ring *ring;
	enum amd_sched_priority ctx_prio;

	ctx->override_priority = priority;

	ctx_prio = (ctx->override_priority == AMD_SCHED_PRIORITY_UNSET) ?
			ctx->init_priority : ctx->override_priority;

	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		entity = &ctx->rings[i].entity;
		rq = &ring->sched.sched_rq[ctx_prio];

		if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
			continue;

		amd_sched_entity_set_rq(entity, rq);
	}
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
{
	mutex_init(&mgr->lock);
	idr_init(&mgr->ctx_handles);
}

void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
{
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id;

	idp = &mgr->ctx_handles;

	idr_for_each_entry(idp, ctx, id) {
		if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
			DRM_ERROR("ctx %p is still alive\n", ctx);
	}

	idr_destroy(&mgr->ctx_handles);
	mutex_destroy(&mgr->lock);
}