head.S 31.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/boot/compressed/head.S
 *
 *  Copyright (C) 1996-2002 Russell King
5
 *  Copyright (C) 2004 Hyok S. Choi (MPU support)
L
Linus Torvalds 已提交
6 7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/linkage.h>
12
#include <asm/assembler.h>
L
Linus Torvalds 已提交
13

14
	.arch	armv7-a
L
Linus Torvalds 已提交
15 16 17 18 19 20 21 22
/*
 * Debugging stuff
 *
 * Note that these macros must not contain any code which is not
 * 100% relocatable.  Any attempt to do so will result in a crash.
 * Please select one of the following when turning on debugging.
 */
#ifdef DEBUG
23 24

#if defined(CONFIG_DEBUG_ICEDCC)
25

26
#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
27
		.macro	loadsp, rb, tmp
28 29 30 31
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
32
#elif defined(CONFIG_CPU_XSCALE)
33
		.macro	loadsp, rb, tmp
34 35 36 37
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c8, c0, 0
		.endm
38
#else
39
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
40
		.endm
41
		.macro	writeb, ch, rb
42
		mcr	p14, 0, \ch, c1, c0, 0
L
Linus Torvalds 已提交
43
		.endm
44 45
#endif

46
#else
47

48
#include CONFIG_DEBUG_LL_INCLUDE
49

50 51
		.macro	writeb,	ch, rb
		senduart \ch, \rb
L
Linus Torvalds 已提交
52
		.endm
53

54
#if defined(CONFIG_ARCH_SA1100)
55
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
56
		mov	\rb, #0x80000000	@ physical base address
57
#ifdef CONFIG_DEBUG_LL_SER3
L
Linus Torvalds 已提交
58
		add	\rb, \rb, #0x00050000	@ Ser3
59
#else
L
Linus Torvalds 已提交
60
		add	\rb, \rb, #0x00010000	@ Ser1
61
#endif
L
Linus Torvalds 已提交
62
		.endm
63
#elif defined(CONFIG_ARCH_S3C24XX)
64
		.macro loadsp, rb, tmp
L
Linus Torvalds 已提交
65
		mov	\rb, #0x50000000
66
		add	\rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
L
Linus Torvalds 已提交
67 68
		.endm
#else
69 70
		.macro	loadsp,	rb, tmp
		addruart \rb, \tmp
71
		.endm
L
Linus Torvalds 已提交
72
#endif
73
#endif
L
Linus Torvalds 已提交
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#endif

		.macro	kputc,val
		mov	r0, \val
		bl	putc
		.endm

		.macro	kphex,val,len
		mov	r0, \val
		mov	r1, #\len
		bl	phex
		.endm

		.macro	debug_reloc_start
#ifdef DEBUG
		kputc	#'\n'
		kphex	r6, 8		/* processor id */
		kputc	#':'
		kphex	r7, 8		/* architecture id */
93
#ifdef CONFIG_CPU_CP15
L
Linus Torvalds 已提交
94 95 96
		kputc	#':'
		mrc	p15, 0, r0, c1, c0
		kphex	r0, 8		/* control reg */
97
#endif
L
Linus Torvalds 已提交
98 99 100
		kputc	#'\n'
		kphex	r5, 8		/* decompressed kernel start */
		kputc	#'-'
101
		kphex	r9, 8		/* decompressed kernel end  */
L
Linus Torvalds 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
		kputc	#'>'
		kphex	r4, 8		/* kernel execution address */
		kputc	#'\n'
#endif
		.endm

		.macro	debug_reloc_end
#ifdef DEBUG
		kphex	r5, 8		/* end of kernel */
		kputc	#'\n'
		mov	r0, r4
		bl	memdump		/* dump 256 bytes at start of kernel */
#endif
		.endm

		.section ".start", #alloc, #execinstr
/*
 * sort out different calling conventions
 */
		.align
122
		.arm				@ Always enter in ARM state
L
Linus Torvalds 已提交
123 124
start:
		.type	start,#function
125
		.rept	7
L
Linus Torvalds 已提交
126 127
		mov	r0, r0
		.endr
128 129 130 131
   ARM(		mov	r0, r0		)
   ARM(		b	1f		)
 THUMB(		adr	r12, BSYM(1f)	)
 THUMB(		bx	r12		)
L
Linus Torvalds 已提交
132 133 134 135

		.word	0x016f2818		@ Magic numbers to help the loader
		.word	start			@ absolute load/run zImage address
		.word	_edata			@ zImage end address
136
 THUMB(		.thumb			)
137 138 139 140 141 142
1:
		mrs	r9, cpsr
#ifdef CONFIG_ARM_VIRT_EXT
		bl	__hyp_stub_install	@ get into SVC mode, reversibly
#endif
		mov	r7, r1			@ save architecture ID
143
		mov	r8, r2			@ save atags pointer
L
Linus Torvalds 已提交
144 145 146 147 148 149 150 151 152 153

		/*
		 * Booting from Angel - need to enter SVC mode and disable
		 * FIQs/IRQs (numeric definitions from angel arm.h source).
		 * We only do this if we were in user mode on entry.
		 */
		mrs	r2, cpsr		@ get current mode
		tst	r2, #3			@ not user?
		bne	not_angel
		mov	r0, #0x17		@ angel_SWIreason_EnterSVC
154 155
 ARM(		swi	0x123456	)	@ angel_SWI_ARM
 THUMB(		svc	0xab		)	@ angel_SWI_THUMB
L
Linus Torvalds 已提交
156
not_angel:
157 158 159
		safe_svcmode_maskall r0
		msr	spsr_cxsf, r9		@ Save the CPU boot mode in
						@ SPSR
L
Linus Torvalds 已提交
160 161 162 163 164 165 166
		/*
		 * Note that some cache flushing and other stuff may
		 * be needed here - is there an Angel SWI call for this?
		 */

		/*
		 * some architecture specific code can be inserted
167
		 * by the linker here, but it should preserve r7, r8, and r9.
L
Linus Torvalds 已提交
168 169 170
		 */

		.text
171

172 173
#ifdef CONFIG_AUTO_ZRELADDR
		@ determine final kernel image address
174 175
		mov	r4, pc
		and	r4, r4, #0xf8000000
176 177
		add	r4, r4, #TEXT_OFFSET
#else
178
		ldr	r4, =zreladdr
179
#endif
L
Linus Torvalds 已提交
180

181 182 183 184 185 186 187 188 189 190 191 192 193
		/*
		 * Set up a page table only if it won't overwrite ourself.
		 * That means r4 < pc && r4 - 16k page directory > &_end.
		 * Given that r4 > &_end is most unfrequent, we add a rough
		 * additional 1MB of room for a possible appended DTB.
		 */
		mov	r0, pc
		cmp	r0, r4
		ldrcc	r0, LC0+32
		addcc	r0, r0, pc
		cmpcc	r4, r0
		orrcc	r4, r4, #1		@ remember we skipped cache_on
		blcs	cache_on
194 195

restart:	adr	r0, LC0
196
		ldmia	r0, {r1, r2, r3, r6, r10, r11, r12}
197
		ldr	sp, [r0, #28]
198 199 200 201 202 203 204

		/*
		 * We might be running at a different address.  We need
		 * to fix up various pointers.
		 */
		sub	r0, r0, r1		@ calculate the delta offset
		add	r6, r6, r0		@ _edata
205 206 207 208 209 210 211 212 213 214 215 216 217 218
		add	r10, r10, r0		@ inflated kernel size location

		/*
		 * The kernel build system appends the size of the
		 * decompressed kernel at the end of the compressed data
		 * in little-endian form.
		 */
		ldrb	r9, [r10, #0]
		ldrb	lr, [r10, #1]
		orr	r9, r9, lr, lsl #8
		ldrb	lr, [r10, #2]
		ldrb	r10, [r10, #3]
		orr	r9, r9, lr, lsl #16
		orr	r9, r9, r10, lsl #24
L
Linus Torvalds 已提交
219

220 221 222 223 224
#ifndef CONFIG_ZBOOT_ROM
		/* malloc space is above the relocated stack (64k max) */
		add	sp, sp, r0
		add	r10, sp, #0x10000
#else
L
Linus Torvalds 已提交
225
		/*
226 227 228
		 * With ZBOOT_ROM the bss/stack is non relocatable,
		 * but someone could still run this code from RAM,
		 * in which case our reference is _edata.
L
Linus Torvalds 已提交
229
		 */
230 231 232
		mov	r10, r6
#endif

233 234 235 236 237 238
		mov	r5, #0			@ init dtb size to 0
#ifdef CONFIG_ARM_APPENDED_DTB
/*
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
239
 *   r4  = final kernel address (possibly with LSB set)
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
 *   r5  = appended dtb size (still unknown)
 *   r6  = _edata
 *   r7  = architecture ID
 *   r8  = atags/device tree pointer
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 *
 * if there are device trees (dtb) appended to zImage, advance r10 so that the
 * dtb data will get relocated along with the kernel if necessary.
 */

		ldr	lr, [r6, #0]
#ifndef __ARMEB__
		ldr	r1, =0xedfe0dd0		@ sig is 0xd00dfeed big endian
#else
		ldr	r1, =0xd00dfeed
#endif
		cmp	lr, r1
		bne	dtb_check_done		@ not found

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
#ifdef CONFIG_ARM_ATAG_DTB_COMPAT
		/*
		 * OK... Let's do some funky business here.
		 * If we do have a DTB appended to zImage, and we do have
		 * an ATAG list around, we want the later to be translated
		 * and folded into the former here.  To be on the safe side,
		 * let's temporarily move  the stack away into the malloc
		 * area.  No GOT fixup has occurred yet, but none of the
		 * code we're about to call uses any global variable.
		*/
		add	sp, sp, #0x10000
		stmfd	sp!, {r0-r3, ip, lr}
		mov	r0, r8
		mov	r1, r6
		sub	r2, sp, r6
		bl	atags_to_fdt

		/*
		 * If returned value is 1, there is no ATAG at the location
		 * pointed by r8.  Try the typical 0x100 offset from start
		 * of RAM and hope for the best.
		 */
		cmp	r0, #1
286
		sub	r0, r4, #TEXT_OFFSET
287
		bic	r0, r0, #1
288
		add	r0, r0, #0x100
289 290
		mov	r1, r6
		sub	r2, sp, r6
291
		bleq	atags_to_fdt
292 293 294 295 296

		ldmfd	sp!, {r0-r3, ip, lr}
		sub	sp, sp, #0x10000
#endif

297 298
		mov	r8, r6			@ use the appended device tree

299 300 301 302 303 304 305 306 307 308 309 310
		/*
		 * Make sure that the DTB doesn't end up in the final
		 * kernel's .bss area. To do so, we adjust the decompressed
		 * kernel size to compensate if that .bss size is larger
		 * than the relocated code.
		 */
		ldr	r5, =_kernel_bss_size
		adr	r1, wont_overwrite
		sub	r1, r6, r1
		subs	r1, r5, r1
		addhi	r9, r9, r1

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
		/* Get the dtb's size */
		ldr	r5, [r6, #4]
#ifndef __ARMEB__
		/* convert r5 (dtb size) to little endian */
		eor	r1, r5, r5, ror #16
		bic	r1, r1, #0x00ff0000
		mov	r5, r5, ror #8
		eor	r5, r5, r1, lsr #8
#endif

		/* preserve 64-bit alignment */
		add	r5, r5, #7
		bic	r5, r5, #7

		/* relocate some pointers past the appended dtb */
		add	r6, r6, r5
		add	r10, r10, r5
		add	sp, sp, r5
dtb_check_done:
#endif

332 333
/*
 * Check to see if we will overwrite ourselves.
334
 *   r4  = final kernel address (possibly with LSB set)
335 336 337
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 * We basically want:
338
 *   r4 - 16k page directory >= r10 -> OK
339
 *   r4 + image length <= address of wont_overwrite -> OK
340
 * Note: the possible LSB in r4 is harmless here.
341
 */
342
		add	r10, r10, #16384
343 344 345
		cmp	r4, r10
		bhs	wont_overwrite
		add	r10, r4, r9
346 347
		adr	r9, wont_overwrite
		cmp	r10, r9
348 349 350 351 352 353 354 355 356
		bls	wont_overwrite

/*
 * Relocate ourselves past the end of the decompressed kernel.
 *   r6  = _edata
 *   r10 = end of the decompressed kernel
 * Because we always copy ahead, we need to do it from the end and go
 * backward in case the source and destination overlap.
 */
357 358 359 360 361 362
		/*
		 * Bump to the next 256-byte boundary with the size of
		 * the relocation code added. This avoids overwriting
		 * ourself when the offset is small.
		 */
		add	r10, r10, #((reloc_code_end - restart + 256) & ~255)
363 364
		bic	r10, r10, #255

365 366 367 368
		/* Get start of code we want to copy and align it down. */
		adr	r5, restart
		bic	r5, r5, #31

369 370 371 372 373 374 375 376 377 378 379 380 381 382
/* Relocate the hyp vector base if necessary */
#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE
		bne	1f

		bl	__hyp_get_vectors
		sub	r0, r0, r5
		add	r0, r0, r10
		bl	__hyp_set_vectors
1:
#endif

383 384 385 386 387 388 389 390 391 392 393 394 395 396
		sub	r9, r6, r5		@ size to copy
		add	r9, r9, #31		@ rounded up to a multiple
		bic	r9, r9, #31		@ ... of 32 bytes
		add	r6, r9, r5
		add	r9, r9, r10

1:		ldmdb	r6!, {r0 - r3, r10 - r12, lr}
		cmp	r6, r5
		stmdb	r9!, {r0 - r3, r10 - r12, lr}
		bhi	1b

		/* Preserve offset to relocated code. */
		sub	r6, r9, r6

397 398 399 400 401
#ifndef CONFIG_ZBOOT_ROM
		/* cache_clean_flush may use the stack, so relocate it */
		add	sp, sp, r6
#endif

402 403
		tst	r4, #1
		bleq	cache_clean_flush
404 405 406 407 408 409 410 411 412 413 414

		adr	r0, BSYM(restart)
		add	r0, r0, r6
		mov	pc, r0

wont_overwrite:
/*
 * If delta is zero, we are running at the address we were linked at.
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
415
 *   r4  = kernel execution address (possibly with LSB set)
416
 *   r5  = appended dtb size (0 if not present)
417 418 419 420 421 422
 *   r7  = architecture ID
 *   r8  = atags pointer
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 */
423
		orrs	r1, r0, r5
424
		beq	not_relocated
425

426
		add	r11, r11, r0
427
		add	r12, r12, r0
L
Linus Torvalds 已提交
428 429 430 431 432

#ifndef CONFIG_ZBOOT_ROM
		/*
		 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
		 * we need to fix up pointers into the BSS region.
433
		 * Note that the stack pointer has already been fixed up.
L
Linus Torvalds 已提交
434 435 436 437 438 439
		 */
		add	r2, r2, r0
		add	r3, r3, r0

		/*
		 * Relocate all entries in the GOT table.
440
		 * Bump bss entries to _edata + dtb size
L
Linus Torvalds 已提交
441
		 */
442
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
443 444 445 446 447
		add	r1, r1, r0		@ This fixes up C references
		cmp	r1, r2			@ if entry >= bss_start &&
		cmphs	r3, r1			@       bss_end > entry
		addhi	r1, r1, r5		@    entry += dtb size
		str	r1, [r11], #4		@ next entry
448
		cmp	r11, r12
L
Linus Torvalds 已提交
449
		blo	1b
450 451 452 453 454

		/* bump our bss pointers too */
		add	r2, r2, r5
		add	r3, r3, r5

L
Linus Torvalds 已提交
455 456 457 458 459 460
#else

		/*
		 * Relocate entries in the GOT table.  We only relocate
		 * the entries that are outside the (relocated) BSS region.
		 */
461
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
462 463 464
		cmp	r1, r2			@ entry < bss_start ||
		cmphs	r3, r1			@ _end < entry
		addlo	r1, r1, r0		@ table.  This fixes up the
465
		str	r1, [r11], #4		@ C references.
466
		cmp	r11, r12
L
Linus Torvalds 已提交
467 468 469 470 471 472 473 474 475 476 477
		blo	1b
#endif

not_relocated:	mov	r0, #0
1:		str	r0, [r2], #4		@ clear bss
		str	r0, [r2], #4
		str	r0, [r2], #4
		str	r0, [r2], #4
		cmp	r2, r3
		blo	1b

478 479 480 481 482 483 484 485 486
		/*
		 * Did we skip the cache setup earlier?
		 * That is indicated by the LSB in r4.
		 * Do it now if so.
		 */
		tst	r4, #1
		bic	r4, r4, #1
		blne	cache_on

L
Linus Torvalds 已提交
487
/*
488 489 490 491 492
 * The C runtime environment should now be setup sufficiently.
 * Set up some pointers, and start decompressing.
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
L
Linus Torvalds 已提交
493
 */
494 495 496
		mov	r0, r4
		mov	r1, sp			@ malloc space above stack
		add	r2, sp, #0x10000	@ 64k max
L
Linus Torvalds 已提交
497 498 499
		mov	r3, r7
		bl	decompress_kernel
		bl	cache_clean_flush
500 501 502
		bl	cache_off
		mov	r1, r7			@ restore architecture number
		mov	r2, r8			@ restore atags pointer
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523

#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr		@ Get saved CPU boot mode
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE		@ if not booted in HYP mode...
		bne	__enter_kernel		@ boot kernel directly

		adr	r12, .L__hyp_reentry_vectors_offset
		ldr	r0, [r12]
		add	r0, r0, r12

		bl	__hyp_set_vectors
		__HVC(0)			@ otherwise bounce to hyp mode

		b	.			@ should never be reached

		.align	2
.L__hyp_reentry_vectors_offset:	.long	__hyp_reentry_vectors - .
#else
		b	__enter_kernel
#endif
L
Linus Torvalds 已提交
524

525
		.align	2
L
Linus Torvalds 已提交
526 527 528 529
		.type	LC0, #object
LC0:		.word	LC0			@ r1
		.word	__bss_start		@ r2
		.word	_end			@ r3
530
		.word	_edata			@ r6
531
		.word	input_data_end - 4	@ r10 (inflated size location)
532
		.word	_got_start		@ r11
L
Linus Torvalds 已提交
533
		.word	_got_end		@ ip
534
		.word	.L_user_stack_end	@ sp
535
		.word	_end - restart + 16384 + 1024*1024
L
Linus Torvalds 已提交
536 537 538 539
		.size	LC0, . - LC0

#ifdef CONFIG_ARCH_RPC
		.globl	params
540
params:		ldr	r0, =0x10000100		@ params_phys for RPC
L
Linus Torvalds 已提交
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
		mov	pc, lr
		.ltorg
		.align
#endif

/*
 * Turn on the cache.  We need to setup some page tables so that we
 * can have both the I and D caches on.
 *
 * We place the page tables 16k down from the kernel execution address,
 * and we hope that nothing else is using it.  If we're using it, we
 * will go pop!
 *
 * On entry,
 *  r4 = kernel execution address
 *  r7 = architecture number
557
 *  r8 = atags pointer
L
Linus Torvalds 已提交
558
 * On exit,
559
 *  r0, r1, r2, r3, r9, r10, r12 corrupted
L
Linus Torvalds 已提交
560
 * This routine must preserve:
561
 *  r4, r7, r8
L
Linus Torvalds 已提交
562 563 564 565 566
 */
		.align	5
cache_on:	mov	r3, #8			@ cache_on function
		b	call_cache_fn

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
/*
 * Initialize the highest priority protection region, PR7
 * to cover all 32bit address and cacheable and bufferable.
 */
__armv4_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting
		mcr 	p15, 0, r0, c6, c7, 1

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ D-cache on
		mcr	p15, 0, r0, c2, c0, 1	@ I-cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 1	@ I-access permission
		mcr	p15, 0, r0, c5, c0, 0	@ D-access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ ...I .... ..D. WC.M
		orr	r0, r0, #0x002d		@ .... .... ..1. 11.1
		orr	r0, r0, #0x1000		@ ...1 .... .... ....

		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mov	pc, lr

__armv3_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 0	@ access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
614 615 616 617
		/*
		 * ?? ARMv3 MMU does not allow reading the control register,
		 * does this really work on ARMv3 MPU?
		 */
618 619 620
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ .... .... .... WC.M
		orr	r0, r0, #0x000d		@ .... .... .... 11.1
621
		/* ?? this overwrites the value constructed above? */
622 623 624
		mov	r0, #0
		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

625
		/* ?? invalidate for the second time? */
626 627 628
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

629 630 631 632 633 634
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
#define CB_BITS 0x08
#else
#define CB_BITS 0x0c
#endif

L
Linus Torvalds 已提交
635 636 637 638 639 640 641 642
__setup_mmu:	sub	r3, r4, #16384		@ Page directory size
		bic	r3, r3, #0xff		@ Align the pointer
		bic	r3, r3, #0x3f00
/*
 * Initialise the page tables, turning on the cacheable and bufferable
 * bits for the RAM area only.
 */
		mov	r0, r3
643 644 645
		mov	r9, r0, lsr #18
		mov	r9, r9, lsl #18		@ start of RAM
		add	r10, r9, #0x10000000	@ a reasonable RAM size
646 647
		mov	r1, #0x12		@ XN|U + section mapping
		orr	r1, r1, #3 << 10	@ AP=11
L
Linus Torvalds 已提交
648
		add	r2, r3, #16384
649
1:		cmp	r1, r9			@ if virt > start of RAM
650 651 652 653
		cmphs	r10, r1			@   && end of RAM > virt
		bic	r1, r1, #0x1c		@ clear XN|U + C + B
		orrlo	r1, r1, #0x10		@ Set XN|U for non-RAM
		orrhs	r1, r1, r6		@ set RAM section settings
L
Linus Torvalds 已提交
654 655 656 657 658 659 660 661 662 663
		str	r1, [r0], #4		@ 1:1 mapping
		add	r1, r1, #1048576
		teq	r0, r2
		bne	1b
/*
 * If ever we are running from Flash, then we surely want the cache
 * to be enabled also for our execution instance...  We map 2MB of it
 * so there is no map overlap problem for up to 1 MB compressed kernel.
 * If the execution is in RAM then we would only be duplicating the above.
 */
664
		orr	r1, r6, #0x04		@ ensure B is set for this
L
Linus Torvalds 已提交
665
		orr	r1, r1, #3 << 10
666 667
		mov	r2, pc
		mov	r2, r2, lsr #20
L
Linus Torvalds 已提交
668 669 670 671 672 673
		orr	r1, r1, r2, lsl #20
		add	r0, r3, r2, lsl #2
		str	r1, [r0], #4
		add	r1, r1, #1048576
		str	r1, [r0]
		mov	pc, lr
674
ENDPROC(__setup_mmu)
L
Linus Torvalds 已提交
675

676 677 678 679 680 681 682 683 684
@ Enable unaligned access on v6, to allow better code generation
@ for the decompressor C code:
__armv6_mmu_cache_on:
		mrc	p15, 0, r0, c1, c0, 0	@ read SCTLR
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
		mcr	p15, 0, r0, c1, c0, 0	@ write SCTLR
		b	__armv4_mmu_cache_on

685 686 687 688 689 690
__arm926ejs_mmu_cache_on:
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
		mov	r0, #4			@ put dcache in WT mode
		mcr	p15, 7, r0, c15, c0, 0
#endif

691
__armv4_mmu_cache_on:
L
Linus Torvalds 已提交
692
		mov	r12, lr
693
#ifdef CONFIG_MMU
694
		mov	r6, #CB_BITS | 0x12	@ U
L
Linus Torvalds 已提交
695 696 697 698 699 700 701
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x0030
702
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
703
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
704 705
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
706
#endif
L
Linus Torvalds 已提交
707 708
		mov	pc, r12

709 710
__armv7_mmu_cache_on:
		mov	r12, lr
711
#ifdef CONFIG_MMU
712 713
		mrc	p15, 0, r11, c0, c1, 4	@ read ID_MMFR0
		tst	r11, #0xf		@ VMSA
714
		movne	r6, #CB_BITS | 0x02	@ !XN
715 716 717 718 719
		blne	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		tst	r11, #0xf		@ VMSA
		mcrne	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
720
#endif
721
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
722
		bic	r0, r0, #1 << 28	@ clear SCTLR.TRE
723 724
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x003c		@ write buffer
725 726 727
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
						@ (needed for ARM1176)
728
#ifdef CONFIG_MMU
729
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
730
		mrcne   p15, 0, r6, c2, c0, 2   @ read ttb control reg
731
		orrne	r0, r0, #1		@ MMU enabled
732
		movne	r1, #0xfffffffd		@ domain 0 = client
733 734
		bic     r6, r6, #1 << 31        @ 32-bit translation system
		bic     r6, r6, #3 << 0         @ use only ttbr0
735 736
		mcrne	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcrne	p15, 0, r1, c3, c0, 0	@ load domain access control
737
		mcrne   p15, 0, r6, c2, c0, 2   @ load ttb control
738
#endif
739
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
740 741 742 743 744 745
		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back
		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
		mov	pc, r12

P
Paulius Zaleckas 已提交
746 747
__fa526_cache_on:
		mov	r12, lr
748
		mov	r6, #CB_BITS | 0x12	@ U
P
Paulius Zaleckas 已提交
749 750 751 752 753 754 755 756 757 758 759 760
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7, 0	@ Invalidate whole cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x1000		@ I-cache enable
		bl	__common_mmu_cache_on
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mov	pc, r12

761
__common_mmu_cache_on:
762
#ifndef CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
763 764 765 766 767 768
#ifndef DEBUG
		orr	r0, r0, #0x000d		@ Write buffer, mmu
#endif
		mov	r1, #-1
		mcr	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcr	p15, 0, r1, c3, c0, 0	@ load domain access control
769 770 771 772 773
		b	1f
		.align	5			@ cache line aligned
1:		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back to
		sub	pc, lr, r0, lsr #32	@ properly flush pipeline
774
#endif
L
Linus Torvalds 已提交
775

776 777
#define PROC_ENTRY_SIZE (4*5)

L
Linus Torvalds 已提交
778 779 780 781 782 783 784 785 786 787
/*
 * Here follow the relocatable cache support functions for the
 * various processors.  This is a generic hook for locating an
 * entry and jumping to an instruction at the specified offset
 * from the start of the block.  Please note this is all position
 * independent code.
 *
 *  r1  = corrupted
 *  r2  = corrupted
 *  r3  = block offset
788
 *  r9  = corrupted
L
Linus Torvalds 已提交
789 790 791 792
 *  r12 = corrupted
 */

call_cache_fn:	adr	r12, proc_types
793
#ifdef CONFIG_CPU_CP15
794
		mrc	p15, 0, r9, c0, c0	@ get processor ID
795
#else
796
		ldr	r9, =CONFIG_PROCESSOR_ID
797
#endif
L
Linus Torvalds 已提交
798 799
1:		ldr	r1, [r12, #0]		@ get value
		ldr	r2, [r12, #4]		@ get mask
800
		eor	r1, r1, r9		@ (real ^ match)
L
Linus Torvalds 已提交
801
		tst	r1, r2			@       & mask
802 803 804
 ARM(		addeq	pc, r12, r3		) @ call cache function
 THUMB(		addeq	r12, r3			)
 THUMB(		moveq	pc, r12			) @ call cache function
805
		add	r12, r12, #PROC_ENTRY_SIZE
L
Linus Torvalds 已提交
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
		b	1b

/*
 * Table for cache operations.  This is basically:
 *   - CPU ID match
 *   - CPU ID mask
 *   - 'cache on' method instruction
 *   - 'cache off' method instruction
 *   - 'cache flush' method instruction
 *
 * We match an entry using: ((real_id ^ match) & mask) == 0
 *
 * Writethrough caches generally only need 'on' and 'off'
 * methods.  Writeback caches _must_ have the flush method
 * defined.
 */
822
		.align	2
L
Linus Torvalds 已提交
823 824
		.type	proc_types,#object
proc_types:
825 826
		.word	0x41000000		@ old ARM ID
		.word	0xff00f000
L
Linus Torvalds 已提交
827
		mov	pc, lr
828
 THUMB(		nop				)
L
Linus Torvalds 已提交
829
		mov	pc, lr
830
 THUMB(		nop				)
L
Linus Torvalds 已提交
831
		mov	pc, lr
832
 THUMB(		nop				)
L
Linus Torvalds 已提交
833 834 835

		.word	0x41007000		@ ARM7/710
		.word	0xfff8fe00
836 837 838 839
		mov	pc, lr
 THUMB(		nop				)
		mov	pc, lr
 THUMB(		nop				)
L
Linus Torvalds 已提交
840
		mov	pc, lr
841
 THUMB(		nop				)
L
Linus Torvalds 已提交
842 843 844

		.word	0x41807200		@ ARM720T (writethrough)
		.word	0xffffff00
845 846
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
L
Linus Torvalds 已提交
847
		mov	pc, lr
848
 THUMB(		nop				)
L
Linus Torvalds 已提交
849

850 851
		.word	0x41007400		@ ARM74x
		.word	0xff00ff00
852 853 854
		W(b)	__armv3_mpu_cache_on
		W(b)	__armv3_mpu_cache_off
		W(b)	__armv3_mpu_cache_flush
855 856 857
		
		.word	0x41009400		@ ARM94x
		.word	0xff00ff00
858 859 860
		W(b)	__armv4_mpu_cache_on
		W(b)	__armv4_mpu_cache_off
		W(b)	__armv4_mpu_cache_flush
861

862 863
		.word	0x41069260		@ ARM926EJ-S (v5TEJ)
		.word	0xff0ffff0
864 865 866
		W(b)	__arm926ejs_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
867

L
Linus Torvalds 已提交
868 869 870
		.word	0x00007000		@ ARM7 IDs
		.word	0x0000f000
		mov	pc, lr
871
 THUMB(		nop				)
L
Linus Torvalds 已提交
872
		mov	pc, lr
873
 THUMB(		nop				)
L
Linus Torvalds 已提交
874
		mov	pc, lr
875
 THUMB(		nop				)
L
Linus Torvalds 已提交
876 877 878 879 880

		@ Everything from here on will be the new ID system.

		.word	0x4401a100		@ sa110 / sa1100
		.word	0xffffffe0
881 882 883
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
884 885 886

		.word	0x6901b110		@ sa1110
		.word	0xfffffff0
887 888 889
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
890

891 892
		.word	0x56056900
		.word	0xffffff00		@ PXA9xx
893 894 895
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
896 897 898

		.word	0x56158000		@ PXA168
		.word	0xfffff000
899 900 901
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
902

903 904
		.word	0x56050000		@ Feroceon
		.word	0xff0f0000
905 906 907
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
908

909 910 911 912 913 914 915 916 917
#ifdef CONFIG_CPU_FEROCEON_OLD_ID
		/* this conflicts with the standard ARMv5TE entry */
		.long	0x41009260		@ Old Feroceon
		.long	0xff00fff0
		b	__armv4_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
#endif

P
Paulius Zaleckas 已提交
918 919
		.word	0x66015261		@ FA526
		.word	0xff01fff1
920 921 922
		W(b)	__fa526_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__fa526_cache_flush
P
Paulius Zaleckas 已提交
923

L
Linus Torvalds 已提交
924 925 926 927
		@ These match on the architecture ID

		.word	0x00020000		@ ARMv4T
		.word	0x000f0000
928 929 930
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
931 932 933

		.word	0x00050000		@ ARMv5TE
		.word	0x000f0000
934 935 936
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
937 938 939

		.word	0x00060000		@ ARMv5TEJ
		.word	0x000f0000
940 941
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
942
		W(b)	__armv5tej_mmu_cache_flush
L
Linus Torvalds 已提交
943

944
		.word	0x0007b000		@ ARMv6
945
		.word	0x000ff000
946
		W(b)	__armv6_mmu_cache_on
947 948
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush
L
Linus Torvalds 已提交
949

950 951
		.word	0x000f0000		@ new CPU Id
		.word	0x000f0000
952 953 954
		W(b)	__armv7_mmu_cache_on
		W(b)	__armv7_mmu_cache_off
		W(b)	__armv7_mmu_cache_flush
955

L
Linus Torvalds 已提交
956 957 958
		.word	0			@ unrecognised type
		.word	0
		mov	pc, lr
959
 THUMB(		nop				)
L
Linus Torvalds 已提交
960
		mov	pc, lr
961
 THUMB(		nop				)
L
Linus Torvalds 已提交
962
		mov	pc, lr
963
 THUMB(		nop				)
L
Linus Torvalds 已提交
964 965 966

		.size	proc_types, . - proc_types

967 968 969 970 971 972 973 974 975 976
		/*
		 * If you get a "non-constant expression in ".if" statement"
		 * error from the assembler on this line, check that you have
		 * not accidentally written a "b" instruction where you should
		 * have written W(b).
		 */
		.if (. - proc_types) % PROC_ENTRY_SIZE != 0
		.error "The size of one or more proc_types entries is wrong."
		.endif

L
Linus Torvalds 已提交
977 978 979 980
/*
 * Turn off the Cache and MMU.  ARMv3 does not support
 * reading the control register, but ARMv4 does.
 *
981 982 983
 * On exit,
 *  r0, r1, r2, r3, r9, r12 corrupted
 * This routine must preserve:
984
 *  r4, r7, r8
L
Linus Torvalds 已提交
985 986 987 988 989
 */
		.align	5
cache_off:	mov	r3, #12			@ cache_off function
		b	call_cache_fn

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
__armv4_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c6, 0	@ flush D-Cache
		mcr	p15, 0, r0, c7, c5, 0	@ flush I-Cache
		mov	pc, lr

__armv3_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0, 0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

1008
__armv4_mmu_cache_off:
1009
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
1010 1011 1012 1013 1014 1015
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7	@ invalidate whole cache v4
		mcr	p15, 0, r0, c8, c7	@ invalidate whole TLB v4
1016
#endif
L
Linus Torvalds 已提交
1017 1018
		mov	pc, lr

1019 1020
__armv7_mmu_cache_off:
		mrc	p15, 0, r0, c1, c0
1021
#ifdef CONFIG_MMU
1022
		bic	r0, r0, #0x000d
1023 1024 1025
#else
		bic	r0, r0, #0x000c
#endif
1026 1027 1028 1029
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r12, lr
		bl	__armv7_mmu_cache_flush
		mov	r0, #0
1030
#ifdef CONFIG_MMU
1031
		mcr	p15, 0, r0, c8, c7, 0	@ invalidate whole TLB
1032
#endif
1033 1034 1035
		mcr	p15, 0, r0, c7, c5, 6	@ invalidate BTC
		mcr	p15, 0, r0, c7, c10, 4	@ DSB
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
1036 1037
		mov	pc, r12

L
Linus Torvalds 已提交
1038 1039 1040 1041
/*
 * Clean and flush the cache to maintain consistency.
 *
 * On exit,
1042
 *  r1, r2, r3, r9, r10, r11, r12 corrupted
L
Linus Torvalds 已提交
1043
 * This routine must preserve:
1044
 *  r4, r6, r7, r8
L
Linus Torvalds 已提交
1045 1046 1047 1048 1049 1050
 */
		.align	5
cache_clean_flush:
		mov	r3, #16
		b	call_cache_fn

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
__armv4_mpu_cache_flush:
		mov	r2, #1
		mov	r3, #0
		mcr	p15, 0, ip, c7, c6, 0	@ invalidate D cache
		mov	r1, #7 << 5		@ 8 segments
1:		orr	r3, r1, #63 << 26	@ 64 entries
2:		mcr	p15, 0, r3, c7, c14, 2	@ clean & invalidate D index
		subs	r3, r3, #1 << 26
		bcs	2b			@ entries 63 to 0
		subs 	r1, r1, #1 << 5
		bcs	1b			@ segments 7 to 0

		teq	r2, #0
		mcrne	p15, 0, ip, c7, c5, 0	@ invalidate I cache
		mcr	p15, 0, ip, c7, c10, 4	@ drain WB
		mov	pc, lr
		
P
Paulius Zaleckas 已提交
1068 1069 1070 1071 1072 1073
__fa526_cache_flush:
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean and invalidate D cache
		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr
1074

1075
__armv6_mmu_cache_flush:
L
Linus Torvalds 已提交
1076 1077 1078 1079 1080 1081 1082
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean+invalidate D
		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I+BTB
		mcr	p15, 0, r1, c7, c15, 0	@ clean+invalidate unified
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1083 1084 1085 1086
__armv7_mmu_cache_flush:
		mrc	p15, 0, r10, c0, c1, 5	@ read ID_MMFR1
		tst	r10, #0xf << 16		@ hierarchical cache (ARMv7)
		mov	r10, #0
1087
		beq	hierarchical
1088 1089 1090
		mcr	p15, 0, r10, c7, c14, 0	@ clean+invalidate D
		b	iflush
hierarchical:
1091
		mcr	p15, 0, r10, c7, c10, 5	@ DMB
1092
		stmfd	sp!, {r0-r7, r9-r11}
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
		mrc	p15, 1, r0, c0, c0, 1	@ read clidr
		ands	r3, r0, #0x7000000	@ extract loc from clidr
		mov	r3, r3, lsr #23		@ left align loc bit field
		beq	finished		@ if loc is 0, then no need to clean
		mov	r10, #0			@ start clean at cache level 0
loop1:
		add	r2, r10, r10, lsr #1	@ work out 3x current cache level
		mov	r1, r0, lsr r2		@ extract cache type bits from clidr
		and	r1, r1, #7		@ mask of the bits for current cache only
		cmp	r1, #2			@ see what cache we have at this level
		blt	skip			@ skip if no cache, or just i-cache
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
		mcr	p15, 0, r10, c7, c5, 4	@ isb to sych the new cssr&csidr
		mrc	p15, 1, r1, c0, c0, 0	@ read the new csidr
		and	r2, r1, #7		@ extract the length of the cache lines
		add	r2, r2, #4		@ add 4 (line length offset)
		ldr	r4, =0x3ff
		ands	r4, r4, r1, lsr #3	@ find maximum number on the way size
1111
		clz	r5, r4			@ find bit position of way size increment
1112 1113 1114 1115 1116
		ldr	r7, =0x7fff
		ands	r7, r7, r1, lsr #13	@ extract max number of the index size
loop2:
		mov	r9, r4			@ create working copy of max way size
loop3:
1117 1118 1119 1120 1121 1122
 ARM(		orr	r11, r10, r9, lsl r5	) @ factor way and cache number into r11
 ARM(		orr	r11, r11, r7, lsl r2	) @ factor index number into r11
 THUMB(		lsl	r6, r9, r5		)
 THUMB(		orr	r11, r10, r6		) @ factor way and cache number into r11
 THUMB(		lsl	r6, r7, r2		)
 THUMB(		orr	r11, r11, r6		) @ factor index number into r11
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
		mcr	p15, 0, r11, c7, c14, 2	@ clean & invalidate by set/way
		subs	r9, r9, #1		@ decrement the way
		bge	loop3
		subs	r7, r7, #1		@ decrement the index
		bge	loop2
skip:
		add	r10, r10, #2		@ increment cache number
		cmp	r3, r10
		bgt	loop1
finished:
1133
		ldmfd	sp!, {r0-r7, r9-r11}
1134 1135 1136
		mov	r10, #0			@ swith back to cache level 0
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
iflush:
1137
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
1138
		mcr	p15, 0, r10, c7, c5, 0	@ invalidate I+BTB
1139 1140
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
		mcr	p15, 0, r10, c7, c5, 4	@ ISB
1141 1142
		mov	pc, lr

1143 1144 1145 1146 1147 1148 1149
__armv5tej_mmu_cache_flush:
1:		mrc	p15, 0, r15, c7, c14, 3	@ test,clean,invalidate D cache
		bne	1b
		mcr	p15, 0, r0, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain WB
		mov	pc, lr

1150
__armv4_mmu_cache_flush:
L
Linus Torvalds 已提交
1151 1152 1153
		mov	r2, #64*1024		@ default: 32K dcache size (*2)
		mov	r11, #32		@ default: 32 byte line size
		mrc	p15, 0, r3, c0, c0, 1	@ read cache type
1154
		teq	r3, r9			@ cache ID register present?
L
Linus Torvalds 已提交
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
		beq	no_cache_id
		mov	r1, r3, lsr #18
		and	r1, r1, #7
		mov	r2, #1024
		mov	r2, r2, lsl r1		@ base dcache size *2
		tst	r3, #1 << 14		@ test M bit
		addne	r2, r2, r2, lsr #1	@ +1/2 size if M == 1
		mov	r3, r3, lsr #12
		and	r3, r3, #3
		mov	r11, #8
		mov	r11, r11, lsl r3	@ cache line size in bytes
no_cache_id:
1167 1168
		mov	r1, pc
		bic	r1, r1, #63		@ align to longest cache line
L
Linus Torvalds 已提交
1169
		add	r2, r1, r2
1170 1171 1172 1173
1:
 ARM(		ldr	r3, [r1], r11		) @ s/w flush D cache
 THUMB(		ldr     r3, [r1]		) @ s/w flush D cache
 THUMB(		add     r1, r1, r11		)
L
Linus Torvalds 已提交
1174 1175 1176 1177 1178 1179 1180 1181
		teq	r1, r2
		bne	1b

		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c6, 0	@ flush D cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1182
__armv3_mmu_cache_flush:
1183
__armv3_mpu_cache_flush:
L
Linus Torvalds 已提交
1184
		mov	r1, #0
1185
		mcr	p15, 0, r1, c7, c0, 0	@ invalidate whole cache v3
L
Linus Torvalds 已提交
1186 1187 1188 1189 1190 1191 1192
		mov	pc, lr

/*
 * Various debugging routines for printing hex characters and
 * memory, which again must be relocatable.
 */
#ifdef DEBUG
1193
		.align	2
L
Linus Torvalds 已提交
1194 1195 1196 1197
		.type	phexbuf,#object
phexbuf:	.space	12
		.size	phexbuf, . - phexbuf

1198
@ phex corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
phex:		adr	r3, phexbuf
		mov	r2, #0
		strb	r2, [r3, r1]
1:		subs	r1, r1, #1
		movmi	r0, r3
		bmi	puts
		and	r2, r0, #15
		mov	r0, r0, lsr #4
		cmp	r2, #10
		addge	r2, r2, #7
		add	r2, r2, #'0'
		strb	r2, [r3, r1]
		b	1b

1213
@ puts corrupts {r0, r1, r2, r3}
1214
puts:		loadsp	r3, r1
L
Linus Torvalds 已提交
1215 1216 1217
1:		ldrb	r2, [r0], #1
		teq	r2, #0
		moveq	pc, lr
1218
2:		writeb	r2, r3
L
Linus Torvalds 已提交
1219 1220 1221 1222 1223 1224 1225 1226 1227
		mov	r1, #0x00020000
3:		subs	r1, r1, #1
		bne	3b
		teq	r2, #'\n'
		moveq	r2, #'\r'
		beq	2b
		teq	r0, #0
		bne	1b
		mov	pc, lr
1228
@ putc corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1229 1230 1231
putc:
		mov	r2, r0
		mov	r0, #0
1232
		loadsp	r3, r1
L
Linus Torvalds 已提交
1233 1234
		b	2b

1235
@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
L
Linus Torvalds 已提交
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
memdump:	mov	r12, r0
		mov	r10, lr
		mov	r11, #0
2:		mov	r0, r11, lsl #2
		add	r0, r0, r12
		mov	r1, #8
		bl	phex
		mov	r0, #':'
		bl	putc
1:		mov	r0, #' '
		bl	putc
		ldr	r0, [r12, r11, lsl #2]
		mov	r1, #8
		bl	phex
		and	r0, r11, #7
		teq	r0, #3
		moveq	r0, #' '
		bleq	putc
		and	r0, r11, #7
		add	r11, r11, #1
		teq	r0, #7
		bne	1b
		mov	r0, #'\n'
		bl	putc
		cmp	r11, #64
		blt	2b
		mov	pc, r10
#endif

1265
		.ltorg
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

#ifdef CONFIG_ARM_VIRT_EXT
.align 5
__hyp_reentry_vectors:
		W(b)	.			@ reset
		W(b)	.			@ undef
		W(b)	.			@ svc
		W(b)	.			@ pabort
		W(b)	.			@ dabort
		W(b)	__enter_kernel		@ hyp
		W(b)	.			@ irq
		W(b)	.			@ fiq
#endif /* CONFIG_ARM_VIRT_EXT */

__enter_kernel:
		mov	r0, #0			@ must be 0
 ARM(		mov	pc, r4	)		@ call kernel
 THUMB(		bx	r4	)		@ entry point is always ARM

1285
reloc_code_end:
L
Linus Torvalds 已提交
1286 1287

		.align
1288
		.section ".stack", "aw", %nobits
1289 1290
.L_user_stack:	.space	4096
.L_user_stack_end: