i915_drv.c 26.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
40

41
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
42
module_param_named(modeset, i915_modeset, int, 0400);
43 44 45
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
46

47
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
48
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
49

50
int i915_panel_ignore_lid __read_mostly = 0;
51
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 53 54
MODULE_PARM_DESC(panel_ignore_lid,
		"Override lid status (0=autodetect [default], 1=lid open, "
		"-1=lid closed)");
55

56
unsigned int i915_powersave __read_mostly = 1;
57
module_param_named(powersave, i915_powersave, int, 0600);
58 59
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
60

61
int i915_semaphores __read_mostly = -1;
62
module_param_named(semaphores, i915_semaphores, int, 0600);
63
MODULE_PARM_DESC(semaphores,
64
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65

66
int i915_enable_rc6 __read_mostly = -1;
C
Chris Wilson 已提交
67
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
68
MODULE_PARM_DESC(i915_enable_rc6,
69
		"Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
C
Chris Wilson 已提交
70

71
int i915_enable_fbc __read_mostly = -1;
72
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
73 74
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
75
		"(default: -1 (use per-chip default))");
76

77
unsigned int i915_lvds_downclock __read_mostly = 0;
78
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
79 80 81
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
82

83
int i915_panel_use_ssc __read_mostly = -1;
84
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
85 86
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
87
		"(default: auto from VBT)");
88

89
int i915_vbt_sdvo_panel_type __read_mostly = -1;
90
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
91 92 93
MODULE_PARM_DESC(vbt_sdvo_panel_type,
		"Override selection of SDVO panel mode in the VBT "
		"(default: auto)");
94

95
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
96
module_param_named(reset, i915_try_reset, bool, 0600);
97
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
98

99
bool i915_enable_hangcheck __read_mostly = true;
100
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
101 102 103 104
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
105

106
static struct drm_driver driver;
107
extern int intel_agp_enabled;
108

109
#define INTEL_VGA_DEVICE(id, info) {		\
110
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
111
	.class_mask = 0xff0000,			\
112 113 114 115
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
116 117
	.driver_data = (unsigned long) info }

118
static const struct intel_device_info intel_i830_info = {
119
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
120
	.has_overlay = 1, .overlay_needs_physical = 1,
121 122
};

123
static const struct intel_device_info intel_845g_info = {
124
	.gen = 2,
125
	.has_overlay = 1, .overlay_needs_physical = 1,
126 127
};

128
static const struct intel_device_info intel_i85x_info = {
129
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
130
	.cursor_needs_physical = 1,
131
	.has_overlay = 1, .overlay_needs_physical = 1,
132 133
};

134
static const struct intel_device_info intel_i865g_info = {
135
	.gen = 2,
136
	.has_overlay = 1, .overlay_needs_physical = 1,
137 138
};

139
static const struct intel_device_info intel_i915g_info = {
140
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
141
	.has_overlay = 1, .overlay_needs_physical = 1,
142
};
143
static const struct intel_device_info intel_i915gm_info = {
144
	.gen = 3, .is_mobile = 1,
145
	.cursor_needs_physical = 1,
146
	.has_overlay = 1, .overlay_needs_physical = 1,
147
	.supports_tv = 1,
148
};
149
static const struct intel_device_info intel_i945g_info = {
150
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
151
	.has_overlay = 1, .overlay_needs_physical = 1,
152
};
153
static const struct intel_device_info intel_i945gm_info = {
154
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
155
	.has_hotplug = 1, .cursor_needs_physical = 1,
156
	.has_overlay = 1, .overlay_needs_physical = 1,
157
	.supports_tv = 1,
158 159
};

160
static const struct intel_device_info intel_i965g_info = {
161
	.gen = 4, .is_broadwater = 1,
162
	.has_hotplug = 1,
163
	.has_overlay = 1,
164 165
};

166
static const struct intel_device_info intel_i965gm_info = {
167
	.gen = 4, .is_crestline = 1,
168
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
169
	.has_overlay = 1,
170
	.supports_tv = 1,
171 172
};

173
static const struct intel_device_info intel_g33_info = {
174
	.gen = 3, .is_g33 = 1,
175
	.need_gfx_hws = 1, .has_hotplug = 1,
176
	.has_overlay = 1,
177 178
};

179
static const struct intel_device_info intel_g45_info = {
180
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
181
	.has_pipe_cxsr = 1, .has_hotplug = 1,
182
	.has_bsd_ring = 1,
183 184
};

185
static const struct intel_device_info intel_gm45_info = {
186
	.gen = 4, .is_g4x = 1,
187
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
188
	.has_pipe_cxsr = 1, .has_hotplug = 1,
189
	.supports_tv = 1,
190
	.has_bsd_ring = 1,
191 192
};

193
static const struct intel_device_info intel_pineview_info = {
194
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
195
	.need_gfx_hws = 1, .has_hotplug = 1,
196
	.has_overlay = 1,
197 198
};

199
static const struct intel_device_info intel_ironlake_d_info = {
200
	.gen = 5,
201
	.need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
202
	.has_bsd_ring = 1,
203 204
};

205
static const struct intel_device_info intel_ironlake_m_info = {
206
	.gen = 5, .is_mobile = 1,
207
	.need_gfx_hws = 1, .has_hotplug = 1,
208
	.has_fbc = 1,
209
	.has_bsd_ring = 1,
210 211
};

212
static const struct intel_device_info intel_sandybridge_d_info = {
213
	.gen = 6,
214
	.need_gfx_hws = 1, .has_hotplug = 1,
215
	.has_bsd_ring = 1,
216
	.has_blt_ring = 1,
217 218
};

219
static const struct intel_device_info intel_sandybridge_m_info = {
220
	.gen = 6, .is_mobile = 1,
221
	.need_gfx_hws = 1, .has_hotplug = 1,
222
	.has_fbc = 1,
223
	.has_bsd_ring = 1,
224
	.has_blt_ring = 1,
225 226
};

227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
static const struct intel_device_info intel_ivybridge_d_info = {
	.is_ivybridge = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
};

static const struct intel_device_info intel_ivybridge_m_info = {
	.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,	/* FBC is not enabled on Ivybridge mobile yet */
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
};

242 243 244 245
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
246
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
269
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
270 271 272 273
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
274
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
275 276
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
277
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
278
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
279
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
280
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
281 282 283 284 285
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
286
	{0, 0, 0}
L
Linus Torvalds 已提交
287 288
};

J
Jesse Barnes 已提交
289 290 291 292
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

293
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
294
#define INTEL_PCH_IBX_DEVICE_ID_TYPE	0x3b00
295
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00
J
Jesse Barnes 已提交
296
#define INTEL_PCH_PPT_DEVICE_ID_TYPE	0x1e00
297

298
void intel_detect_pch(struct drm_device *dev)
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

315 316 317 318
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
319 320
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
J
Jesse Barnes 已提交
321 322 323 324
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
325 326 327 328 329 330
			}
		}
		pci_dev_put(pch);
	}
}

331
void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
		udelay(10);

	I915_WRITE_NOTRACE(FORCEWAKE, 1);
	POSTING_READ(FORCEWAKE);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
		udelay(10);
}

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
		udelay(10);

	I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
	POSTING_READ(FORCEWAKE_MT);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
		udelay(10);
}

363 364 365 366 367 368 369 370
/*
 * Generally this is called implicitly by the register read function. However,
 * if some sequence requires the GT to not power down then this function should
 * be called at the beginning of the sequence followed by a call to
 * gen6_gt_force_wake_put() at the end of the sequence.
 */
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
{
371
	unsigned long irqflags;
372

373 374
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
	if (dev_priv->forcewake_count++ == 0)
375
		dev_priv->display.force_wake_get(dev_priv);
376
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
377 378
}

379
void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
380 381 382 383 384
{
	I915_WRITE_NOTRACE(FORCEWAKE, 0);
	POSTING_READ(FORCEWAKE);
}

385 386 387 388 389 390
void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
{
	I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
	POSTING_READ(FORCEWAKE_MT);
}

391 392 393 394 395
/*
 * see gen6_gt_force_wake_get()
 */
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
{
396
	unsigned long irqflags;
397

398 399
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
	if (--dev_priv->forcewake_count == 0)
400
		dev_priv->display.force_wake_put(dev_priv);
401
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
402 403
}

404 405
void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
406
	if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
407 408 409 410 411 412 413 414
		int loop = 500;
		u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
			fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		}
		WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
		dev_priv->gt_fifo_count = fifo;
415
	}
416
	dev_priv->gt_fifo_count--;
417 418
}

419
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
420
{
421 422
	struct drm_i915_private *dev_priv = dev->dev_private;

423 424
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
425 426
	pci_save_state(dev->pdev);

427
	/* If KMS is active, we do the leavevt stuff here */
428
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
429 430
		int error = i915_gem_idle(dev);
		if (error) {
431
			dev_err(&dev->pdev->dev,
432 433 434
				"GEM idle failed, resume might fail\n");
			return error;
		}
435
		drm_irq_uninstall(dev);
436 437
	}

438 439
	i915_save_state(dev);

440
	intel_opregion_fini(dev);
441

442 443
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
444 445

	return 0;
446 447
}

448
int i915_suspend(struct drm_device *dev, pm_message_t state)
449 450 451 452 453 454 455 456 457 458 459 460
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

461 462 463

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
464

465 466 467 468
	error = i915_drm_freeze(dev);
	if (error)
		return error;

469 470 471 472 473
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
474 475 476 477

	return 0;
}

478
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
479
{
480
	struct drm_i915_private *dev_priv = dev->dev_private;
481
	int error = 0;
482

483 484 485 486 487 488
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

489
	i915_restore_state(dev);
490
	intel_opregion_setup(dev);
491

492 493 494 495 496
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

497
		error = i915_gem_init_ringbuffer(dev);
498
		mutex_unlock(&dev->struct_mutex);
499

500 501 502
		if (HAS_PCH_SPLIT(dev))
			ironlake_init_pch_refclk(dev);

503
		drm_mode_config_reset(dev);
504
		drm_irq_install(dev);
505

506 507
		/* Resume the modeset for every activated CRTC */
		drm_helper_resume_force_mode(dev);
508

C
Chris Wilson 已提交
509
		if (IS_IRONLAKE_M(dev))
J
Jesse Barnes 已提交
510 511
			ironlake_enable_rc6(dev);
	}
512

513 514
	intel_opregion_init(dev);

515
	dev_priv->modeset_on_lid = 0;
516

517 518 519
	return error;
}

520
int i915_resume(struct drm_device *dev)
521
{
522 523
	int ret;

524 525 526
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

527 528 529 530 531
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

532 533 534 535 536 537
	ret = i915_drm_thaw(dev);
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
538 539
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
static int i8xx_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (IS_I85X(dev))
		return -ENODEV;

	I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	if (IS_I830(dev) || IS_845G(dev)) {
		I915_WRITE(DEBUG_RESET_I830,
			   DEBUG_RESET_DISPLAY |
			   DEBUG_RESET_RENDER |
			   DEBUG_RESET_FULL);
		POSTING_READ(DEBUG_RESET_I830);
		msleep(1);

		I915_WRITE(DEBUG_RESET_I830, 0);
		POSTING_READ(DEBUG_RESET_I830);
	}

	msleep(1);

	I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	return 0;
}

570 571 572
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
573
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
574 575 576
	return gdrst & 0x1;
}

577 578 579 580
static int i965_do_reset(struct drm_device *dev, u8 flags)
{
	u8 gdrst;

581 582 583 584 585
	/*
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
	 */
586 587 588 589 590 591 592 593 594 595 596 597
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);

	return wait_for(i965_reset_complete(dev), 500);
}

static int ironlake_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
J
Jesse Barnes 已提交
598 599
}

600 601 602 603 604 605 606 607
static int gen6_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
	return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
}

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
/**
 * i965_reset - reset chip after a hang
 * @dev: drm device to reset
 * @flags: reset domains
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
624
int i915_reset(struct drm_device *dev, u8 flags)
625 626 627 628 629 630 631
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	/*
	 * We really should only reset the display subsystem if we actually
	 * need to
	 */
	bool need_display = true;
632
	unsigned long irqflags;
633
	int ret;
634

C
Chris Wilson 已提交
635 636 637
	if (!i915_try_reset)
		return 0;

638 639
	if (!mutex_trylock(&dev->struct_mutex))
		return -EBUSY;
640

641
	i915_gem_reset(dev);
642

643
	ret = -ENODEV;
644 645 646
	if (get_seconds() - dev_priv->last_gpu_reset < 5) {
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
	} else switch (INTEL_INFO(dev)->gen) {
647
	case 7:
648 649
	case 6:
		ret = gen6_do_reset(dev, flags);
650
		/* If reset with a user forcewake, try to restore */
651 652
		spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
		if (dev_priv->forcewake_count)
653
			dev_priv->display.force_wake_get(dev_priv);
654
		spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
655
		break;
656
	case 5:
657
		ret = ironlake_do_reset(dev, flags);
658 659
		break;
	case 4:
660
		ret = i965_do_reset(dev, flags);
661
		break;
662 663 664
	case 2:
		ret = i8xx_do_reset(dev, flags);
		break;
665
	}
666
	dev_priv->last_gpu_reset = get_seconds();
667
	if (ret) {
668
		DRM_ERROR("Failed to reset chip.\n");
669
		mutex_unlock(&dev->struct_mutex);
670
		return ret;
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
688
			!dev_priv->mm.suspended) {
689
		dev_priv->mm.suspended = 0;
690

691
		dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
692
		if (HAS_BSD(dev))
693
		    dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
694
		if (HAS_BLT(dev))
695
		    dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
696

697 698
		mutex_unlock(&dev->struct_mutex);
		drm_irq_uninstall(dev);
699
		drm_mode_config_reset(dev);
700 701 702 703
		drm_irq_install(dev);
		mutex_lock(&dev->struct_mutex);
	}

704 705
	mutex_unlock(&dev->struct_mutex);

706
	/*
707 708 709
	 * Perform a full modeset as on later generations, e.g. Ironlake, we may
	 * need to retrain the display link and cannot just restore the register
	 * values.
710
	 */
711 712 713 714 715
	if (need_display) {
		mutex_lock(&dev->mode_config.mutex);
		drm_helper_resume_force_mode(dev);
		mutex_unlock(&dev->mode_config.mutex);
	}
716 717 718 719 720

	return 0;
}


721 722 723
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
724 725 726 727 728 729 730 731
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

732
	return drm_get_pci_dev(pdev, ent, &driver);
733 734 735 736 737 738 739 740 741 742
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

743
static int i915_pm_suspend(struct device *dev)
744
{
745 746 747
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
748

749 750 751 752
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
753

754 755 756
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

757 758 759
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
760

761 762
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
763

764
	return 0;
765 766
}

767
static int i915_pm_resume(struct device *dev)
768
{
769 770 771 772
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
773 774
}

775
static int i915_pm_freeze(struct device *dev)
776
{
777 778 779 780 781 782 783 784 785
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
786 787
}

788
static int i915_pm_thaw(struct device *dev)
789
{
790 791 792 793
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
794 795
}

796
static int i915_pm_poweroff(struct device *dev)
797
{
798 799 800
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

801
	return i915_drm_freeze(drm_dev);
802 803
}

804
static const struct dev_pm_ops i915_pm_ops = {
805 806 807 808 809 810
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
811 812
};

813 814
static struct vm_operations_struct i915_gem_vm_ops = {
	.fault = i915_gem_fault,
815 816
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
817 818
};

819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.fasync = drm_fasync,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
834
static struct drm_driver driver = {
835 836
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
837
	 */
838 839 840
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
841
	.load = i915_driver_load,
J
Jesse Barnes 已提交
842
	.unload = i915_driver_unload,
843
	.open = i915_driver_open,
844 845
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
846
	.postclose = i915_driver_postclose,
847 848 849 850 851

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

852
	.device_is_agp = i915_driver_device_is_agp,
L
Linus Torvalds 已提交
853
	.reclaim_buffers = drm_core_reclaim_buffers,
854 855
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
856
#if defined(CONFIG_DEBUG_FS)
857 858
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
859
#endif
860 861
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
862
	.gem_vm_ops = &i915_gem_vm_ops,
863 864 865
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
866
	.ioctls = i915_ioctls,
867
	.fops = &i915_driver_fops,
868 869 870 871 872 873
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
874 875
};

876 877 878 879 880 881 882 883
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
884 885
static int __init i915_init(void)
{
886 887 888 889 890
	if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

L
Linus Torvalds 已提交
891
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

914 915 916
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

917
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
918 919 920 921
}

static void __exit i915_exit(void)
{
922
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
923 924 925 926 927
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
928 929
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
930
MODULE_LICENSE("GPL and additional rights");
931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964

#define __i915_read(x, y) \
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
	u##x val = 0; \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		gen6_gt_force_wake_get(dev_priv); \
		val = read##y(dev_priv->regs + reg); \
		gen6_gt_force_wake_put(dev_priv); \
	} else { \
		val = read##y(dev_priv->regs + reg); \
	} \
	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
	return val; \
}

__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__gen6_gt_wait_for_fifo(dev_priv); \
	} \
	write##y(val, dev_priv->regs + reg); \
}
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write