nv50_display.c 101.2 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27
#include <drm/drmP.h>
28
#include <drm/drm_atomic.h>
29
#include <drm/drm_atomic_helper.h>
30
#include <drm/drm_crtc_helper.h>
31
#include <drm/drm_dp_helper.h>
32
#include <drm/drm_fb_helper.h>
33
#include <drm/drm_plane_helper.h>
34

35
#include <nvif/class.h>
36
#include <nvif/cl0002.h>
37 38 39 40 41 42
#include <nvif/cl5070.h>
#include <nvif/cl507a.h>
#include <nvif/cl507b.h>
#include <nvif/cl507c.h>
#include <nvif/cl507d.h>
#include <nvif/cl507e.h>
43
#include <nvif/event.h>
44

45
#include "nouveau_drv.h"
46 47
#include "nouveau_dma.h"
#include "nouveau_gem.h"
48 49 50
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
51
#include "nouveau_fence.h"
52
#include "nv50_display.h"
53

54 55
#define EVO_DMA_NR 9

56
#define EVO_MASTER  (0x00)
57
#define EVO_FLIP(c) (0x01 + (c))
58 59
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
60 61
#define EVO_CURS(c) (0x0d + (c))

62 63
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
64 65 66
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
67 68
#define EVO_FLIP_NTFY0(c) EVO_SYNC((c) + 1, 0x20)
#define EVO_FLIP_NTFY1(c) EVO_SYNC((c) + 1, 0x30)
69

70 71 72 73 74 75 76 77
/******************************************************************************
 * Atomic state
 *****************************************************************************/
#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)

struct nv50_head_atom {
	struct drm_crtc_state state;

78 79 80 81 82 83 84
	struct {
		u16 iW;
		u16 iH;
		u16 oW;
		u16 oH;
	} view;

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
	struct nv50_head_mode {
		bool interlace;
		u32 clock;
		struct {
			u16 active;
			u16 synce;
			u16 blanke;
			u16 blanks;
		} h;
		struct {
			u32 active;
			u16 synce;
			u16 blanke;
			u16 blanks;
			u16 blank2s;
			u16 blank2e;
			u16 blankus;
		} v;
	} mode;

105 106 107 108 109
	struct {
		u32 handle;
		u64 offset:40;
	} lut;

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
	struct {
		bool visible;
		u32 handle;
		u64 offset:40;
		u8  format;
		u8  kind:7;
		u8  layout:1;
		u8  block:4;
		u32 pitch:20;
		u16 x;
		u16 y;
		u16 w;
		u16 h;
	} core;

125 126 127 128 129 130 131 132
	struct {
		bool visible;
		u32 handle;
		u64 offset:40;
		u8  layout:1;
		u8  format:1;
	} curs;

133 134 135 136 137 138 139 140 141
	struct {
		u8  depth;
		u8  cpp;
		u16 x;
		u16 y;
		u16 w;
		u16 h;
	} base;

142 143 144 145
	struct {
		u8 cpp;
	} ovly;

146 147 148 149 150 151
	struct {
		bool enable:1;
		u8 bits:2;
		u8 mode:4;
	} dither;

152 153 154 155 156 157 158
	struct {
		struct {
			u16 cos:12;
			u16 sin:12;
		} sat;
	} procamp;

159 160 161
	union {
		struct {
			bool core:1;
162
			bool curs:1;
163 164 165 166
		};
		u8 mask;
	} clr;

167 168
	union {
		struct {
169
			bool core:1;
170
			bool curs:1;
171
			bool view:1;
172
			bool mode:1;
173 174
			bool base:1;
			bool ovly:1;
175
			bool dither:1;
176
			bool procamp:1;
177 178 179 180 181
		};
		u16 mask;
	} set;
};

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
#define nv50_wndw_atom(p) container_of((p), struct nv50_wndw_atom, state)

struct nv50_wndw_atom {
	struct drm_plane_state state;
	u8 interval;

	struct drm_rect clip;

	struct {
		u32  handle;
		u16  offset:12;
		bool awaken:1;
	} ntfy;

	struct {
		u32 handle;
		u16 offset:12;
		u32 acquire;
		u32 release;
	} sema;

	struct {
		u8 enable:2;
	} lut;

	struct {
		u8  mode:2;
		u8  interval:4;

		u8  format;
		u8  kind:7;
		u8  layout:1;
		u8  block:4;
		u32 pitch:20;
		u16 w;
		u16 h;

		u32 handle;
		u64 offset;
	} image;

	struct {
		u16 x;
		u16 y;
	} point;

	union {
		struct {
			bool ntfy:1;
			bool sema:1;
			bool image:1;
		};
		u8 mask;
	} clr;

	union {
		struct {
			bool ntfy:1;
			bool sema:1;
			bool image:1;
			bool lut:1;
			bool point:1;
		};
		u8 mask;
	} set;
};

249 250 251 252
/******************************************************************************
 * EVO channel
 *****************************************************************************/

253
struct nv50_chan {
254
	struct nvif_object user;
255
	struct nvif_device *device;
256 257 258
};

static int
259
nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
260
		 const s32 *oclass, u8 head, void *data, u32 size,
261
		 struct nv50_chan *chan)
262
{
263 264
	struct nvif_sclass *sclass;
	int ret, i, n;
265

266 267
	chan->device = device;

268
	ret = n = nvif_object_sclass_get(disp, &sclass);
269 270 271
	if (ret < 0)
		return ret;

272
	while (oclass[0]) {
273 274
		for (i = 0; i < n; i++) {
			if (sclass[i].oclass == oclass[0]) {
275
				ret = nvif_object_init(disp, 0, oclass[0],
276
						       data, size, &chan->user);
277 278
				if (ret == 0)
					nvif_object_map(&chan->user);
279
				nvif_object_sclass_put(&sclass);
280 281
				return ret;
			}
282
		}
283
		oclass++;
284
	}
285

286
	nvif_object_sclass_put(&sclass);
287
	return -ENOSYS;
288 289 290
}

static void
291
nv50_chan_destroy(struct nv50_chan *chan)
292
{
293
	nvif_object_fini(&chan->user);
294 295 296 297 298 299
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

300 301
struct nv50_pioc {
	struct nv50_chan base;
302 303 304
};

static void
305
nv50_pioc_destroy(struct nv50_pioc *pioc)
306
{
307
	nv50_chan_destroy(&pioc->base);
308 309 310
}

static int
311
nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
312
		 const s32 *oclass, u8 head, void *data, u32 size,
313
		 struct nv50_pioc *pioc)
314
{
315 316
	return nv50_chan_create(device, disp, oclass, head, data, size,
				&pioc->base);
317 318 319 320 321 322 323 324 325 326 327
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
328 329
nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_curs *curs)
330
{
331
	struct nv50_disp_cursor_v0 args = {
332 333
		.head = head,
	};
334
	static const s32 oclass[] = {
335 336 337 338 339
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
340 341 342
		0
	};

343 344
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&curs->base);
345 346 347 348 349 350 351 352 353 354 355
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
356 357
nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, struct nv50_oimm *oimm)
358
{
359
	struct nv50_disp_cursor_v0 args = {
360 361
		.head = head,
	};
362
	static const s32 oclass[] = {
363 364 365 366 367
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
368 369 370
		0
	};

371 372
	return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
				&oimm->base);
373 374 375 376 377 378
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

379 380
struct nv50_dmac {
	struct nv50_chan base;
381 382
	dma_addr_t handle;
	u32 *ptr;
383

384 385 386
	struct nvif_object sync;
	struct nvif_object vram;

387 388 389 390
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
391 392 393
};

static void
394
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
395
{
396 397
	struct nvif_device *device = dmac->base.device;

398 399 400 401 402
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

403
	if (dmac->ptr) {
404 405
		struct device *dev = nvxx_device(device)->dev;
		dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
406 407 408
	}
}

409
static int
410
nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
411
		 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
412
		 struct nv50_dmac *dmac)
413
{
414
	struct nv50_disp_core_channel_dma_v0 *args = data;
415
	struct nvif_object pushbuf;
416 417
	int ret;

418 419
	mutex_init(&dmac->lock);

420 421
	dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
				       &dmac->handle, GFP_KERNEL);
422 423 424
	if (!dmac->ptr)
		return -ENOMEM;

425 426
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
			       &(struct nv_dma_v0) {
427 428
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
429 430
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
431
			       }, sizeof(struct nv_dma_v0), &pushbuf);
432
	if (ret)
433
		return ret;
434

435 436
	args->pushbuf = nvif_handle(&pushbuf);

437 438
	ret = nv50_chan_create(device, disp, oclass, head, data, size,
			       &dmac->base);
439
	nvif_object_fini(&pushbuf);
440 441 442
	if (ret)
		return ret;

443
	ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
444 445 446
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
447 448
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
449
			       }, sizeof(struct nv_dma_v0),
450
			       &dmac->sync);
451 452 453
	if (ret)
		return ret;

454
	ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
455 456 457
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
458
					.start = 0,
459
					.limit = device->info.ram_user - 1,
460
			       }, sizeof(struct nv_dma_v0),
461
			       &dmac->vram);
462
	if (ret)
463 464
		return ret;

465 466 467
	return ret;
}

468 469 470 471
/******************************************************************************
 * Core
 *****************************************************************************/

472 473
struct nv50_mast {
	struct nv50_dmac base;
474 475
};

476
static int
477 478
nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
		 u64 syncbuf, struct nv50_mast *core)
479
{
480 481
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
482
	};
483
	static const s32 oclass[] = {
484
		GP104_DISP_CORE_CHANNEL_DMA,
485
		GP100_DISP_CORE_CHANNEL_DMA,
486
		GM200_DISP_CORE_CHANNEL_DMA,
487 488 489 490 491 492 493 494 495
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
496 497 498
		0
	};

499 500
	return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
				syncbuf, &core->base);
501 502 503 504 505
}

/******************************************************************************
 * Base
 *****************************************************************************/
506

507 508
struct nv50_sync {
	struct nv50_dmac base;
509 510
	u32 addr;
	u32 data;
511 512
};

513
static int
514 515
nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_sync *base)
516
{
517 518
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
519 520
		.head = head,
	};
521
	static const s32 oclass[] = {
522 523 524 525 526 527 528
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
529 530 531
		0
	};

532
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
533 534 535 536 537 538 539
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

540 541
struct nv50_ovly {
	struct nv50_dmac base;
542
};
543

544
static int
545 546
nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
		 int head, u64 syncbuf, struct nv50_ovly *ovly)
547
{
548 549
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
550 551
		.head = head,
	};
552
	static const s32 oclass[] = {
553 554 555 556 557 558
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
559 560 561
		0
	};

562
	return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
563 564
				syncbuf, &ovly->base);
}
565

566
struct nv50_head {
567
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
568
	struct nouveau_bo *image;
569 570 571
	struct nv50_curs curs;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
572 573 574

	struct nv50_head_atom arm;
	struct nv50_head_atom asy;
575 576

	struct nv50_base *_base;
577 578
};

579 580 581 582 583
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
584 585 586 587 588 589 590
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
591

592
struct nv50_disp {
593
	struct nvif_object *disp;
594
	struct nv50_mast mast;
595

596
	struct list_head fbdma;
597 598

	struct nouveau_bo *sync;
599 600
};

601 602
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
603
{
604
	return nouveau_display(dev)->priv;
605 606
}

607
#define nv50_mast(d) (&nv50_disp(d)->mast)
608

609
static struct drm_crtc *
610
nv50_display_crtc_get(struct drm_encoder *encoder)
611 612 613 614 615 616 617
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
618
static u32 *
619
evo_wait(void *evoc, int nr)
620
{
621
	struct nv50_dmac *dmac = evoc;
622
	struct nvif_device *device = dmac->base.device;
623
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
624

625
	mutex_lock(&dmac->lock);
626
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
627
		dmac->ptr[put] = 0x20000000;
628

629
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
630 631 632 633
		if (nvif_msec(device, 2000,
			if (!nvif_rd32(&dmac->base.user, 0x0004))
				break;
		) < 0) {
634
			mutex_unlock(&dmac->lock);
B
Ben Skeggs 已提交
635
			printk(KERN_ERR "nouveau: evo channel stalled\n");
636 637 638 639 640 641
			return NULL;
		}

		put = 0;
	}

642
	return dmac->ptr + put;
643 644 645
}

static void
646
evo_kick(u32 *push, void *evoc)
647
{
648
	struct nv50_dmac *dmac = evoc;
649
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
650
	mutex_unlock(&dmac->lock);
651 652
}

653 654
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
655 656
	if (drm_debug & DRM_UT_KMS)                                            \
		printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);             \
657 658
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
659

660 661
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
662 663
	if (drm_debug & DRM_UT_KMS)                                            \
		printk(KERN_ERR "\t%08x\n", _d);                               \
664 665
	*((p)++) = _d;                                                         \
} while(0)
666

667 668 669
static bool
evo_sync_wait(void *data)
{
670 671 672 673
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
674 675 676
}

static int
677
evo_sync(struct drm_device *dev)
678
{
679
	struct nvif_device *device = &nouveau_drm(dev)->device;
680 681
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
682
	u32 *push = evo_wait(mast, 8);
683
	if (push) {
684
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
685
		evo_mthd(push, 0x0084, 1);
686
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
687 688 689
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
690
		evo_kick(push, mast);
691 692 693 694
		if (nvif_msec(device, 2000,
			if (evo_sync_wait(disp->sync))
				break;
		) >= 0)
695 696 697 698 699 700
			return 0;
	}

	return -EBUSY;
}

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
/******************************************************************************
 * Plane
 *****************************************************************************/
#define nv50_wndw(p) container_of((p), struct nv50_wndw, plane)

struct nv50_wndw {
	const struct nv50_wndw_func *func;
	struct nv50_dmac *dmac;

	struct drm_plane plane;

	struct nvif_notify notify;
	u16 ntfy;
	u16 sema;
	u32 data;

	struct nv50_wndw_atom arm;
	struct nv50_wndw_atom asy;
};

struct nv50_wndw_func {
	void *(*dtor)(struct nv50_wndw *);
	int (*acquire)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
		       struct nv50_head_atom *asyh);
	void (*release)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
			struct nv50_head_atom *asyh);
	void (*prepare)(struct nv50_wndw *, struct nv50_head_atom *asyh,
			struct nv50_wndw_atom *asyw);

	void (*sema_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
	void (*sema_clr)(struct nv50_wndw *);
	void (*ntfy_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
	void (*ntfy_clr)(struct nv50_wndw *);
	int (*ntfy_wait_begun)(struct nv50_wndw *, struct nv50_wndw_atom *);
	void (*image_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
	void (*image_clr)(struct nv50_wndw *);
	void (*lut)(struct nv50_wndw *, struct nv50_wndw_atom *);
	void (*point)(struct nv50_wndw *, struct nv50_wndw_atom *);

	u32 (*update)(struct nv50_wndw *, u32 interlock);
};

static int
nv50_wndw_wait_armed(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
{
	if (asyw->set.ntfy)
		return wndw->func->ntfy_wait_begun(wndw, asyw);
	return 0;
}

static u32
nv50_wndw_flush_clr(struct nv50_wndw *wndw, u32 interlock, bool flush,
		    struct nv50_wndw_atom *asyw)
{
	if (asyw->clr.sema && (!asyw->set.sema || flush))
		wndw->func->sema_clr(wndw);
	if (asyw->clr.ntfy && (!asyw->set.ntfy || flush))
		wndw->func->ntfy_clr(wndw);
	if (asyw->clr.image && (!asyw->set.image || flush))
		wndw->func->image_clr(wndw);

	return flush ? wndw->func->update(wndw, interlock) : 0;
}

static u32
nv50_wndw_flush_set(struct nv50_wndw *wndw, u32 interlock,
		    struct nv50_wndw_atom *asyw)
{
	if (interlock) {
		asyw->image.mode = 0;
		asyw->image.interval = 1;
	}

	if (asyw->set.sema ) wndw->func->sema_set (wndw, asyw);
	if (asyw->set.ntfy ) wndw->func->ntfy_set (wndw, asyw);
	if (asyw->set.image) wndw->func->image_set(wndw, asyw);
	if (asyw->set.lut  ) wndw->func->lut      (wndw, asyw);
	if (asyw->set.point) wndw->func->point    (wndw, asyw);

	return wndw->func->update(wndw, interlock);
}

static void
nv50_wndw_atomic_check_release(struct nv50_wndw *wndw,
			       struct nv50_wndw_atom *asyw,
			       struct nv50_head_atom *asyh)
{
	struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
	NV_ATOMIC(drm, "%s release\n", wndw->plane.name);
	wndw->func->release(wndw, asyw, asyh);
	asyw->ntfy.handle = 0;
	asyw->sema.handle = 0;
}

static int
nv50_wndw_atomic_check_acquire(struct nv50_wndw *wndw,
			       struct nv50_wndw_atom *asyw,
			       struct nv50_head_atom *asyh)
{
	struct nouveau_framebuffer *fb = nouveau_framebuffer(asyw->state.fb);
	struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
	int ret;

	NV_ATOMIC(drm, "%s acquire\n", wndw->plane.name);
	asyw->clip.x1 = 0;
	asyw->clip.y1 = 0;
	asyw->clip.x2 = asyh->state.mode.hdisplay;
	asyw->clip.y2 = asyh->state.mode.vdisplay;

	asyw->image.w = fb->base.width;
	asyw->image.h = fb->base.height;
	asyw->image.kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
	if (asyw->image.kind) {
		asyw->image.layout = 0;
		if (drm->device.info.chipset >= 0xc0)
			asyw->image.block = fb->nvbo->tile_mode >> 4;
		else
			asyw->image.block = fb->nvbo->tile_mode;
		asyw->image.pitch = (fb->base.pitches[0] / 4) << 4;
	} else {
		asyw->image.layout = 1;
		asyw->image.block  = 0;
		asyw->image.pitch  = fb->base.pitches[0];
	}

	ret = wndw->func->acquire(wndw, asyw, asyh);
	if (ret)
		return ret;

	if (asyw->set.image) {
		if (!(asyw->image.mode = asyw->interval ? 0 : 1))
			asyw->image.interval = asyw->interval;
		else
			asyw->image.interval = 0;
	}

	return 0;
}

static int
nv50_wndw_atomic_check(struct drm_plane *plane, struct drm_plane_state *state)
{
	struct nouveau_drm *drm = nouveau_drm(plane->dev);
	struct nv50_wndw *wndw = nv50_wndw(plane);
	struct nv50_wndw_atom *armw = &wndw->arm;
	struct nv50_wndw_atom *asyw = &wndw->asy;
	struct nv50_head_atom *harm = NULL, *asyh = NULL;
	bool varm = false, asyv = false, asym = false;
	int ret;

	asyw->clr.mask = 0;
	asyw->set.mask = 0;

	NV_ATOMIC(drm, "%s atomic_check\n", plane->name);
	if (asyw->state.crtc) {
		asyh = &nv50_head(asyw->state.crtc)->asy;
		if (IS_ERR(asyh))
			return PTR_ERR(asyh);
		asym = drm_atomic_crtc_needs_modeset(&asyh->state);
		asyv = asyh->state.active;
	}

	if (armw->state.crtc) {
		harm = &nv50_head(armw->state.crtc)->asy;
		if (IS_ERR(harm))
			return PTR_ERR(harm);
		varm = nv50_head(harm->state.crtc)->arm.state.active;
	}

	if (asyv) {
		asyw->point.x = asyw->state.crtc_x;
		asyw->point.y = asyw->state.crtc_y;
		if (memcmp(&armw->point, &asyw->point, sizeof(asyw->point)))
			asyw->set.point = true;

		if (!varm || asym || armw->state.fb != asyw->state.fb) {
			ret = nv50_wndw_atomic_check_acquire(wndw, asyw, asyh);
			if (ret)
				return ret;
		}
	} else
	if (varm) {
		nv50_wndw_atomic_check_release(wndw, asyw, harm);
	} else {
		return 0;
	}

	if (!asyv || asym) {
		asyw->clr.ntfy = armw->ntfy.handle != 0;
		asyw->clr.sema = armw->sema.handle != 0;
		if (wndw->func->image_clr)
			asyw->clr.image = armw->image.handle != 0;
		asyw->set.lut = wndw->func->lut && asyv;
	}

	memcpy(armw, asyw, sizeof(*asyw));
	return 0;
}

static void
nv50_wndw_atomic_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state)
{
	struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
	__drm_atomic_helper_plane_destroy_state(&asyw->state);
	dma_fence_put(asyw->state.fence);
	kfree(asyw);
}

static struct drm_plane_state *
nv50_wndw_atomic_duplicate_state(struct drm_plane *plane)
{
	struct nv50_wndw_atom *armw = nv50_wndw_atom(plane->state);
	struct nv50_wndw_atom *asyw;
	if (!(asyw = kmalloc(sizeof(*asyw), GFP_KERNEL)))
		return NULL;
	__drm_atomic_helper_plane_duplicate_state(plane, &asyw->state);
	asyw->state.fence = NULL;
	asyw->interval = 1;
	asyw->sema = armw->sema;
	asyw->ntfy = armw->ntfy;
	asyw->image = armw->image;
	asyw->point = armw->point;
	asyw->lut = armw->lut;
	asyw->clr.mask = 0;
	asyw->set.mask = 0;
	return &asyw->state;
}

static void
nv50_wndw_reset(struct drm_plane *plane)
{
	struct nv50_wndw_atom *asyw;

	if (WARN_ON(!(asyw = kzalloc(sizeof(*asyw), GFP_KERNEL))))
		return;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);
	plane->state = &asyw->state;
	plane->state->plane = plane;
	plane->state->rotation = DRM_ROTATE_0;
}

static void
nv50_wndw_destroy(struct drm_plane *plane)
{
	struct nv50_wndw *wndw = nv50_wndw(plane);
	void *data;
	nvif_notify_fini(&wndw->notify);
	data = wndw->func->dtor(wndw);
	drm_plane_cleanup(&wndw->plane);
	kfree(data);
}

static const struct drm_plane_funcs
nv50_wndw = {
	.destroy = nv50_wndw_destroy,
	.reset = nv50_wndw_reset,
	.set_property = drm_atomic_helper_plane_set_property,
	.atomic_duplicate_state = nv50_wndw_atomic_duplicate_state,
	.atomic_destroy_state = nv50_wndw_atomic_destroy_state,
};

static void
nv50_wndw_fini(struct nv50_wndw *wndw)
{
	nvif_notify_put(&wndw->notify);
}

static void
nv50_wndw_init(struct nv50_wndw *wndw)
{
	nvif_notify_get(&wndw->notify);
}

static int
nv50_wndw_ctor(const struct nv50_wndw_func *func, struct drm_device *dev,
	       enum drm_plane_type type, const char *name, int index,
	       struct nv50_dmac *dmac, const u32 *format, int nformat,
	       struct nv50_wndw *wndw)
{
	int ret;

	wndw->func = func;
	wndw->dmac = dmac;

	ret = drm_universal_plane_init(dev, &wndw->plane, 0, &nv50_wndw, format,
				       nformat, type, "%s-%d", name, index);
	if (ret)
		return ret;

	return 0;
}

/******************************************************************************
 * Primary plane
 *****************************************************************************/
#define nv50_base(p) container_of((p), struct nv50_base, wndw)

struct nv50_base {
	struct nv50_wndw wndw;
	struct nv50_sync chan;
	int id;
};

static int
nv50_base_notify(struct nvif_notify *notify)
{
	return NVIF_NOTIFY_KEEP;
}

static void
nv50_base_lut(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;
	if ((push = evo_wait(&base->chan, 2))) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, asyw->lut.enable << 30);
		evo_kick(push, &base->chan);
	}
}

static void
nv50_base_image_clr(struct nv50_wndw *wndw)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;
	if ((push = evo_wait(&base->chan, 4))) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_kick(push, &base->chan);
	}
}

static void
nv50_base_image_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
{
	struct nv50_base *base = nv50_base(wndw);
	const s32 oclass = base->chan.base.base.user.oclass;
	u32 *push;
	if ((push = evo_wait(&base->chan, 10))) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, (asyw->image.mode << 8) |
			       (asyw->image.interval << 4));
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, asyw->image.handle);
		if (oclass < G82_DISP_BASE_CHANNEL_DMA) {
			evo_mthd(push, 0x0800, 5);
			evo_data(push, asyw->image.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, (asyw->image.h << 16) | asyw->image.w);
			evo_data(push, (asyw->image.layout << 20) |
					asyw->image.pitch |
					asyw->image.block);
			evo_data(push, (asyw->image.kind << 16) |
				       (asyw->image.format << 8));
		} else
		if (oclass < GF110_DISP_BASE_CHANNEL_DMA) {
			evo_mthd(push, 0x0800, 5);
			evo_data(push, asyw->image.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, (asyw->image.h << 16) | asyw->image.w);
			evo_data(push, (asyw->image.layout << 20) |
					asyw->image.pitch |
					asyw->image.block);
			evo_data(push, asyw->image.format << 8);
		} else {
			evo_mthd(push, 0x0400, 5);
			evo_data(push, asyw->image.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, (asyw->image.h << 16) | asyw->image.w);
			evo_data(push, (asyw->image.layout << 24) |
					asyw->image.pitch |
					asyw->image.block);
			evo_data(push, asyw->image.format << 8);
		}
		evo_kick(push, &base->chan);
	}
}

static void
nv50_base_ntfy_clr(struct nv50_wndw *wndw)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;
	if ((push = evo_wait(&base->chan, 2))) {
		evo_mthd(push, 0x00a4, 1);
		evo_data(push, 0x00000000);
		evo_kick(push, &base->chan);
	}
}

static void
nv50_base_ntfy_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;
	if ((push = evo_wait(&base->chan, 3))) {
		evo_mthd(push, 0x00a0, 2);
		evo_data(push, (asyw->ntfy.awaken << 30) | asyw->ntfy.offset);
		evo_data(push, asyw->ntfy.handle);
		evo_kick(push, &base->chan);
	}
}

static void
nv50_base_sema_clr(struct nv50_wndw *wndw)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;
	if ((push = evo_wait(&base->chan, 2))) {
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_kick(push, &base->chan);
	}
}

static void
nv50_base_sema_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;
	if ((push = evo_wait(&base->chan, 5))) {
		evo_mthd(push, 0x0088, 4);
		evo_data(push, asyw->sema.offset);
		evo_data(push, asyw->sema.acquire);
		evo_data(push, asyw->sema.release);
		evo_data(push, asyw->sema.handle);
		evo_kick(push, &base->chan);
	}
}

static u32
nv50_base_update(struct nv50_wndw *wndw, u32 interlock)
{
	struct nv50_base *base = nv50_base(wndw);
	u32 *push;

	if (!(push = evo_wait(&base->chan, 2)))
		return 0;
	evo_mthd(push, 0x0080, 1);
	evo_data(push, interlock);
	evo_kick(push, &base->chan);

	if (base->chan.base.base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA)
		return interlock ? 2 << (base->id * 8) : 0;
	return interlock ? 2 << (base->id * 4) : 0;
}

static int
nv50_base_ntfy_wait_begun(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
{
	struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
	struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
	if (nvif_msec(&drm->device, 2000ULL,
		u32 data = nouveau_bo_rd32(disp->sync, asyw->ntfy.offset / 4);
		if ((data & 0xc0000000) == 0x40000000)
			break;
		usleep_range(1, 2);
	) < 0)
		return -ETIMEDOUT;
	return 0;
}

static void
nv50_base_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
		  struct nv50_head_atom *asyh)
{
	asyh->base.cpp = 0;
}

static int
nv50_base_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
		  struct nv50_head_atom *asyh)
{
	const u32 format = asyw->state.fb->pixel_format;
	const struct drm_format_info *info;
	int ret;

	info = drm_format_info(format);
	if (!info || !info->depth)
		return -EINVAL;

	ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
					   DRM_PLANE_HELPER_NO_SCALING,
					   DRM_PLANE_HELPER_NO_SCALING,
					   false, true);
	if (ret)
		return ret;

	asyh->base.depth = info->depth;
	asyh->base.cpp = info->cpp[0];
	asyh->base.x = asyw->state.src.x1 >> 16;
	asyh->base.y = asyw->state.src.y1 >> 16;
	asyh->base.w = asyw->state.fb->width;
	asyh->base.h = asyw->state.fb->height;

	switch (format) {
	case DRM_FORMAT_C8         : asyw->image.format = 0x1e; break;
	case DRM_FORMAT_RGB565     : asyw->image.format = 0xe8; break;
	case DRM_FORMAT_XRGB1555   :
	case DRM_FORMAT_ARGB1555   : asyw->image.format = 0xe9; break;
	case DRM_FORMAT_XRGB8888   :
	case DRM_FORMAT_ARGB8888   : asyw->image.format = 0xcf; break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010: asyw->image.format = 0xd1; break;
	case DRM_FORMAT_XBGR8888   :
	case DRM_FORMAT_ABGR8888   : asyw->image.format = 0xd5; break;
	default:
		WARN_ON(1);
		return -EINVAL;
	}

	asyw->lut.enable = 1;
	asyw->set.image = true;
	return 0;
}

static void *
nv50_base_dtor(struct nv50_wndw *wndw)
{
	struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
	struct nv50_base *base = nv50_base(wndw);
	nv50_dmac_destroy(&base->chan.base, disp->disp);
	return base;
}

static const u32
nv50_base_format[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB1555,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
};

static const struct nv50_wndw_func
nv50_base = {
	.dtor = nv50_base_dtor,
	.acquire = nv50_base_acquire,
	.release = nv50_base_release,
	.sema_set = nv50_base_sema_set,
	.sema_clr = nv50_base_sema_clr,
	.ntfy_set = nv50_base_ntfy_set,
	.ntfy_clr = nv50_base_ntfy_clr,
	.ntfy_wait_begun = nv50_base_ntfy_wait_begun,
	.image_set = nv50_base_image_set,
	.image_clr = nv50_base_image_clr,
	.lut = nv50_base_lut,
	.update = nv50_base_update,
};

static int
nv50_base_new(struct nouveau_drm *drm, struct nv50_head *head,
	      struct nv50_base **pbase)
{
	struct nv50_disp *disp = nv50_disp(drm->dev);
	struct nv50_base *base;
	int ret;

	if (!(base = *pbase = kzalloc(sizeof(*base), GFP_KERNEL)))
		return -ENOMEM;
	base->id = head->base.index;
	base->wndw.ntfy = EVO_FLIP_NTFY0(base->id);
	base->wndw.sema = EVO_FLIP_SEM0(base->id);
	base->wndw.data = 0x00000000;

	ret = nv50_wndw_ctor(&nv50_base, drm->dev, DRM_PLANE_TYPE_PRIMARY,
			     "base", base->id, &base->chan.base,
			     nv50_base_format, ARRAY_SIZE(nv50_base_format),
			     &base->wndw);
	if (ret) {
		kfree(base);
		return ret;
	}

	ret = nv50_base_create(&drm->device, disp->disp, base->id,
			       disp->sync->bo.offset, &base->chan);
	if (ret)
		return ret;

	return nvif_notify_init(&base->chan.base.base.user, nv50_base_notify,
				false,
				NV50_DISP_BASE_CHANNEL_DMA_V0_NTFY_UEVENT,
				&(struct nvif_notify_uevent_req) {},
				sizeof(struct nvif_notify_uevent_req),
				sizeof(struct nvif_notify_uevent_rep),
				&base->wndw.notify);
}

1300
/******************************************************************************
1301
 * Page flipping channel
1302 1303
 *****************************************************************************/
struct nouveau_bo *
1304
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
1305
{
1306
	return nv50_disp(dev)->sync;
1307 1308
}

1309 1310
struct nv50_display_flip {
	struct nv50_disp *disp;
1311
	struct nv50_base *base;
1312 1313 1314 1315 1316 1317
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
1318 1319
	if (nouveau_bo_rd32(flip->disp->sync, flip->base->wndw.sema / 4) ==
					      flip->base->wndw.data)
1320 1321 1322 1323 1324
		return true;
	usleep_range(1, 2);
	return false;
}

1325
void
1326
nv50_display_flip_stop(struct drm_crtc *crtc)
1327
{
1328
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
1329 1330 1331
	struct nv50_base *base = nv50_head(crtc)->_base;
	struct nv50_wndw *wndw = &base->wndw;
	struct nv50_wndw_atom *asyw = &wndw->asy;
1332 1333
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
1334
		.base = base,
1335
	};
1336

1337 1338 1339 1340
	asyw->state.crtc = NULL;
	asyw->state.fb = NULL;
	nv50_wndw_atomic_check(&wndw->plane, &asyw->state);
	nv50_wndw_flush_clr(wndw, 0, true, asyw);
1341

1342 1343 1344 1345
	nvif_msec(device, 2000,
		if (nv50_display_flip_wait(&flip))
			break;
	);
1346 1347 1348
}

int
1349
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1350 1351 1352 1353
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
1354
	struct nv50_head *head = nv50_head(crtc);
1355 1356 1357
	struct nv50_base *base = nv50_head(crtc)->_base;
	struct nv50_wndw *wndw = &base->wndw;
	struct nv50_wndw_atom *asyw = &wndw->asy;
B
Ben Skeggs 已提交
1358
	int ret;
1359

1360 1361 1362 1363
	if (crtc->primary->fb->width != fb->width ||
	    crtc->primary->fb->height != fb->height)
		return -EINVAL;

1364 1365
	if (chan == NULL)
		evo_sync(crtc->dev);
1366

1367
	if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
1368 1369 1370 1371 1372
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
1373
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
1374
		OUT_RING  (chan, base->wndw.sema ^ 0x10);
1375
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
1376
		OUT_RING  (chan, base->wndw.data + 1);
1377
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
1378 1379
		OUT_RING  (chan, base->wndw.sema);
		OUT_RING  (chan, base->wndw.data);
1380
	} else
1381
	if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
1382
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + base->wndw.sema;
1383 1384 1385 1386 1387
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
1388
		OUT_RING  (chan, chan->vram.handle);
1389 1390 1391
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
1392
		OUT_RING  (chan, base->wndw.data + 1);
1393 1394 1395 1396
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
1397
		OUT_RING  (chan, base->wndw.data);
1398 1399 1400
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
1401
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + base->wndw.sema;
1402 1403 1404 1405 1406 1407 1408
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
1409
		OUT_RING  (chan, base->wndw.data + 1);
1410 1411 1412 1413 1414
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
1415
		OUT_RING  (chan, base->wndw.data);
1416 1417 1418
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
1419

1420
	if (chan) {
1421 1422
		base->wndw.sema ^= 0x10;
		base->wndw.data++;
1423 1424 1425 1426
		FIRE_RING (chan);
	}

	/* queue the flip */
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	asyw->state.crtc = &head->base.base;
	asyw->state.fb = fb;
	asyw->interval = swap_interval;
	asyw->image.handle = nv_fb->r_handle;
	asyw->image.offset = nv_fb->nvbo->bo.offset;
	asyw->sema.handle = base->chan.base.sync.handle;
	asyw->sema.offset = base->wndw.sema;
	asyw->sema.acquire = base->wndw.data++;
	asyw->sema.release = base->wndw.data;
	nv50_wndw_atomic_check(&wndw->plane, &asyw->state);
	asyw->set.sema = true;
	nv50_wndw_flush_set(wndw, 0, asyw);
	nv50_wndw_wait_armed(wndw, asyw);
B
Ben Skeggs 已提交
1440 1441

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
1442 1443 1444
	return 0;
}

1445 1446 1447
/******************************************************************************
 * Head
 *****************************************************************************/
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
static void
nv50_head_procamp(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x08a8 + (head->base.index * 0x400), 1);
		else
			evo_mthd(push, 0x0498 + (head->base.index * 0x300), 1);
		evo_data(push, (asyh->procamp.sat.sin << 20) |
			       (asyh->procamp.sat.cos << 8));
		evo_kick(push, core);
	}
}

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
static void
nv50_head_dither(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x08a0 + (head->base.index * 0x0400), 1);
		else
		if (core->base.user.oclass < GK104_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0490 + (head->base.index * 0x0300), 1);
		else
			evo_mthd(push, 0x04a0 + (head->base.index * 0x0300), 1);
		evo_data(push, (asyh->dither.mode << 3) |
			       (asyh->dither.bits << 1) |
			        asyh->dither.enable);
		evo_kick(push, core);
	}
}

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
static void
nv50_head_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 bounds = 0;
	u32 *push;

	if (asyh->base.cpp) {
		switch (asyh->base.cpp) {
		case 8: bounds |= 0x00000500; break;
		case 4: bounds |= 0x00000300; break;
		case 2: bounds |= 0x00000100; break;
		default:
			WARN_ON(1);
			break;
		}
		bounds |= 0x00000001;
	}

	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0904 + head->base.index * 0x400, 1);
		else
			evo_mthd(push, 0x04d4 + head->base.index * 0x300, 1);
		evo_data(push, bounds);
		evo_kick(push, core);
	}
}

static void
nv50_head_base(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 bounds = 0;
	u32 *push;

	if (asyh->base.cpp) {
		switch (asyh->base.cpp) {
		case 8: bounds |= 0x00000500; break;
		case 4: bounds |= 0x00000300; break;
		case 2: bounds |= 0x00000100; break;
		case 1: bounds |= 0x00000000; break;
		default:
			WARN_ON(1);
			break;
		}
		bounds |= 0x00000001;
	}

	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0900 + head->base.index * 0x400, 1);
		else
			evo_mthd(push, 0x04d0 + head->base.index * 0x300, 1);
		evo_data(push, bounds);
		evo_kick(push, core);
	}
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
static void
nv50_head_curs_clr(struct nv50_head *head)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 4))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
			evo_data(push, 0x05000000);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, core);
	}
}

static void
nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 5))) {
		if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
			evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
						    (asyh->curs.format << 24));
			evo_data(push, asyh->curs.offset >> 8);
		} else
		if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
			evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
			evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
						    (asyh->curs.format << 24));
			evo_data(push, asyh->curs.offset >> 8);
			evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
			evo_data(push, asyh->curs.handle);
		} else {
			evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
			evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
						    (asyh->curs.format << 24));
			evo_data(push, asyh->curs.offset >> 8);
			evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
			evo_data(push, asyh->curs.handle);
		}
		evo_kick(push, core);
	}
}

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
static void
nv50_head_core_clr(struct nv50_head *head)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 2))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
			evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
		else
			evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
		evo_data(push, 0x00000000);
		evo_kick(push, core);
	}
}

static void
nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 9))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
			evo_data(push, asyh->core.offset >> 8);
			evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
			evo_data(push, (asyh->core.h << 16) | asyh->core.w);
			evo_data(push, asyh->core.layout << 20 |
				       (asyh->core.pitch >> 8) << 8 |
				       asyh->core.block);
			evo_data(push, asyh->core.kind << 16 |
				       asyh->core.format << 8);
			evo_data(push, asyh->core.handle);
			evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
			evo_data(push, (asyh->core.y << 16) | asyh->core.x);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
			evo_data(push, asyh->core.offset >> 8);
			evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
			evo_data(push, (asyh->core.h << 16) | asyh->core.w);
			evo_data(push, asyh->core.layout << 20 |
				       (asyh->core.pitch >> 8) << 8 |
				       asyh->core.block);
			evo_data(push, asyh->core.format << 8);
			evo_data(push, asyh->core.handle);
			evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
			evo_data(push, (asyh->core.y << 16) | asyh->core.x);
		} else {
			evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
			evo_data(push, asyh->core.offset >> 8);
			evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
			evo_data(push, (asyh->core.h << 16) | asyh->core.w);
			evo_data(push, asyh->core.layout << 24 |
				       (asyh->core.pitch >> 8) << 8 |
				       asyh->core.block);
			evo_data(push, asyh->core.format << 8);
			evo_data(push, asyh->core.handle);
			evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
			evo_data(push, (asyh->core.y << 16) | asyh->core.x);
		}
		evo_kick(push, core);
	}
}

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
static void
nv50_head_lut_clr(struct nv50_head *head)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 4))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, core);
	}
}

static void
nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 7))) {
		if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, asyh->lut.offset >> 8);
		} else
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, asyh->lut.offset >> 8);
			evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
			evo_data(push, asyh->lut.handle);
		} else {
			evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, asyh->lut.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
			evo_data(push, asyh->lut.handle);
		}
		evo_kick(push, core);
	}
}

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
static void
nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	struct nv50_head_mode *m = &asyh->mode;
	u32 *push;
	if ((push = evo_wait(core, 14))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
			evo_data(push, 0x00800000 | m->clock);
			evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
1729
			evo_mthd(push, 0x0810 + (head->base.index * 0x400), 7);
1730 1731 1732 1733 1734 1735
			evo_data(push, 0x00000000);
			evo_data(push, (m->v.active  << 16) | m->h.active );
			evo_data(push, (m->v.synce   << 16) | m->h.synce  );
			evo_data(push, (m->v.blanke  << 16) | m->h.blanke );
			evo_data(push, (m->v.blanks  << 16) | m->h.blanks );
			evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
1736
			evo_data(push, asyh->mode.v.blankus);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
			evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (m->v.active  << 16) | m->h.active );
			evo_data(push, (m->v.synce   << 16) | m->h.synce  );
			evo_data(push, (m->v.blanke  << 16) | m->h.blanke );
			evo_data(push, (m->v.blanks  << 16) | m->h.blanks );
			evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
			evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
			evo_data(push, 0x00000000); /* ??? */
			evo_data(push, 0xffffff00);
			evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
			evo_data(push, m->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, m->clock * 1000);
		}
		evo_kick(push, core);
	}
}

1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static void
nv50_head_view(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
	u32 *push;
	if ((push = evo_wait(core, 10))) {
		if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
			evo_mthd(push, 0x08a4 + (head->base.index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (head->base.index * 0x400), 1);
			evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
			evo_mthd(push, 0x08d8 + (head->base.index * 0x400), 2);
			evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
			evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
		} else {
			evo_mthd(push, 0x0494 + (head->base.index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (head->base.index * 0x300), 1);
			evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
			evo_mthd(push, 0x04c0 + (head->base.index * 0x300), 3);
			evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
			evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
			evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
		}
		evo_kick(push, core);
	}
}

1787 1788 1789
static void
nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
{
1790 1791
	if (asyh->clr.core && (!asyh->set.core || y))
		nv50_head_lut_clr(head);
1792 1793
	if (asyh->clr.core && (!asyh->set.core || y))
		nv50_head_core_clr(head);
1794 1795
	if (asyh->clr.curs && (!asyh->set.curs || y))
		nv50_head_curs_clr(head);
1796 1797
}

1798 1799 1800
static void
nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
{
1801
	if (asyh->set.view   ) nv50_head_view    (head, asyh);
1802
	if (asyh->set.mode   ) nv50_head_mode    (head, asyh);
1803
	if (asyh->set.core   ) nv50_head_lut_set (head, asyh);
1804
	if (asyh->set.core   ) nv50_head_core_set(head, asyh);
1805
	if (asyh->set.curs   ) nv50_head_curs_set(head, asyh);
1806 1807
	if (asyh->set.base   ) nv50_head_base    (head, asyh);
	if (asyh->set.ovly   ) nv50_head_ovly    (head, asyh);
1808
	if (asyh->set.dither ) nv50_head_dither  (head, asyh);
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
	if (asyh->set.procamp) nv50_head_procamp (head, asyh);
}

static void
nv50_head_atomic_check_procamp(struct nv50_head_atom *armh,
			       struct nv50_head_atom *asyh,
			       struct nouveau_conn_atom *asyc)
{
	const int vib = asyc->procamp.color_vibrance - 100;
	const int hue = asyc->procamp.vibrant_hue - 90;
	const int adj = (vib > 0) ? 50 : 0;
	asyh->procamp.sat.cos = ((vib * 2047 + adj) / 100) & 0xfff;
	asyh->procamp.sat.sin = ((hue * 2047) / 100) & 0xfff;
	asyh->set.procamp = true;
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
}

static void
nv50_head_atomic_check_dither(struct nv50_head_atom *armh,
			      struct nv50_head_atom *asyh,
			      struct nouveau_conn_atom *asyc)
{
	struct drm_connector *connector = asyc->state.connector;
	u32 mode = 0x00;

	if (asyc->dither.mode == DITHERING_MODE_AUTO) {
		if (asyh->base.depth > connector->display_info.bpc * 3)
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = asyc->dither.mode;
	}

	if (asyc->dither.depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= asyc->dither.depth;
	}

	asyh->dither.enable = mode;
	asyh->dither.bits = mode >> 1;
	asyh->dither.mode = mode >> 3;
	asyh->set.dither = true;
1851 1852
}

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
static void
nv50_head_atomic_check_view(struct nv50_head_atom *armh,
			    struct nv50_head_atom *asyh,
			    struct nouveau_conn_atom *asyc)
{
	struct drm_connector *connector = asyc->state.connector;
	struct drm_display_mode *omode = &asyh->state.adjusted_mode;
	struct drm_display_mode *umode = &asyh->state.mode;
	int mode = asyc->scaler.mode;
	struct edid *edid;

	if (connector->edid_blob_ptr)
		edid = (struct edid *)connector->edid_blob_ptr->data;
	else
		edid = NULL;

	if (!asyc->scaler.full) {
		if (mode == DRM_MODE_SCALE_NONE)
			omode = umode;
	} else {
		/* Non-EDID LVDS/eDP mode. */
		mode = DRM_MODE_SCALE_FULLSCREEN;
	}

	asyh->view.iW = umode->hdisplay;
	asyh->view.iH = umode->vdisplay;
	asyh->view.oW = omode->hdisplay;
	asyh->view.oH = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		asyh->view.oH *= 2;

	/* Add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if ((asyc->scaler.underscan.mode == UNDERSCAN_ON ||
	    (asyc->scaler.underscan.mode == UNDERSCAN_AUTO &&
	     drm_detect_hdmi_monitor(edid)))) {
		u32 bX = asyc->scaler.underscan.hborder;
		u32 bY = asyc->scaler.underscan.vborder;
		u32 r = (asyh->view.oH << 19) / asyh->view.oW;

		if (bX) {
			asyh->view.oW -= (bX * 2);
			if (bY) asyh->view.oH -= (bY * 2);
			else    asyh->view.oH  = ((asyh->view.oW * r) + (r / 2)) >> 19;
		} else {
			asyh->view.oW -= (asyh->view.oW >> 4) + 32;
			if (bY) asyh->view.oH -= (bY * 2);
			else    asyh->view.oH  = ((asyh->view.oW * r) + (r / 2)) >> 19;
		}
	}

	/* Handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation.
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		asyh->view.oW = min((u16)umode->hdisplay, asyh->view.oW);
		asyh->view.oH = min((u16)umode->vdisplay, asyh->view.oH);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (asyh->view.oH < asyh->view.oW) {
			u32 r = (asyh->view.iW << 19) / asyh->view.iH;
			asyh->view.oW = ((asyh->view.oH * r) + (r / 2)) >> 19;
		} else {
			u32 r = (asyh->view.iH << 19) / asyh->view.iW;
			asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
		}
		break;
	default:
		break;
	}

	asyh->set.view = true;
}

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
static void
nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
{
	struct drm_display_mode *mode = &asyh->state.adjusted_mode;
	u32 ilace   = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan   = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hbackp  =  mode->htotal - mode->hsync_end;
	u32 vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	u32 hfrontp =  mode->hsync_start - mode->hdisplay;
	u32 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	struct nv50_head_mode *m = &asyh->mode;

	m->h.active = mode->htotal;
	m->h.synce  = mode->hsync_end - mode->hsync_start - 1;
	m->h.blanke = m->h.synce + hbackp;
	m->h.blanks = mode->htotal - hfrontp - 1;

	m->v.active = mode->vtotal * vscan / ilace;
	m->v.synce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	m->v.blanke = m->v.synce + vbackp;
	m->v.blanks = m->v.active - vfrontp - 1;

	/*XXX: Safe underestimate, even "0" works */
	m->v.blankus = (m->v.active - mode->vdisplay - 2) * m->h.active;
	m->v.blankus *= 1000;
	m->v.blankus /= mode->clock;

	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		m->v.blank2e =  m->v.active + m->v.synce + vbackp;
		m->v.blank2s =  m->v.blank2e + (mode->vdisplay * vscan / ilace);
		m->v.active  = (m->v.active * 2) + 1;
		m->interlace = true;
	} else {
		m->v.blank2e = 0;
		m->v.blank2s = 1;
		m->interlace = false;
	}
	m->clock = mode->clock;

	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
	asyh->set.mode = true;
}

static int
nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
{
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1977
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1978 1979 1980 1981 1982
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *armh = &head->arm;
	struct nv50_head_atom *asyh = nv50_head_atom(state);

	NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
1983
	asyh->clr.mask = 0;
1984 1985 1986 1987 1988
	asyh->set.mask = 0;

	if (asyh->state.active) {
		if (asyh->state.mode_changed)
			nv50_head_atomic_check_mode(head, asyh);
1989 1990 1991 1992 1993 1994 1995

		if ((asyh->core.visible = (asyh->base.cpp != 0))) {
			asyh->core.x = asyh->base.x;
			asyh->core.y = asyh->base.y;
			asyh->core.w = asyh->base.w;
			asyh->core.h = asyh->base.h;
		} else
1996
		if ((asyh->core.visible = asyh->curs.visible)) {
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
			/*XXX: We need to either find some way of having the
			 *     primary base layer appear black, while still
			 *     being able to display the other layers, or we
			 *     need to allocate a dummy black surface here.
			 */
			asyh->core.x = 0;
			asyh->core.y = 0;
			asyh->core.w = asyh->state.mode.hdisplay;
			asyh->core.h = asyh->state.mode.vdisplay;
		}
		asyh->core.handle = disp->mast.base.vram.handle;
		asyh->core.offset = 0;
		asyh->core.format = 0xcf;
		asyh->core.kind = 0;
		asyh->core.layout = 1;
		asyh->core.block = 0;
		asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
2014 2015
		asyh->lut.handle = disp->mast.base.vram.handle;
		asyh->lut.offset = head->base.lut.nvbo->bo.offset;
2016 2017
		asyh->set.base = armh->base.cpp != asyh->base.cpp;
		asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
2018 2019
	} else {
		asyh->core.visible = false;
2020
		asyh->curs.visible = false;
2021 2022
		asyh->base.cpp = 0;
		asyh->ovly.cpp = 0;
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
	}

	if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
		if (asyh->core.visible) {
			if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
				asyh->set.core = true;
		} else
		if (armh->core.visible) {
			asyh->clr.core = true;
		}
2033 2034 2035 2036 2037 2038 2039 2040

		if (asyh->curs.visible) {
			if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
				asyh->set.curs = true;
		} else
		if (armh->curs.visible) {
			asyh->clr.curs = true;
		}
2041 2042
	} else {
		asyh->clr.core = armh->core.visible;
2043
		asyh->clr.curs = armh->curs.visible;
2044
		asyh->set.core = asyh->core.visible;
2045
		asyh->set.curs = asyh->curs.visible;
2046 2047 2048 2049 2050 2051 2052
	}

	memcpy(armh, asyh, sizeof(*asyh));
	asyh->state.mode_changed = 0;
	return 0;
}

2053 2054 2055 2056
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
2057
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
2058
{
2059
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
2060 2061
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;
2062
	struct nouveau_connector *nv_connector;
2063 2064
	struct nouveau_conn_atom asyc;
	u32 *push;
2065

2066
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
2067

2068 2069 2070 2071 2072 2073 2074
	asyc.state.connector = &nv_connector->base;
	asyc.dither.mode = nv_connector->dithering_mode;
	asyc.dither.depth = nv_connector->dithering_depth;
	asyh->state.crtc = &nv_crtc->base;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_atomic_check_dither(&head->arm, asyh, &asyc);
	nv50_head_flush_set(head, asyh);
2075

2076 2077
	if (update) {
		if ((push = evo_wait(mast, 2))) {
2078 2079
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
2080
			evo_kick(push, mast);
2081 2082 2083 2084 2085 2086 2087
		}
	}

	return 0;
}

static int
2088
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
2089
{
2090 2091
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;
2092
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
2093
	struct nouveau_connector *nv_connector;
2094
	struct nouveau_conn_atom asyc;
B
Ben Skeggs 已提交
2095 2096

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
2097

2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
	asyc.state.connector = &nv_connector->base;
	asyc.scaler.mode = nv_connector->scaling_mode;
	asyc.scaler.full = nv_connector->scaling_full;
	asyc.scaler.underscan.mode = nv_connector->underscan;
	asyc.scaler.underscan.hborder = nv_connector->underscan_hborder;
	asyc.scaler.underscan.vborder = nv_connector->underscan_vborder;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_atomic_check_view(&head->arm, asyh, &asyc);
	nv50_head_flush_set(head, asyh);

	if (update) {
		nv50_display_flip_stop(crtc);
		nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
2111 2112 2113 2114 2115
	}

	return 0;
}

2116
static int
2117
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
2118
{
2119
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
2120 2121 2122 2123
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;
	struct nouveau_conn_atom asyc;
	u32 *push;
2124

2125 2126 2127 2128 2129
	asyc.procamp.color_vibrance = nv_crtc->color_vibrance + 100;
	asyc.procamp.vibrant_hue = nv_crtc->vibrant_hue + 90;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_atomic_check_procamp(&head->arm, asyh, &asyc);
	nv50_head_flush_set(head, asyh);
2130

2131 2132
	if (update) {
		if ((push = evo_wait(mast, 2))) {
2133 2134
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
2135
			evo_kick(push, mast);
2136 2137 2138 2139 2140 2141
		}
	}

	return 0;
}

2142
static int
2143
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
2144 2145 2146
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
2147 2148
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;
2149
	struct nv50_wndw_atom *asyw = &head->_base->wndw.asy;
2150
	const struct drm_format_info *info;
2151

2152 2153 2154
	info = drm_format_info(nvfb->base.pixel_format);
	if (!info || !info->depth)
		return -EINVAL;
2155

2156 2157 2158 2159 2160 2161
	asyh->base.depth = info->depth;
	asyh->base.cpp = info->cpp[0];
	asyh->base.x = x;
	asyh->base.y = y;
	asyh->base.w = nvfb->base.width;
	asyh->base.h = nvfb->base.height;
2162 2163
	asyw->state.src_x = x << 16;
	asyw->state.src_y = y << 16;
2164 2165 2166 2167 2168 2169 2170
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_set(head, asyh);

	if (update) {
		struct nv50_mast *core = nv50_mast(nv_crtc->base.dev);
		u32 *push = evo_wait(core, 2);
		if (push) {
2171 2172
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
2173
			evo_kick(push, core);
2174
		}
2175 2176
	}

2177
	nv_crtc->fb.handle = nvfb->r_handle;
2178 2179 2180 2181
	return 0;
}

static void
2182
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
2183
{
2184
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;

	asyh->curs.visible = true;
	asyh->curs.handle = mast->base.vram.handle;
	asyh->curs.offset = nv_crtc->cursor.nvbo->bo.offset;
	asyh->curs.layout = 1;
	asyh->curs.format = 1;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_set(head, asyh);
2195 2196 2197
}

static void
2198
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
2199
{
2200 2201 2202 2203 2204 2205
	struct nv50_head *head = nv50_head(&nv_crtc->base);
	struct nv50_head_atom *asyh = &head->asy;

	asyh->curs.visible = false;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_clr(head, asyh, false);
2206
}
2207

2208
static void
2209
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
2210
{
2211
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
2212

2213
	if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
2214
		nv50_crtc_cursor_show(nv_crtc);
2215
	else
2216
		nv50_crtc_cursor_hide(nv_crtc);
2217 2218 2219 2220

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
2221 2222
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
2223
			evo_kick(push, mast);
2224 2225 2226 2227 2228
		}
	}
}

static void
2229
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
2230 2231 2232 2233
{
}

static void
2234
nv50_crtc_prepare(struct drm_crtc *crtc)
2235
{
2236 2237
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
2238

2239
	nv50_display_flip_stop(crtc);
2240

2241 2242 2243
	asyh->state.active = false;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_clr(head, asyh, false);
2244 2245 2246
}

static void
2247
nv50_crtc_commit(struct drm_crtc *crtc)
2248
{
2249 2250
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
2251

2252 2253 2254
	asyh->state.active = true;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
	nv50_head_flush_set(head, asyh);
2255

2256
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
2257 2258 2259
}

static bool
2260
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
2261 2262
		     struct drm_display_mode *adjusted_mode)
{
2263
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
2264 2265 2266 2267
	return true;
}

static int
2268
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
2269
{
2270
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
2271
	struct nv50_head *head = nv50_head(crtc);
2272 2273
	int ret;

2274
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
2275 2276 2277 2278
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
2279 2280
	}

B
Ben Skeggs 已提交
2281
	return ret;
2282 2283 2284
}

static int
2285
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
2286 2287 2288 2289 2290 2291
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
	int ret;
2292 2293
	struct nv50_head *head = nv50_head(crtc);
	struct nv50_head_atom *asyh = &head->asy;
2294

2295 2296 2297 2298 2299
	memcpy(&asyh->state.mode, umode, sizeof(*umode));
	memcpy(&asyh->state.adjusted_mode, mode, sizeof(*mode));
	asyh->state.active = true;
	asyh->state.mode_changed = true;
	nv50_head_atomic_check(&head->base.base, &asyh->state);
2300

2301
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
2302 2303 2304
	if (ret)
		return ret;

2305 2306
	nv50_head_flush_set(head, asyh);

2307
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
2308 2309
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
2310

2311
	nv50_crtc_set_color_vibrance(nv_crtc, false);
2312
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
2313 2314 2315 2316
	return 0;
}

static int
2317
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
2318 2319
			struct drm_framebuffer *old_fb)
{
2320
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
2321 2322 2323
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

2324
	if (!crtc->primary->fb) {
2325
		NV_DEBUG(drm, "No FB bound\n");
2326 2327 2328
		return 0;
	}

2329
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
2330 2331 2332
	if (ret)
		return ret;

2333
	nv50_display_flip_stop(crtc);
2334 2335
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
2336 2337 2338 2339
	return 0;
}

static int
2340
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
2341 2342 2343 2344
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2345 2346
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
2347 2348 2349 2350
	return 0;
}

static void
2351
nv50_crtc_lut_load(struct drm_crtc *crtc)
2352
{
2353
	struct nv50_disp *disp = nv50_disp(crtc->dev);
2354 2355 2356 2357 2358
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
2359 2360 2361 2362
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

2363
		if (disp->disp->oclass < GF110_DISP) {
2364 2365 2366 2367 2368 2369 2370 2371
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
2372 2373 2374
	}
}

B
Ben Skeggs 已提交
2375 2376 2377 2378
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
2379
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
2380 2381 2382 2383 2384
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

2385
static int
2386
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
2387 2388 2389
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2390 2391 2392
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
2393

2394
	if (handle) {
2395 2396 2397
		if (width != 64 || height != 64)
			return -EINVAL;

2398
		gem = drm_gem_object_lookup(file_priv, handle);
2399 2400 2401 2402
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

2403
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
2404 2405
	}

2406
	if (ret == 0) {
2407 2408 2409
		if (nv_crtc->cursor.nvbo)
			nouveau_bo_unpin(nv_crtc->cursor.nvbo);
		nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
2410
	}
2411
	drm_gem_object_unreference_unlocked(gem);
2412

2413
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
2414 2415 2416 2417
	return ret;
}

static int
2418
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
2419
{
2420
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2421 2422
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
2423 2424
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
2425 2426 2427

	nv_crtc->cursor_saved_x = x;
	nv_crtc->cursor_saved_y = y;
2428 2429 2430
	return 0;
}

2431
static int
2432
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
2433
		    uint32_t size)
2434 2435 2436 2437
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 i;

2438
	for (i = 0; i < size; i++) {
2439 2440 2441 2442 2443
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

2444
	nv50_crtc_lut_load(crtc);
2445 2446

	return 0;
2447 2448
}

2449 2450 2451 2452 2453 2454 2455 2456
static void
nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
{
	nv50_crtc_cursor_move(&nv_crtc->base, x, y);

	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
}

2457
static void
2458
nv50_crtc_destroy(struct drm_crtc *crtc)
2459 2460
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2461 2462
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
2463
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
2464

2465 2466 2467 2468 2469 2470 2471
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
2472 2473 2474 2475 2476 2477 2478 2479

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

2480
	/*XXX: ditto */
2481 2482 2483
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
2484

2485
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
2486 2487
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
2488
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
2489

2490 2491 2492 2493
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

2494 2495 2496 2497 2498 2499 2500 2501 2502
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
2503
	.disable = nv50_crtc_disable,
2504 2505
};

2506 2507 2508 2509
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
2510
	.set_config = nouveau_crtc_set_config,
2511
	.destroy = nv50_crtc_destroy,
2512
	.page_flip = nouveau_crtc_page_flip,
2513 2514 2515
};

static int
2516
nv50_crtc_create(struct drm_device *dev, int index)
2517
{
2518 2519
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nvif_device *device = &drm->device;
2520 2521
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
2522
	struct nv50_base *base;
2523 2524 2525
	struct drm_crtc *crtc;
	int ret, i;

2526 2527
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
2528 2529
		return -ENOMEM;

2530
	head->base.index = index;
2531 2532
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
2533
	head->base.cursor.set_pos = nv50_crtc_cursor_restore;
2534
	for (i = 0; i < 256; i++) {
2535 2536 2537
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
2538 2539
	}

2540 2541 2542 2543 2544 2545
	ret = nv50_base_new(drm, head, &base);
	if (ret) {
		kfree(head);
		return ret;
	}

2546
	crtc = &head->base.base;
2547 2548
	head->_base = base;

2549 2550
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
2551 2552
	drm_mode_crtc_set_gamma_size(crtc, 256);

2553
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
2554
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
2555
	if (!ret) {
2556
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
2557
		if (!ret) {
2558
			ret = nouveau_bo_map(head->base.lut.nvbo);
2559 2560 2561
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
2562 2563 2564 2565 2566 2567 2568 2569
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	/* allocate cursor resources */
2570
	ret = nv50_curs_create(device, disp->disp, index, &head->curs);
2571 2572 2573
	if (ret)
		goto out;

2574
	/* allocate overlay resources */
2575
	ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
2576 2577 2578
	if (ret)
		goto out;

2579 2580
	ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
			       &head->ovly);
2581 2582
	if (ret)
		goto out;
2583 2584 2585

out:
	if (ret)
2586
		nv50_crtc_destroy(crtc);
2587 2588 2589
	return ret;
}

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
/******************************************************************************
 * Encoder helpers
 *****************************************************************************/
static bool
nv50_encoder_mode_fixup(struct drm_encoder *encoder,
			const struct drm_display_mode *mode,
			struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
		nv_connector->scaling_full = false;
		if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
			switch (nv_connector->type) {
			case DCB_CONNECTOR_LVDS:
			case DCB_CONNECTOR_LVDS_SPWG:
			case DCB_CONNECTOR_eDP:
				/* force use of scaler for non-edid modes */
				if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
					return true;
				nv_connector->scaling_full = true;
				break;
			default:
				return true;
			}
		}

		drm_mode_copy(adjusted_mode, nv_connector->native_mode);
2620 2621 2622 2623 2624
	}

	return true;
}

2625 2626 2627
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
2628
static void
2629
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
2630 2631
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2632
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
2648

2649
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
2650 2651 2652
}

static void
2653
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
2654 2655 2656 2657
{
}

static void
2658
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
2659 2660
		  struct drm_display_mode *adjusted_mode)
{
2661
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
2662 2663
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2664
	u32 *push;
B
Ben Skeggs 已提交
2665

2666
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
2667

2668
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
2669
	if (push) {
2670
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
2701 2702 2703 2704 2705 2706
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
2707
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
2708 2709
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2710
	struct nv50_mast *mast = nv50_mast(encoder->dev);
2711
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
2712 2713 2714
	u32 *push;

	if (nv_encoder->crtc) {
2715
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
2716

2717
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
2718
		if (push) {
2719
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2720 2721 2722 2723 2724 2725 2726
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
2727 2728
		}
	}
2729 2730

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
2731 2732
}

2733
static enum drm_connector_status
2734
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2735
{
2736
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2737
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
2752

2753 2754
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
2755
		return connector_status_disconnected;
B
Ben Skeggs 已提交
2756

2757
	return connector_status_connected;
2758 2759
}

B
Ben Skeggs 已提交
2760
static void
2761
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
2762 2763 2764 2765 2766
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2767 2768
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
2769
	.mode_fixup = nv50_encoder_mode_fixup,
2770 2771 2772 2773 2774 2775
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
2776 2777
};

2778 2779
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
2780 2781 2782
};

static int
2783
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
2784
{
2785
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2786
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
2787
	struct nvkm_i2c_bus *bus;
B
Ben Skeggs 已提交
2788 2789
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2790
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
2791 2792 2793 2794 2795 2796

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2797 2798 2799 2800

	bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
	if (bus)
		nv_encoder->i2c = &bus->i2c;
B
Ben Skeggs 已提交
2801 2802 2803 2804

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2805 2806
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
			 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
2807
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
2808 2809 2810 2811

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2812

2813 2814 2815 2816
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
2817
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
2818 2819
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
2820
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2821
	struct nouveau_connector *nv_connector;
2822
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2823 2824 2825 2826 2827
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
2828 2829
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
2830 2831 2832
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
2833 2834
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
2835
	};
2836 2837 2838 2839 2840 2841

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
2842
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
2843

2844 2845
	nvif_mthd(disp->disp, 0, &args,
		  sizeof(args.base) + drm_eld_size(args.data));
2846 2847 2848
}

static void
B
Ben Skeggs 已提交
2849
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2850 2851
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2852
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2853 2854 2855 2856 2857 2858 2859
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
2860 2861
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
2862
	};
2863

2864
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2865 2866 2867 2868 2869 2870
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
2871
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
2872
{
2873 2874
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2875
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
2889 2890 2891 2892 2893 2894 2895
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
2896
	max_ac_packet -= args.pwr.rekey;
2897
	max_ac_packet -= 18; /* constant from tegra */
2898
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
2899

2900
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2901
	nv50_audio_mode_set(encoder, mode);
2902 2903 2904
}

static void
2905
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2906
{
2907
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2908
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
2919

2920
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2921 2922
}

2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
/******************************************************************************
 * MST
 *****************************************************************************/
struct nv50_mstm {
	struct nouveau_encoder *outp;

	struct drm_dp_mst_topology_mgr mgr;
};

static int
nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
{
	struct nouveau_encoder *outp = mstm->outp;
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_mst_link_v0 mst;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
		.base.hasht = outp->dcb->hasht,
		.base.hashm = outp->dcb->hashm,
		.mst.state = state,
	};
	struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
	struct nvif_object *disp = &drm->display->disp;
	int ret;

	if (dpcd >= 0x12) {
		ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
		if (ret < 0)
			return ret;

		dpcd &= ~DP_MST_EN;
		if (state)
			dpcd |= DP_MST_EN;

		ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
		if (ret < 0)
			return ret;
	}

	return nvif_mthd(disp, 0, &args, sizeof(args));
}

int
nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
{
	int ret, state = 0;

	if (!mstm)
		return 0;

	if (dpcd[0] >= 0x12 && allow) {
		ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
		if (ret < 0)
			return ret;

		state = dpcd[1] & DP_MST_CAP;
	}

	ret = nv50_mstm_enable(mstm, dpcd[0], state);
	if (ret)
		return ret;

	ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
	if (ret)
		return nv50_mstm_enable(mstm, dpcd[0], 0);

	return mstm->mgr.mst_state;
}

static void
nv50_mstm_del(struct nv50_mstm **pmstm)
{
	struct nv50_mstm *mstm = *pmstm;
	if (mstm) {
		kfree(*pmstm);
		*pmstm = NULL;
	}
}

static int
nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
	      int conn_base_id, struct nv50_mstm **pmstm)
{
	const int max_payloads = hweight8(outp->dcb->heads);
	struct drm_device *dev = outp->base.base.dev;
	struct nv50_mstm *mstm;
	int ret;

	if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
		return -ENOMEM;
	mstm->outp = outp;

	ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev->dev, aux, aux_max,
					   max_payloads, conn_base_id);
	if (ret)
		return ret;

	return 0;
}

3025 3026 3027
/******************************************************************************
 * SOR
 *****************************************************************************/
3028
static void
3029
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
3030 3031
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
3065
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
3066 3067 3068 3069 3070 3071
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

3072
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
3073 3074
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
3075
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
3076
	} else {
3077
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
3078
	}
3079 3080
}

3081
static void
3082
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
3083
{
3084 3085 3086
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
3087
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
3088 3089 3090 3091 3092
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
3093
		}
3094
		evo_kick(push, mast);
3095
	}
3096 3097 3098 3099 3100 3101 3102
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
3103 3104 3105

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
3106 3107 3108 3109

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
3110
		nv50_audio_disconnect(encoder, nv_crtc);
3111 3112
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
3113 3114
}

3115
static void
3116
nv50_sor_commit(struct drm_encoder *encoder)
3117 3118 3119 3120
{
}

static void
3121
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
3122
		  struct drm_display_mode *mode)
3123
{
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
3135 3136
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
3137
	struct drm_device *dev = encoder->dev;
3138
	struct nouveau_drm *drm = nouveau_drm(dev);
3139
	struct nouveau_connector *nv_connector;
3140
	struct nvbios *bios = &drm->vbios;
3141
	u32 mask, ctrl;
3142 3143 3144
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
3145

3146
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
3147 3148
	nv_encoder->crtc = encoder->crtc;

3149
	switch (nv_encoder->dcb->type) {
3150
	case DCB_OUTPUT_TMDS:
3151
		if (nv_encoder->dcb->sorconf.link & 1) {
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
			proto = 0x1;
			/* Only enable dual-link if:
			 *  - Need to (i.e. rate > 165MHz)
			 *  - DCB says we can
			 *  - Not an HDMI monitor, since there's no dual-link
			 *    on HDMI.
			 */
			if (mode->clock >= 165000 &&
			    nv_encoder->dcb->duallink_possible &&
			    !drm_detect_hdmi_monitor(nv_connector->edid))
				proto |= 0x4;
3163
		} else {
3164
			proto = 0x2;
3165 3166
		}

3167
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
3168
		break;
3169
	case DCB_OUTPUT_LVDS:
3170 3171
		proto = 0x0;

3172 3173
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
3174
				lvds.lvds.script |= 0x0100;
3175
			if (bios->fp.if_is_24bit)
3176
				lvds.lvds.script |= 0x0200;
3177
		} else {
3178
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
3179
				if (((u8 *)nv_connector->edid)[121] == 2)
3180
					lvds.lvds.script |= 0x0100;
3181 3182
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
3183
				lvds.lvds.script |= 0x0100;
3184
			}
3185

3186
			if (lvds.lvds.script & 0x0100) {
3187
				if (bios->fp.strapless_is_24bit & 2)
3188
					lvds.lvds.script |= 0x0200;
3189 3190
			} else {
				if (bios->fp.strapless_is_24bit & 1)
3191
					lvds.lvds.script |= 0x0200;
3192 3193 3194
			}

			if (nv_connector->base.display_info.bpc == 8)
3195
				lvds.lvds.script |= 0x0200;
3196
		}
3197

3198
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
3199
		break;
3200
	case DCB_OUTPUT_DP:
3201
		if (nv_connector->base.display_info.bpc == 6) {
3202
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
3203
			depth = 0x2;
3204 3205
		} else
		if (nv_connector->base.display_info.bpc == 8) {
3206
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
3207
			depth = 0x5;
3208 3209 3210
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
3211
		}
3212 3213

		if (nv_encoder->dcb->sorconf.link & 1)
3214
			proto = 0x8;
3215
		else
3216
			proto = 0x9;
3217
		nv50_audio_mode_set(encoder, mode);
3218
		break;
3219 3220 3221 3222
	default:
		BUG_ON(1);
		break;
	}
3223

3224
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
3225

3226
	if (nv50_vers(mast) >= GF110_DISP) {
3227 3228
		u32 *push = evo_wait(mast, 3);
		if (push) {
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
3243
			evo_kick(push, mast);
3244 3245
		}

3246 3247 3248 3249 3250 3251 3252 3253 3254
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
3255 3256
	}

3257
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
3258 3259 3260
}

static void
3261
nv50_sor_destroy(struct drm_encoder *encoder)
3262
{
3263 3264
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	nv50_mstm_del(&nv_encoder->dp.mstm);
3265 3266 3267 3268
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

3269 3270
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
3271
	.mode_fixup = nv50_encoder_mode_fixup,
3272
	.prepare = nv50_sor_disconnect,
3273 3274 3275 3276
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
3277 3278
};

3279 3280
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
3281 3282 3283
};

static int
3284
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
3285
{
3286
	struct nouveau_connector *nv_connector = nouveau_connector(connector);
3287
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
3288
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
3289 3290
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
3291
	int type, ret;
3292 3293 3294 3295 3296 3297 3298 3299 3300

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
3301 3302 3303 3304 3305 3306 3307 3308

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

3309 3310 3311
	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
3312 3313
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
			 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
3314 3315 3316 3317
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);

3318 3319 3320 3321 3322 3323 3324
	if (dcbe->type == DCB_OUTPUT_DP) {
		struct nvkm_i2c_aux *aux =
			nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
		if (aux) {
			nv_encoder->i2c = &aux->i2c;
			nv_encoder->aux = aux;
		}
3325 3326 3327 3328 3329 3330 3331 3332 3333

		/*TODO: Use DP Info Table to check for support. */
		if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
			ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
					    nv_connector->base.base.id,
					    &nv_encoder->dp.mstm);
			if (ret)
				return ret;
		}
3334 3335 3336 3337 3338 3339 3340
	} else {
		struct nvkm_i2c_bus *bus =
			nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
		if (bus)
			nv_encoder->i2c = &bus->i2c;
	}

3341 3342
	return 0;
}
3343

3344 3345 3346 3347 3348 3349 3350 3351 3352
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
3366 3367 3368 3369 3370 3371 3372
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
3373 3374
	if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
		return false;
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
3418
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
3447
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
3483
	struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
3484 3485 3486
	struct nvkm_i2c_bus *bus = NULL;
	struct nvkm_i2c_aux *aux = NULL;
	struct i2c_adapter *ddc;
3487 3488 3489 3490 3491 3492
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
3493 3494
		bus  = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
		ddc  = bus ? &bus->i2c : NULL;
3495 3496 3497
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
3498 3499
		aux  = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
		ddc  = aux ? &aux->i2c : NULL;
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;
3512
	nv_encoder->aux = aux;
3513 3514 3515 3516

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
3517 3518
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
			 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
3519 3520 3521 3522 3523 3524
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

3525 3526 3527 3528
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

3529
static void
3530
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
3531
{
3532 3533 3534 3535
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
3546 3547 3548 3549 3550
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
3551
			struct gf119_dma_v0 gf119;
3552 3553
		};
	} args = {};
3554 3555
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
3556
	u32 size = sizeof(args.base);
3557 3558 3559
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
3560
		if (fbdma->core.handle == name)
3561 3562 3563 3564 3565 3566 3567 3568
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

3569 3570 3571 3572
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
3573

3574
	if (drm->device.info.chipset < 0x80) {
3575 3576
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
3577
	} else
3578
	if (drm->device.info.chipset < 0xc0) {
3579 3580 3581
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
3582
	} else
3583
	if (drm->device.info.chipset < 0xd0) {
3584 3585
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
3586
	} else {
3587 3588 3589
		args.gf119.page = GF119_DMA_V0_PAGE_LP;
		args.gf119.kind = kind;
		size += sizeof(args.gf119);
3590 3591 3592
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3593
		struct nv50_head *head = nv50_head(crtc);
3594
		int ret = nvif_object_init(&head->_base->chan.base.base.user, name,
3595
					   NV_DMA_IN_MEMORY, &args, size,
3596
					   &fbdma->base[head->base.index]);
3597
		if (ret) {
3598
			nv50_fbdma_fini(fbdma);
3599 3600 3601 3602
			return ret;
		}
	}

3603 3604
	ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
			       &args, size, &fbdma->core);
3605
	if (ret) {
3606
		nv50_fbdma_fini(fbdma);
3607 3608 3609 3610 3611 3612
		return ret;
	}

	return 0;
}

3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
3624 3625 3626
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
3627

3628
	if (drm->device.info.chipset >= 0xc0)
3629 3630
		tile >>= 4; /* yep.. */

3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

3643
	if (disp->disp->oclass < G82_DISP) {
3644 3645 3646 3647
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
3648
	if (disp->disp->oclass < GF110_DISP) {
3649 3650
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
3651
	} else {
3652 3653
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
3654
	}
3655
	nv_fb->r_handle = 0xffff0000 | kind;
3656

3657 3658
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
3659 3660
}

3661 3662 3663
/******************************************************************************
 * Init
 *****************************************************************************/
3664

3665
void
3666
nv50_display_fini(struct drm_device *dev)
3667
{
3668 3669 3670 3671 3672 3673 3674 3675
	struct drm_plane *plane;

	drm_for_each_plane(plane, dev) {
		struct nv50_wndw *wndw = nv50_wndw(plane);
		if (plane->funcs != &nv50_wndw)
			continue;
		nv50_wndw_fini(wndw);
	}
3676 3677 3678
}

int
3679
nv50_display_init(struct drm_device *dev)
3680
{
3681
	struct nv50_disp *disp = nv50_disp(dev);
3682
	struct drm_plane *plane;
3683 3684 3685 3686 3687 3688 3689 3690
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3691
		struct nv50_wndw *wndw = &nv50_head(crtc)->_base->wndw;
3692 3693

		nv50_crtc_lut_load(crtc);
3694
		nouveau_bo_wr32(disp->sync, wndw->sema / 4, wndw->data);
3695
	}
3696

3697
	evo_mthd(push, 0x0088, 1);
3698
	evo_data(push, nv50_mast(dev)->base.sync.handle);
3699
	evo_kick(push, nv50_mast(dev));
3700 3701 3702 3703 3704 3705 3706 3707

	drm_for_each_plane(plane, dev) {
		struct nv50_wndw *wndw = nv50_wndw(plane);
		if (plane->funcs != &nv50_wndw)
			continue;
		nv50_wndw_init(wndw);
	}

3708
	return 0;
3709 3710 3711
}

void
3712
nv50_display_destroy(struct drm_device *dev)
3713
{
3714
	struct nv50_disp *disp = nv50_disp(dev);
3715 3716 3717
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
3718
		nv50_fbdma_fini(fbdma);
3719
	}
3720

3721
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
3722

3723
	nouveau_bo_unmap(disp->sync);
3724 3725
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
3726
	nouveau_bo_ref(NULL, &disp->sync);
3727

3728
	nouveau_display(dev)->priv = NULL;
3729 3730 3731 3732
	kfree(disp);
}

int
3733
nv50_display_create(struct drm_device *dev)
3734
{
3735
	struct nvif_device *device = &nouveau_drm(dev)->device;
3736 3737
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
3738
	struct drm_connector *connector, *tmp;
3739
	struct nv50_disp *disp;
3740
	struct dcb_output *dcbe;
3741
	int crtcs, ret, i;
3742 3743 3744 3745

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
3746
	INIT_LIST_HEAD(&disp->fbdma);
3747 3748

	nouveau_display(dev)->priv = disp;
3749 3750 3751
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
3752 3753
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
3754
	disp->disp = &nouveau_display(dev)->disp;
3755

3756 3757
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
3758
			     0, 0x0000, NULL, NULL, &disp->sync);
3759
	if (!ret) {
3760
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
3761
		if (!ret) {
3762
			ret = nouveau_bo_map(disp->sync);
3763 3764 3765
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
3766 3767 3768 3769 3770 3771 3772 3773
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
3774
	ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
3775
			      &disp->mast);
3776 3777 3778
	if (ret)
		goto out;

3779
	/* create crtc objects to represent the hw heads */
3780
	if (disp->disp->oclass >= GF110_DISP)
3781
		crtcs = nvif_rd32(&device->object, 0x022448);
3782 3783 3784
	else
		crtcs = 2;

3785
	for (i = 0; i < crtcs; i++) {
3786
		ret = nv50_crtc_create(dev, i);
3787 3788 3789 3790
		if (ret)
			goto out;
	}

3791 3792 3793 3794 3795 3796
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
3813 3814
		}

3815 3816 3817 3818
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
3819
			ret = 0;
3820 3821 3822 3823 3824 3825 3826 3827
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

3828
		NV_WARN(drm, "%s has no encoders, removing\n",
3829
			connector->name);
3830 3831 3832
		connector->funcs->destroy(connector);
	}

3833 3834
out:
	if (ret)
3835
		nv50_display_destroy(dev);
3836 3837
	return ret;
}