nv50_display.c 25.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright (C) 2008 Maarten Maathuis.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining
 * a copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sublicense, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial
 * portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 */

27
#define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
28 29 30 31 32
#include "nv50_display.h"
#include "nouveau_crtc.h"
#include "nouveau_encoder.h"
#include "nouveau_connector.h"
#include "nouveau_fb.h"
33
#include "nouveau_fbcon.h"
34
#include "drm_crtc_helper.h"
35
#include "nouveau_fence.h"
36

37
static void nv50_display_isr(struct drm_device *);
38
static void nv50_display_bh(unsigned long);
39

40 41 42 43 44 45 46 47 48 49 50 51 52
static inline int
nv50_sor_nr(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;

	if (dev_priv->chipset  < 0x90 ||
	    dev_priv->chipset == 0x92 ||
	    dev_priv->chipset == 0xa0)
		return 2;

	return 4;
}

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
u32
nv50_display_active_crtcs(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	u32 mask = 0;
	int i;

	if (dev_priv->chipset  < 0x90 ||
	    dev_priv->chipset == 0x92 ||
	    dev_priv->chipset == 0xa0) {
		for (i = 0; i < 2; i++)
			mask |= nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
	} else {
		for (i = 0; i < 4; i++)
			mask |= nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
	}

	for (i = 0; i < 3; i++)
		mask |= nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));

	return mask & 3;
}

76 77 78 79 80 81 82 83 84 85 86
int
nv50_display_early_init(struct drm_device *dev)
{
	return 0;
}

void
nv50_display_late_takedown(struct drm_device *dev)
{
}

87 88 89 90 91 92 93 94 95 96
int
nv50_display_sync(struct drm_device *dev)
{
	struct nv50_display *disp = nv50_display(dev);
	struct nouveau_channel *evo = disp->master;
	u64 start;
	int ret;

	ret = RING_SPACE(evo, 6);
	if (ret == 0) {
97
		BEGIN_NV04(evo, 0, 0x0084, 1);
98
		OUT_RING  (evo, 0x80000000);
99
		BEGIN_NV04(evo, 0, 0x0080, 1);
100
		OUT_RING  (evo, 0);
101
		BEGIN_NV04(evo, 0, 0x0084, 1);
102 103
		OUT_RING  (evo, 0x00000000);

104
		nv_wo32(disp->ramin, 0x2000, 0x00000000);
105 106
		FIRE_RING (evo);

107
		start = nv_timer_read(dev);
108
		do {
109
			if (nv_ro32(disp->ramin, 0x2000))
110
				return 0;
111
		} while (nv_timer_read(dev) - start < 2000000000ULL);
112 113
	}

114
	return 0;
115 116
}

117 118 119
int
nv50_display_init(struct drm_device *dev)
{
120
	struct nouveau_channel *evo;
121
	int ret, i;
122
	u32 val;
123

124
	NV_DEBUG_KMS(dev, "\n");
125 126

	nv_wr32(dev, 0x00610184, nv_rd32(dev, 0x00614004));
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/*
	 * I think the 0x006101XX range is some kind of main control area
	 * that enables things.
	 */
	/* CRTC? */
	for (i = 0; i < 2; i++) {
		val = nv_rd32(dev, 0x00616100 + (i * 0x800));
		nv_wr32(dev, 0x00610190 + (i * 0x10), val);
		val = nv_rd32(dev, 0x00616104 + (i * 0x800));
		nv_wr32(dev, 0x00610194 + (i * 0x10), val);
		val = nv_rd32(dev, 0x00616108 + (i * 0x800));
		nv_wr32(dev, 0x00610198 + (i * 0x10), val);
		val = nv_rd32(dev, 0x0061610c + (i * 0x800));
		nv_wr32(dev, 0x0061019c + (i * 0x10), val);
	}
143

144 145 146 147 148
	/* DAC */
	for (i = 0; i < 3; i++) {
		val = nv_rd32(dev, 0x0061a000 + (i * 0x800));
		nv_wr32(dev, 0x006101d0 + (i * 0x04), val);
	}
149

150
	/* SOR */
151
	for (i = 0; i < nv50_sor_nr(dev); i++) {
152 153 154
		val = nv_rd32(dev, 0x0061c000 + (i * 0x800));
		nv_wr32(dev, 0x006101e0 + (i * 0x04), val);
	}
155

156
	/* EXT */
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	for (i = 0; i < 3; i++) {
		val = nv_rd32(dev, 0x0061e000 + (i * 0x800));
		nv_wr32(dev, 0x006101f0 + (i * 0x04), val);
	}

	for (i = 0; i < 3; i++) {
		nv_wr32(dev, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
			NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
		nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
	}

	/* The precise purpose is unknown, i suspect it has something to do
	 * with text mode.
	 */
	if (nv_rd32(dev, NV50_PDISPLAY_INTR_1) & 0x100) {
		nv_wr32(dev, NV50_PDISPLAY_INTR_1, 0x100);
		nv_wr32(dev, 0x006194e8, nv_rd32(dev, 0x006194e8) & ~1);
174
		if (!nv_wait(dev, 0x006194e8, 2, 0)) {
175 176 177 178 179 180 181
			NV_ERROR(dev, "timeout: (0x6194e8 & 2) != 0\n");
			NV_ERROR(dev, "0x6194e8 = 0x%08x\n",
						nv_rd32(dev, 0x6194e8));
			return -EBUSY;
		}
	}

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
	for (i = 0; i < 2; i++) {
		nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
		if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
			     NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
			NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n");
			NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n",
				 nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
			return -EBUSY;
		}

		nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
			NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
		if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
			     NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
			     NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
			NV_ERROR(dev, "timeout: "
				      "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
			NV_ERROR(dev, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
				 nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
			return -EBUSY;
		}
	}

	nv_wr32(dev, NV50_PDISPLAY_PIO_CTRL, 0x00000000);
	nv_mask(dev, NV50_PDISPLAY_INTR_0, 0x00000000, 0x00000000);
207
	nv_wr32(dev, NV50_PDISPLAY_INTR_EN_0, 0x00000000);
208
	nv_mask(dev, NV50_PDISPLAY_INTR_1, 0x00000000, 0x00000000);
209 210 211 212
	nv_wr32(dev, NV50_PDISPLAY_INTR_EN_1,
		     NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 |
		     NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 |
		     NV50_PDISPLAY_INTR_EN_1_CLK_UNK40);
213

214
	ret = nv50_evo_init(dev);
215 216
	if (ret)
		return ret;
217
	evo = nv50_display(dev)->master;
218

219
	nv_wr32(dev, NV50_PDISPLAY_OBJECTS, (nv50_display(dev)->ramin->addr >> 8) | 9);
220

221
	ret = RING_SPACE(evo, 3);
222 223
	if (ret)
		return ret;
224
	BEGIN_NV04(evo, 0, NV50_EVO_UNK84, 2);
225 226
	OUT_RING  (evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
	OUT_RING  (evo, NvEvoSync);
227

228
	return nv50_display_sync(dev);
229 230
}

231 232
void
nv50_display_fini(struct drm_device *dev)
233
{
234
	struct nv50_display *disp = nv50_display(dev);
235
	struct nouveau_channel *evo = disp->master;
236 237 238
	struct drm_crtc *drm_crtc;
	int ret, i;

239
	NV_DEBUG_KMS(dev, "\n");
240 241 242 243 244 245 246

	list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
		struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);

		nv50_crtc_blank(crtc, true);
	}

247
	ret = RING_SPACE(evo, 2);
248
	if (ret == 0) {
249
		BEGIN_NV04(evo, 0, NV50_EVO_UPDATE, 1);
250
		OUT_RING(evo, 0);
251
	}
252
	FIRE_RING(evo);
253 254 255 256 257 258 259 260 261 262 263 264

	/* Almost like ack'ing a vblank interrupt, maybe in the spirit of
	 * cleaning up?
	 */
	list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
		struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
		uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);

		if (!crtc->base.enabled)
			continue;

		nv_wr32(dev, NV50_PDISPLAY_INTR_1, mask);
265
		if (!nv_wait(dev, NV50_PDISPLAY_INTR_1, mask, mask)) {
266 267 268 269 270 271 272
			NV_ERROR(dev, "timeout: (0x610024 & 0x%08x) == "
				      "0x%08x\n", mask, mask);
			NV_ERROR(dev, "0x610024 = 0x%08x\n",
				 nv_rd32(dev, NV50_PDISPLAY_INTR_1));
		}
	}

273 274 275 276 277 278 279 280 281 282
	for (i = 0; i < 2; i++) {
		nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0);
		if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
			     NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
			NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n");
			NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n",
				 nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
		}
	}

283
	nv50_evo_fini(dev);
284 285

	for (i = 0; i < 3; i++) {
286
		if (!nv_wait(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i),
287 288 289 290 291 292 293 294
			     NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
			NV_ERROR(dev, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
			NV_ERROR(dev, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
				  nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
		}
	}

	/* disable interrupts. */
295
	nv_wr32(dev, NV50_PDISPLAY_INTR_EN_1, 0x00000000);
296 297
}

298 299
int
nv50_display_create(struct drm_device *dev)
300 301
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
302
	struct dcb_table *dcb = &dev_priv->vbios.dcb;
303
	struct drm_connector *connector, *ct;
304
	struct nv50_display *priv;
305
	int ret, i;
306

307
	NV_DEBUG_KMS(dev, "\n");
308

309 310 311 312 313
	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
	if (!priv)
		return -ENOMEM;
	dev_priv->engine.display.priv = priv;

314
	/* Create CRTC objects */
315 316 317 318 319
	for (i = 0; i < 2; i++) {
		ret = nv50_crtc_create(dev, i);
		if (ret)
			return ret;
	}
320 321 322

	/* We setup the encoders from the BIOS table */
	for (i = 0 ; i < dcb->entries; i++) {
323
		struct dcb_output *entry = &dcb->entry[i];
324 325 326 327 328 329 330

		if (entry->location != DCB_LOC_ON_CHIP) {
			NV_WARN(dev, "Off-chip encoder %d/%d unsupported\n",
				entry->type, ffs(entry->or) - 1);
			continue;
		}

331 332 333 334
		connector = nouveau_connector_create(dev, entry->connector);
		if (IS_ERR(connector))
			continue;

335
		switch (entry->type) {
336 337 338
		case DCB_OUTPUT_TMDS:
		case DCB_OUTPUT_LVDS:
		case DCB_OUTPUT_DP:
339
			nv50_sor_create(connector, entry);
340
			break;
341
		case DCB_OUTPUT_ANALOG:
342
			nv50_dac_create(connector, entry);
343 344 345 346 347 348 349
			break;
		default:
			NV_WARN(dev, "DCB encoder %d unknown\n", entry->type);
			continue;
		}
	}

350 351 352 353 354 355 356
	list_for_each_entry_safe(connector, ct,
				 &dev->mode_config.connector_list, head) {
		if (!connector->encoder_ids[0]) {
			NV_WARN(dev, "%s has no encoders, removing\n",
				drm_get_connector_name(connector));
			connector->funcs->destroy(connector);
		}
357 358
	}

359
	tasklet_init(&priv->tasklet, nv50_display_bh, (unsigned long)dev);
360
	nouveau_irq_register(dev, 26, nv50_display_isr);
361 362 363 364 365 366 367

	ret = nv50_evo_create(dev);
	if (ret) {
		nv50_display_destroy(dev);
		return ret;
	}

368 369 370
	return 0;
}

371 372
void
nv50_display_destroy(struct drm_device *dev)
373
{
374
	struct nv50_display *disp = nv50_display(dev);
375

376
	NV_DEBUG_KMS(dev, "\n");
377

378
	nv50_evo_destroy(dev);
379
	nouveau_irq_unregister(dev, 26);
380
	kfree(disp);
381 382
}

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
void
nv50_display_flip_stop(struct drm_crtc *crtc)
{
	struct nv50_display *disp = nv50_display(crtc->dev);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
	struct nouveau_channel *evo = dispc->sync;
	int ret;

	ret = RING_SPACE(evo, 8);
	if (ret) {
		WARN_ON(1);
		return;
	}

398
	BEGIN_NV04(evo, 0, 0x0084, 1);
399
	OUT_RING  (evo, 0x00000000);
400
	BEGIN_NV04(evo, 0, 0x0094, 1);
401
	OUT_RING  (evo, 0x00000000);
402
	BEGIN_NV04(evo, 0, 0x00c0, 1);
403
	OUT_RING  (evo, 0x00000000);
404
	BEGIN_NV04(evo, 0, 0x0080, 1);
405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	OUT_RING  (evo, 0x00000000);
	FIRE_RING (evo);
}

int
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
		       struct nouveau_channel *chan)
{
	struct drm_nouveau_private *dev_priv = crtc->dev->dev_private;
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nv50_display *disp = nv50_display(crtc->dev);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
	struct nouveau_channel *evo = dispc->sync;
	int ret;

421
	ret = RING_SPACE(evo, chan ? 25 : 27);
422 423 424 425 426 427 428 429 430 431 432 433
	if (unlikely(ret))
		return ret;

	/* synchronise with the rendering channel, if necessary */
	if (likely(chan)) {
		ret = RING_SPACE(chan, 10);
		if (ret) {
			WIND_RING(evo);
			return ret;
		}

		if (dev_priv->chipset < 0xc0) {
434
			BEGIN_NV04(chan, 0, 0x0060, 2);
435 436
			OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
			OUT_RING  (chan, dispc->sem.offset);
437
			BEGIN_NV04(chan, 0, 0x006c, 1);
438
			OUT_RING  (chan, 0xf00d0000 | dispc->sem.value);
439
			BEGIN_NV04(chan, 0, 0x0064, 2);
440 441
			OUT_RING  (chan, dispc->sem.offset ^ 0x10);
			OUT_RING  (chan, 0x74b1e000);
442
			BEGIN_NV04(chan, 0, 0x0060, 1);
443 444 445
			if (dev_priv->chipset < 0x84)
				OUT_RING  (chan, NvSema);
			else
446
				OUT_RING  (chan, chan->vram);
447
		} else {
448
			u64 offset = nvc0_fence_crtc(chan, nv_crtc->index);
449
			offset += dispc->sem.offset;
450
			BEGIN_NVC0(chan, 0, 0x0010, 4);
451 452 453 454
			OUT_RING  (chan, upper_32_bits(offset));
			OUT_RING  (chan, lower_32_bits(offset));
			OUT_RING  (chan, 0xf00d0000 | dispc->sem.value);
			OUT_RING  (chan, 0x1002);
455
			BEGIN_NVC0(chan, 0, 0x0010, 4);
456 457 458 459 460 461 462 463 464 465 466 467
			OUT_RING  (chan, upper_32_bits(offset));
			OUT_RING  (chan, lower_32_bits(offset ^ 0x10));
			OUT_RING  (chan, 0x74b1e000);
			OUT_RING  (chan, 0x1001);
		}
		FIRE_RING (chan);
	} else {
		nouveau_bo_wr32(dispc->sem.bo, dispc->sem.offset / 4,
				0xf00d0000 | dispc->sem.value);
	}

	/* queue the flip on the crtc's "display sync" channel */
468
	BEGIN_NV04(evo, 0, 0x0100, 1);
469
	OUT_RING  (evo, 0xfffe0000);
470
	if (chan) {
471
		BEGIN_NV04(evo, 0, 0x0084, 1);
472 473
		OUT_RING  (evo, 0x00000100);
	} else {
474
		BEGIN_NV04(evo, 0, 0x0084, 1);
475 476 477 478
		OUT_RING  (evo, 0x00000010);
		/* allows gamma somehow, PDISP will bitch at you if
		 * you don't wait for vblank before changing this..
		 */
479
		BEGIN_NV04(evo, 0, 0x00e0, 1);
480 481
		OUT_RING  (evo, 0x40000000);
	}
482
	BEGIN_NV04(evo, 0, 0x0088, 4);
483 484 485 486
	OUT_RING  (evo, dispc->sem.offset);
	OUT_RING  (evo, 0xf00d0000 | dispc->sem.value);
	OUT_RING  (evo, 0x74b1e000);
	OUT_RING  (evo, NvEvoSync);
487
	BEGIN_NV04(evo, 0, 0x00a0, 2);
488 489
	OUT_RING  (evo, 0x00000000);
	OUT_RING  (evo, 0x00000000);
490
	BEGIN_NV04(evo, 0, 0x00c0, 1);
491
	OUT_RING  (evo, nv_fb->r_dma);
492
	BEGIN_NV04(evo, 0, 0x0110, 2);
493 494
	OUT_RING  (evo, 0x00000000);
	OUT_RING  (evo, 0x00000000);
495
	BEGIN_NV04(evo, 0, 0x0800, 5);
496
	OUT_RING  (evo, nv_fb->nvbo->bo.offset >> 8);
497 498 499 500
	OUT_RING  (evo, 0);
	OUT_RING  (evo, (fb->height << 16) | fb->width);
	OUT_RING  (evo, nv_fb->r_pitch);
	OUT_RING  (evo, nv_fb->r_format);
501
	BEGIN_NV04(evo, 0, 0x0080, 1);
502 503 504 505 506 507 508 509
	OUT_RING  (evo, 0x00000000);
	FIRE_RING (evo);

	dispc->sem.offset ^= 0x10;
	dispc->sem.value++;
	return 0;
}

510
static u16
511
nv50_display_script_select(struct drm_device *dev, struct dcb_output *dcb,
512
			   u32 mc, int pxclk)
513 514
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
515 516
	struct nouveau_connector *nv_connector = NULL;
	struct drm_encoder *encoder;
517
	struct nvbios *bios = &dev_priv->vbios;
518
	u32 script = 0, or;
519

520 521 522
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);

523
		if (nv_encoder->dcb != dcb)
524 525 526 527 528 529
			continue;

		nv_connector = nouveau_encoder_connector_get(nv_encoder);
		break;
	}

530 531
	or = ffs(dcb->or) - 1;
	switch (dcb->type) {
532
	case DCB_OUTPUT_LVDS:
533
		script = (mc >> 8) & 0xf;
534
		if (bios->fp_no_ddc) {
535 536 537 538 539
			if (bios->fp.dual_link)
				script |= 0x0100;
			if (bios->fp.if_is_24bit)
				script |= 0x0200;
		} else {
540 541
			/* determine number of lvds links */
			if (nv_connector && nv_connector->edid &&
542
			    nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
543 544 545 546
				/* http://www.spwg.org */
				if (((u8 *)nv_connector->edid)[121] == 2)
					script |= 0x0100;
			} else
547 548
			if (pxclk >= bios->fp.duallink_transition_clk) {
				script |= 0x0100;
549 550 551 552
			}

			/* determine panel depth */
			if (script & 0x0100) {
553 554
				if (bios->fp.strapless_is_24bit & 2)
					script |= 0x0200;
555 556 557 558
			} else {
				if (bios->fp.strapless_is_24bit & 1)
					script |= 0x0200;
			}
559 560 561 562 563

			if (nv_connector && nv_connector->edid &&
			    (nv_connector->edid->revision >= 4) &&
			    (nv_connector->edid->input & 0x70) >= 0x20)
				script |= 0x0200;
564 565 566 567 568 569 570 571 572
		}

		if (nouveau_uscript_lvds >= 0) {
			NV_INFO(dev, "override script 0x%04x with 0x%04x "
				     "for output LVDS-%d\n", script,
				     nouveau_uscript_lvds, or);
			script = nouveau_uscript_lvds;
		}
		break;
573
	case DCB_OUTPUT_TMDS:
574 575 576 577 578 579 580 581 582 583 584
		script = (mc >> 8) & 0xf;
		if (pxclk >= 165000)
			script |= 0x0100;

		if (nouveau_uscript_tmds >= 0) {
			NV_INFO(dev, "override script 0x%04x with 0x%04x "
				     "for output TMDS-%d\n", script,
				     nouveau_uscript_tmds, or);
			script = nouveau_uscript_tmds;
		}
		break;
585
	case DCB_OUTPUT_DP:
586 587
		script = (mc >> 8) & 0xf;
		break;
588
	case DCB_OUTPUT_ANALOG:
589 590 591 592 593 594 595 596 597 598 599 600 601
		script = 0xff;
		break;
	default:
		NV_ERROR(dev, "modeset on unsupported output type!\n");
		break;
	}

	return script;
}

static void
nv50_display_unk10_handler(struct drm_device *dev)
{
602
	struct drm_nouveau_private *dev_priv = dev->dev_private;
603
	struct nv50_display *disp = nv50_display(dev);
604
	u32 unk30 = nv_rd32(dev, 0x610030), mc;
605
	int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
606

607
	NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
608
	disp->irq.dcb = NULL;
609 610 611

	nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) & ~8);

612 613 614 615 616 617 618 619 620 621 622
	/* Determine which CRTC we're dealing with, only 1 ever will be
	 * signalled at the same time with the current nouveau code.
	 */
	crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
	if (crtc < 0)
		goto ack;

	/* Nothing needs to be done for the encoder */
	crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
	if (crtc < 0)
		goto ack;
623

624
	/* Find which encoder was connected to the CRTC */
625
	for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
626 627 628 629 630 631
		mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
		NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
		if (!(mc & (1 << crtc)))
			continue;

		switch ((mc & 0x00000f00) >> 8) {
632 633
		case 0: type = DCB_OUTPUT_ANALOG; break;
		case 1: type = DCB_OUTPUT_TV; break;
634 635 636 637 638 639 640 641
		default:
			NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
			goto ack;
		}

		or = i;
	}

642
	for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
643 644 645 646 647 648 649 650 651 652 653 654
		if (dev_priv->chipset  < 0x90 ||
		    dev_priv->chipset == 0x92 ||
		    dev_priv->chipset == 0xa0)
			mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
		else
			mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));

		NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
		if (!(mc & (1 << crtc)))
			continue;

		switch ((mc & 0x00000f00) >> 8) {
655 656 657 658 659 660
		case 0: type = DCB_OUTPUT_LVDS; break;
		case 1: type = DCB_OUTPUT_TMDS; break;
		case 2: type = DCB_OUTPUT_TMDS; break;
		case 5: type = DCB_OUTPUT_TMDS; break;
		case 8: type = DCB_OUTPUT_DP; break;
		case 9: type = DCB_OUTPUT_DP; break;
661 662 663 664 665 666 667 668 669
		default:
			NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
			goto ack;
		}

		or = i;
	}

	/* There was no encoder to disable */
670
	if (type == DCB_OUTPUT_ANY)
671 672 673 674
		goto ack;

	/* Disable the encoder */
	for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
675
		struct dcb_output *dcb = &dev_priv->vbios.dcb.entry[i];
676 677

		if (dcb->type == type && (dcb->or & (1 << or))) {
678
			nouveau_bios_run_display_table(dev, 0, -1, dcb, -1);
679
			disp->irq.dcb = dcb;
680 681 682 683 684
			goto ack;
		}
	}

	NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
685 686 687 688 689 690 691 692
ack:
	nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
	nv_wr32(dev, 0x610030, 0x80000000);
}

static void
nv50_display_unk20_handler(struct drm_device *dev)
{
693
	struct drm_nouveau_private *dev_priv = dev->dev_private;
694
	struct nv50_display *disp = nv50_display(dev);
695
	u32 unk30 = nv_rd32(dev, 0x610030), tmp, pclk, script, mc = 0;
696 697
	struct dcb_output *dcb;
	int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
698

699
	NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
700
	dcb = disp->irq.dcb;
701
	if (dcb) {
702
		nouveau_bios_run_display_table(dev, 0, -2, dcb, -1);
703
		disp->irq.dcb = NULL;
704 705 706 707 708 709 710
	}

	/* CRTC clock change requested? */
	crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
	if (crtc >= 0) {
		pclk  = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
		pclk &= 0x003fffff;
711 712
		if (pclk)
			nv50_crtc_set_clock(dev, crtc, pclk);
713 714 715 716 717 718 719 720 721

		tmp = nv_rd32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
		tmp &= ~0x000000f;
		nv_wr32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
	}

	/* Nothing needs to be done for the encoder */
	crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
	if (crtc < 0)
722
		goto ack;
723
	pclk  = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
724

725
	/* Find which encoder is connected to the CRTC */
726
	for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
727 728 729 730
		mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
		NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
		if (!(mc & (1 << crtc)))
			continue;
731

732
		switch ((mc & 0x00000f00) >> 8) {
733 734
		case 0: type = DCB_OUTPUT_ANALOG; break;
		case 1: type = DCB_OUTPUT_TV; break;
735 736 737 738 739 740 741 742
		default:
			NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
			goto ack;
		}

		or = i;
	}

743
	for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
744 745 746 747 748 749 750 751 752 753 754 755
		if (dev_priv->chipset  < 0x90 ||
		    dev_priv->chipset == 0x92 ||
		    dev_priv->chipset == 0xa0)
			mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
		else
			mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));

		NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
		if (!(mc & (1 << crtc)))
			continue;

		switch ((mc & 0x00000f00) >> 8) {
756 757 758 759 760 761
		case 0: type = DCB_OUTPUT_LVDS; break;
		case 1: type = DCB_OUTPUT_TMDS; break;
		case 2: type = DCB_OUTPUT_TMDS; break;
		case 5: type = DCB_OUTPUT_TMDS; break;
		case 8: type = DCB_OUTPUT_DP; break;
		case 9: type = DCB_OUTPUT_DP; break;
762 763 764 765
		default:
			NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
			goto ack;
		}
766

767 768
		or = i;
	}
769

770
	if (type == DCB_OUTPUT_ANY)
771
		goto ack;
772

773 774 775 776 777 778
	/* Enable the encoder */
	for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
		dcb = &dev_priv->vbios.dcb.entry[i];
		if (dcb->type == type && (dcb->or & (1 << or)))
			break;
	}
779

780 781 782 783 784 785
	if (i == dev_priv->vbios.dcb.entries) {
		NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
		goto ack;
	}

	script = nv50_display_script_select(dev, dcb, mc, pclk);
786
	nouveau_bios_run_display_table(dev, script, pclk, dcb, -1);
787

788
	if (type == DCB_OUTPUT_DP) {
789 790
		int link = !(dcb->dpconf.sor.link & 1);
		if ((mc & 0x000f0000) == 0x00020000)
791
			nv50_sor_dp_calc_tu(dev, or, link, pclk, 18);
792
		else
793
			nv50_sor_dp_calc_tu(dev, or, link, pclk, 24);
794
	}
795

796
	if (dcb->type != DCB_OUTPUT_ANALOG) {
797 798 799 800 801 802 803 804 805
		tmp = nv_rd32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
		tmp &= ~0x00000f0f;
		if (script & 0x0100)
			tmp |= 0x00000101;
		nv_wr32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
	} else {
		nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
	}

806 807 808
	disp->irq.dcb = dcb;
	disp->irq.pclk = pclk;
	disp->irq.script = script;
809

810 811 812 813 814
ack:
	nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
	nv_wr32(dev, 0x610030, 0x80000000);
}

815 816 817 818 819 820 821 822 823
/* If programming a TMDS output on a SOR that can also be configured for
 * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
 *
 * It looks like the VBIOS TMDS scripts make an attempt at this, however,
 * the VBIOS scripts on at least one board I have only switch it off on
 * link 0, causing a blank display if the output has previously been
 * programmed for DisplayPort.
 */
static void
824
nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_output *dcb)
825 826 827 828 829
{
	int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
	struct drm_encoder *encoder;
	u32 tmp;

830
	if (dcb->type != DCB_OUTPUT_TMDS)
831 832 833 834 835
		return;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);

836
		if (nv_encoder->dcb->type == DCB_OUTPUT_DP &&
837 838 839 840 841 842 843 844 845
		    nv_encoder->dcb->or & (1 << or)) {
			tmp  = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
			tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
			nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
			break;
		}
	}
}

846 847 848
static void
nv50_display_unk40_handler(struct drm_device *dev)
{
849
	struct nv50_display *disp = nv50_display(dev);
850
	struct dcb_output *dcb = disp->irq.dcb;
851 852
	u16 script = disp->irq.script;
	u32 unk30 = nv_rd32(dev, 0x610030), pclk = disp->irq.pclk;
853

854
	NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
855
	disp->irq.dcb = NULL;
856
	if (!dcb)
857 858
		goto ack;

859
	nouveau_bios_run_display_table(dev, script, -pclk, dcb, -1);
860 861
	nv50_display_unk40_dp_set_tmds(dev, dcb);

862 863 864 865 866 867
ack:
	nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
	nv_wr32(dev, 0x610030, 0x80000000);
	nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) | 8);
}

868 869
static void
nv50_display_bh(unsigned long data)
870
{
871
	struct drm_device *dev = (struct drm_device *)data;
872 873 874 875 876

	for (;;) {
		uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
		uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);

877
		NV_DEBUG_KMS(dev, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896

		if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
			nv50_display_unk10_handler(dev);
		else
		if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
			nv50_display_unk20_handler(dev);
		else
		if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
			nv50_display_unk40_handler(dev);
		else
			break;
	}

	nv_wr32(dev, NV03_PMC_INTR_EN_0, 1);
}

static void
nv50_display_error_handler(struct drm_device *dev)
{
897 898 899
	u32 channels = (nv_rd32(dev, NV50_PDISPLAY_INTR_0) & 0x001f0000) >> 16;
	u32 addr, data;
	int chid;
900

901 902 903
	for (chid = 0; chid < 5; chid++) {
		if (!(channels & (1 << chid)))
			continue;
904

905 906 907 908 909 910
		nv_wr32(dev, NV50_PDISPLAY_INTR_0, 0x00010000 << chid);
		addr = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_ADDR(chid));
		data = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_DATA(chid));
		NV_ERROR(dev, "EvoCh %d Mthd 0x%04x Data 0x%08x "
			      "(0x%04x 0x%02x)\n", chid,
			 addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
911

912 913
		nv_wr32(dev, NV50_PDISPLAY_TRAPPED_ADDR(chid), 0x90000000);
	}
914 915
}

916 917
static void
nv50_display_isr(struct drm_device *dev)
918
{
919
	struct nv50_display *disp = nv50_display(dev);
920 921 922 923 924 925 926
	uint32_t delayed = 0;

	while (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
		uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
		uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
		uint32_t clock;

927
		NV_DEBUG_KMS(dev, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
928 929 930 931

		if (!intr0 && !(intr1 & ~delayed))
			break;

932
		if (intr0 & 0x001f0000) {
933
			nv50_display_error_handler(dev);
934
			intr0 &= ~0x001f0000;
935 936 937 938
		}

		if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
			intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
939
			delayed |= NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
940 941 942 943 944 945 946
		}

		clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
				  NV50_PDISPLAY_INTR_1_CLK_UNK20 |
				  NV50_PDISPLAY_INTR_1_CLK_UNK40));
		if (clock) {
			nv_wr32(dev, NV03_PMC_INTR_EN_0, 0);
947
			tasklet_schedule(&disp->tasklet);
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
			delayed |= clock;
			intr1 &= ~clock;
		}

		if (intr0) {
			NV_ERROR(dev, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
			nv_wr32(dev, NV50_PDISPLAY_INTR_0, intr0);
		}

		if (intr1) {
			NV_ERROR(dev,
				 "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
			nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr1);
		}
	}
}