nv50_display.c 62.4 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29

30 31 32
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
33 34 35
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
36
#include "nouveau_fence.h"
37
#include "nv50_display.h"
38

39
#include <core/client.h>
40
#include <core/gpuobj.h>
41
#include <core/class.h>
42 43 44 45

#include <subdev/timer.h>
#include <subdev/bar.h>
#include <subdev/fb.h>
46
#include <subdev/i2c.h>
47

48 49
#define EVO_DMA_NR 9

50
#define EVO_MASTER  (0x00)
51
#define EVO_FLIP(c) (0x01 + (c))
52 53
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
54 55
#define EVO_CURS(c) (0x0d + (c))

56 57
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
58 59 60
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
61

62 63 64 65 66 67 68 69 70 71
#define EVO_CORE_HANDLE      (0xd1500000)
#define EVO_CHAN_HANDLE(t,i) (0xd15c0000 | (((t) & 0x00ff) << 8) | (i))
#define EVO_CHAN_OCLASS(t,c) ((nv_hclass(c) & 0xff00) | ((t) & 0x00ff))
#define EVO_PUSH_HANDLE(t,i) (0xd15b0000 | (i) |                               \
			      (((NV50_DISP_##t##_CLASS) & 0x00ff) << 8))

/******************************************************************************
 * EVO channel
 *****************************************************************************/

72
struct nv50_chan {
73 74 75 76 77
	struct nouveau_object *user;
	u32 handle;
};

static int
78 79
nv50_chan_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nv50_chan *chan)
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	const u32 oclass = EVO_CHAN_OCLASS(bclass, core);
	const u32 handle = EVO_CHAN_HANDLE(bclass, head);
	int ret;

	ret = nouveau_object_new(client, EVO_CORE_HANDLE, handle,
				 oclass, data, size, &chan->user);
	if (ret)
		return ret;

	chan->handle = handle;
	return 0;
}

static void
96
nv50_chan_destroy(struct nouveau_object *core, struct nv50_chan *chan)
97 98 99 100 101 102 103 104 105 106
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	if (chan->handle)
		nouveau_object_del(client, EVO_CORE_HANDLE, chan->handle);
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

107 108
struct nv50_pioc {
	struct nv50_chan base;
109 110 111
};

static void
112
nv50_pioc_destroy(struct nouveau_object *core, struct nv50_pioc *pioc)
113
{
114
	nv50_chan_destroy(core, &pioc->base);
115 116 117
}

static int
118 119
nv50_pioc_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nv50_pioc *pioc)
120
{
121
	return nv50_chan_create(core, bclass, head, data, size, &pioc->base);
122 123 124 125 126 127
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

128 129
struct nv50_dmac {
	struct nv50_chan base;
130 131
	dma_addr_t handle;
	u32 *ptr;
132 133 134 135 136

	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
137 138 139
};

static void
140
nv50_dmac_destroy(struct nouveau_object *core, struct nv50_dmac *dmac)
141 142 143 144 145 146
{
	if (dmac->ptr) {
		struct pci_dev *pdev = nv_device(core)->pdev;
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}

147
	nv50_chan_destroy(core, &dmac->base);
148 149 150
}

static int
151
nv50_dmac_create_fbdma(struct nouveau_object *core, u32 parent)
152 153 154 155
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
156 157 158 159 160 161
	int ret = nouveau_object_new(client, parent, NvEvoVRAM_LP,
				     NV_DMA_IN_MEMORY_CLASS,
				     &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
162
					.limit = pfb->ram->size - 1,
163 164 165 166 167
					.conf0 = NV50_DMA_CONF0_ENABLE |
					         NV50_DMA_CONF0_PART_256,
				     }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;
168

169 170
	ret = nouveau_object_new(client, parent, NvEvoFB16,
				 NV_DMA_IN_MEMORY_CLASS,
171
				 &(struct nv_dma_class) {
172 173 174
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
175
					.limit = pfb->ram->size - 1,
176 177
					.conf0 = NV50_DMA_CONF0_ENABLE | 0x70 |
					         NV50_DMA_CONF0_PART_256,
178 179 180 181
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;

182 183 184 185 186 187
	ret = nouveau_object_new(client, parent, NvEvoFB32,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
188
					.limit = pfb->ram->size - 1,
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
					.conf0 = NV50_DMA_CONF0_ENABLE | 0x7a |
					         NV50_DMA_CONF0_PART_256,
				 }, sizeof(struct nv_dma_class), &object);
	return ret;
}

static int
nvc0_dmac_create_fbdma(struct nouveau_object *core, u32 parent)
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	int ret = nouveau_object_new(client, parent, NvEvoVRAM_LP,
				     NV_DMA_IN_MEMORY_CLASS,
				     &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
207
					.limit = pfb->ram->size - 1,
208 209
					.conf0 = NVC0_DMA_CONF0_ENABLE,
				     }, sizeof(struct nv_dma_class), &object);
210 211 212
	if (ret)
		return ret;

213
	ret = nouveau_object_new(client, parent, NvEvoFB16,
214 215 216 217
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
218
					.start = 0,
219
					.limit = pfb->ram->size - 1,
220
					.conf0 = NVC0_DMA_CONF0_ENABLE | 0xfe,
221 222
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
223
		return ret;
224

225
	ret = nouveau_object_new(client, parent, NvEvoFB32,
226 227 228 229 230
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
231
					.limit = pfb->ram->size - 1,
232
					.conf0 = NVC0_DMA_CONF0_ENABLE | 0xfe,
233
				 }, sizeof(struct nv_dma_class), &object);
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	return ret;
}

static int
nvd0_dmac_create_fbdma(struct nouveau_object *core, u32 parent)
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	int ret = nouveau_object_new(client, parent, NvEvoVRAM_LP,
				     NV_DMA_IN_MEMORY_CLASS,
				     &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
249
					.limit = pfb->ram->size - 1,
250 251 252
					.conf0 = NVD0_DMA_CONF0_ENABLE |
						 NVD0_DMA_CONF0_PAGE_LP,
				     }, sizeof(struct nv_dma_class), &object);
253
	if (ret)
254
		return ret;
255

256
	ret = nouveau_object_new(client, parent, NvEvoFB32,
257 258 259 260 261
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
262
					.limit = pfb->ram->size - 1,
263
					.conf0 = NVD0_DMA_CONF0_ENABLE | 0xfe |
264 265
						 NVD0_DMA_CONF0_PAGE_LP,
				 }, sizeof(struct nv_dma_class), &object);
266 267 268 269
	return ret;
}

static int
270
nv50_dmac_create(struct nouveau_object *core, u32 bclass, u8 head,
271
		 void *data, u32 size, u64 syncbuf,
272
		 struct nv50_dmac *dmac)
273 274 275 276 277 278 279
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	u32 pushbuf = *(u32 *)data;
	int ret;

280 281
	mutex_init(&dmac->lock);

282 283 284 285 286 287 288 289 290 291 292 293 294
	dmac->ptr = pci_alloc_consistent(nv_device(core)->pdev, PAGE_SIZE,
					&dmac->handle);
	if (!dmac->ptr)
		return -ENOMEM;

	ret = nouveau_object_new(client, NVDRM_DEVICE, pushbuf,
				 NV_DMA_FROM_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_PCI_US |
						 NV_DMA_ACCESS_RD,
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
295
	if (ret)
296
		return ret;
297

298
	ret = nv50_chan_create(core, bclass, head, data, size, &dmac->base);
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
	if (ret)
		return ret;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoSync,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoVRAM,
314 315 316 317 318
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
319
					.limit = pfb->ram->size - 1,
320 321
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
322 323 324 325 326 327 328 329 330
		return ret;

	if (nv_device(core)->card_type < NV_C0)
		ret = nv50_dmac_create_fbdma(core, dmac->base.handle);
	else
	if (nv_device(core)->card_type < NV_D0)
		ret = nvc0_dmac_create_fbdma(core, dmac->base.handle);
	else
		ret = nvd0_dmac_create_fbdma(core, dmac->base.handle);
331 332 333
	return ret;
}

334 335
struct nv50_mast {
	struct nv50_dmac base;
336 337
};

338 339
struct nv50_curs {
	struct nv50_pioc base;
340 341
};

342 343
struct nv50_sync {
	struct nv50_dmac base;
344 345
	u32 addr;
	u32 data;
346 347
};

348 349
struct nv50_ovly {
	struct nv50_dmac base;
350
};
351

352 353
struct nv50_oimm {
	struct nv50_pioc base;
354 355
};

356
struct nv50_head {
357
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
358
	struct nouveau_bo *image;
359 360 361 362
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
363 364
};

365 366 367 368 369 370 371
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
#define nv50_vers(c) nv_mclass(nv50_chan(c)->user)
372

373
struct nv50_disp {
374
	struct nouveau_object *core;
375
	struct nv50_mast mast;
376 377 378 379

	u32 modeset;

	struct nouveau_bo *sync;
380 381
};

382 383
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
384
{
385
	return nouveau_display(dev)->priv;
386 387
}

388
#define nv50_mast(d) (&nv50_disp(d)->mast)
389

390
static struct drm_crtc *
391
nv50_display_crtc_get(struct drm_encoder *encoder)
392 393 394 395 396 397 398
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
399
static u32 *
400
evo_wait(void *evoc, int nr)
401
{
402
	struct nv50_dmac *dmac = evoc;
403
	u32 put = nv_ro32(dmac->base.user, 0x0000) / 4;
404

405
	mutex_lock(&dmac->lock);
406
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
407
		dmac->ptr[put] = 0x20000000;
408

409 410
		nv_wo32(dmac->base.user, 0x0000, 0x00000000);
		if (!nv_wait(dmac->base.user, 0x0004, ~0, 0x00000000)) {
411
			mutex_unlock(&dmac->lock);
412
			NV_ERROR(dmac->base.user, "channel stalled\n");
413 414 415 416 417 418
			return NULL;
		}

		put = 0;
	}

419
	return dmac->ptr + put;
420 421 422
}

static void
423
evo_kick(u32 *push, void *evoc)
424
{
425
	struct nv50_dmac *dmac = evoc;
426
	nv_wo32(dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
427
	mutex_unlock(&dmac->lock);
428 429 430 431 432
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

433 434 435
static bool
evo_sync_wait(void *data)
{
436 437 438 439
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
440 441 442
}

static int
443
evo_sync(struct drm_device *dev)
444
{
445
	struct nouveau_device *device = nouveau_dev(dev);
446 447
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
448
	u32 *push = evo_wait(mast, 8);
449
	if (push) {
450
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
451
		evo_mthd(push, 0x0084, 1);
452
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
453 454 455
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
456
		evo_kick(push, mast);
457
		if (nv_wait_cb(device, evo_sync_wait, disp->sync))
458 459 460 461 462 463 464
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
465
 * Page flipping channel
466 467
 *****************************************************************************/
struct nouveau_bo *
468
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
469
{
470
	return nv50_disp(dev)->sync;
471 472
}

473 474 475 476 477 478 479 480 481 482
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
483
					      flip->chan->data)
484 485 486 487 488
		return true;
	usleep_range(1, 2);
	return false;
}

489
void
490
nv50_display_flip_stop(struct drm_crtc *crtc)
491
{
492 493 494 495 496
	struct nouveau_device *device = nouveau_dev(crtc->dev);
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
497 498
	u32 *push;

499
	push = evo_wait(flip.chan, 8);
500 501 502 503 504 505 506 507 508
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
509
		evo_kick(push, flip.chan);
510
	}
511 512

	nv_wait_cb(device, nv50_display_flip_wait, &flip);
513 514 515
}

int
516
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
517 518 519 520
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
521
	struct nv50_head *head = nv50_head(crtc);
522
	struct nv50_sync *sync = nv50_sync(crtc);
523
	u32 *push;
B
Ben Skeggs 已提交
524
	int ret;
525 526 527 528

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
529 530
	if (chan == NULL)
		evo_sync(crtc->dev);
531

532
	push = evo_wait(sync, 128);
533 534 535
	if (unlikely(push == NULL))
		return -EBUSY;

536 537 538 539 540 541
	if (chan && nv_mclass(chan->object) < NV84_CHANNEL_IND_CLASS) {
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
542
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
543 544 545 546 547 548 549 550
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
	if (chan && nv_mclass(chan->object) < NVC0_CHANNEL_IND_CLASS) {
B
Ben Skeggs 已提交
551
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
		OUT_RING  (chan, chan->vram);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
570
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
588

589 590 591
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
592 593 594 595 596 597 598 599 600 601 602 603 604
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
605 606 607
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
608 609 610 611 612 613 614 615 616
	evo_data(push, NvEvoSync);
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
	evo_data(push, nv_fb->r_dma);
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
617
	if (nv50_vers(sync) < NVD0_DISP_SYNC_CLASS) {
618 619 620 621 622 623 624 625 626 627 628 629 630 631
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
632 633
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
634
	evo_kick(push, sync);
B
Ben Skeggs 已提交
635 636

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
637 638 639
	return 0;
}

640 641 642 643
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
644
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
645
{
646
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
647 648 649
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
650

651
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
652 653
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
654
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
655 656 657 658 659 660 661 662 663 664
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
665 666
	}

667
	push = evo_wait(mast, 4);
668
	if (push) {
669
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
670 671 672
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
673
		if (nv50_vers(mast) < NVE0_DISP_MAST_CLASS) {
674 675 676 677 678 679 680
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

681 682 683 684
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
685
		evo_kick(push, mast);
686 687 688 689 690 691
	}

	return 0;
}

static int
692
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
693
{
694
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
695
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
696
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
697
	struct nouveau_connector *nv_connector;
698 699
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
700

701 702 703
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
704
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
756
		}
757 758 759
		break;
	default:
		break;
B
Ben Skeggs 已提交
760
	}
761

762
	push = evo_wait(mast, 8);
763
	if (push) {
764
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

786
		if (update) {
787
			nv50_display_flip_stop(crtc);
788 789
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
790 791 792 793 794 795
		}
	}

	return 0;
}

796
static int
797
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
798
{
799
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
800 801 802 803 804 805 806 807 808
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
809
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

827
static int
828
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
829 830 831
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
832
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
833 834
	u32 *push;

835
	push = evo_wait(mast, 16);
836
	if (push) {
837
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
838 839 840 841 842 843 844 845
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
846
			if (nv50_vers(mast) > NV50_DISP_MAST_CLASS) {
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
				evo_data(push, nvfb->r_dma);
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_data(push, nvfb->r_dma);
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

862 863 864 865
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
866
		evo_kick(push, mast);
867 868
	}

869
	nv_crtc->fb.tile_flags = nvfb->r_dma;
870 871 872 873
	return 0;
}

static void
874
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
875
{
876
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
877
	u32 *push = evo_wait(mast, 16);
878
	if (push) {
879
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
880 881 882 883
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
884
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
885 886 887 888 889 890
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
891 892 893 894
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
895
			evo_data(push, NvEvoVRAM);
896 897 898 899 900 901
		}
		evo_kick(push, mast);
	}
}

static void
902
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
903
{
904
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
905 906
	u32 *push = evo_wait(mast, 16);
	if (push) {
907
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
908 909 910
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
911
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
912 913 914 915
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
916 917 918 919 920 921
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
922 923 924
		evo_kick(push, mast);
	}
}
925

926
static void
927
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
928
{
929
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
930 931

	if (show)
932
		nv50_crtc_cursor_show(nv_crtc);
933
	else
934
		nv50_crtc_cursor_hide(nv_crtc);
935 936 937 938

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
939 940
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
941
			evo_kick(push, mast);
942 943 944 945 946
		}
	}
}

static void
947
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
948 949 950 951
{
}

static void
952
nv50_crtc_prepare(struct drm_crtc *crtc)
953 954
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
955
	struct nv50_mast *mast = nv50_mast(crtc->dev);
956 957
	u32 *push;

958
	nv50_display_flip_stop(crtc);
959

960
	push = evo_wait(mast, 6);
961
	if (push) {
962
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
963 964 965 966 967
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
968
		if (nv50_vers(mast) <  NVD0_DISP_MAST_CLASS) {
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
985 986
	}

987
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
988 989 990
}

static void
991
nv50_crtc_commit(struct drm_crtc *crtc)
992 993
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
994
	struct nv50_mast *mast = nv50_mast(crtc->dev);
995 996
	u32 *push;

997
	push = evo_wait(mast, 32);
998
	if (push) {
999
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
1000 1001 1002 1003 1004 1005
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM_LP);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1006
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nv_crtc->fb.tile_flags);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nv_crtc->fb.tile_flags);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, NvEvoVRAM);
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1029 1030
	}

1031
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1032
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1033 1034 1035
}

static bool
1036
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1037 1038
		     struct drm_display_mode *adjusted_mode)
{
1039
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1040 1041 1042 1043
	return true;
}

static int
1044
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1045
{
1046
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1047
	struct nv50_head *head = nv50_head(crtc);
1048 1049 1050
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1051 1052 1053 1054
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1055 1056
	}

B
Ben Skeggs 已提交
1057
	return ret;
1058 1059 1060
}

static int
1061
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1062 1063 1064
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1065
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1066 1067
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1068 1069 1070 1071 1072
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
	u32 vblan2e = 0, vblan2s = 1;
1073
	u32 *push;
1074 1075
	int ret;

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1095
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1096 1097 1098
	if (ret)
		return ret;

1099
	push = evo_wait(mast, 64);
1100
	if (push) {
1101
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1137 1138 1139
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1140 1141 1142
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1143
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1144 1145 1146 1147
	return 0;
}

static int
1148
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1149 1150
			struct drm_framebuffer *old_fb)
{
1151
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1152 1153 1154
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1155
	if (!crtc->primary->fb) {
1156
		NV_DEBUG(drm, "No FB bound\n");
1157 1158 1159
		return 0;
	}

1160
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1161 1162 1163
	if (ret)
		return ret;

1164
	nv50_display_flip_stop(crtc);
1165 1166
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1167 1168 1169 1170
	return 0;
}

static int
1171
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1172 1173 1174 1175
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1176 1177
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1178 1179 1180 1181
	return 0;
}

static void
1182
nv50_crtc_lut_load(struct drm_crtc *crtc)
1183
{
1184
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1185 1186 1187 1188 1189
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

		if (nv_mclass(disp->core) < NVD0_DISP_CLASS) {
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1203 1204 1205
	}
}

B
Ben Skeggs 已提交
1206 1207 1208 1209 1210 1211 1212 1213 1214
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1215
static int
1216
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1248
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1249 1250 1251 1252 1253 1254 1255
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1256
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1257
{
1258 1259
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1260 1261
	nv_wo32(chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nv_wo32(chan->user, 0x0080, 0x00000000);
1262 1263 1264 1265
	return 0;
}

static void
1266
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1267 1268 1269
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1270
	u32 end = min_t(u32, start + size, 256);
1271 1272 1273 1274 1275 1276 1277 1278
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1279
	nv50_crtc_lut_load(crtc);
1280 1281 1282
}

static void
1283
nv50_crtc_destroy(struct drm_crtc *crtc)
1284 1285
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1286 1287
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
B
Ben Skeggs 已提交
1288

1289 1290 1291 1292
	nv50_dmac_destroy(disp->core, &head->ovly.base);
	nv50_pioc_destroy(disp->core, &head->oimm.base);
	nv50_dmac_destroy(disp->core, &head->sync.base);
	nv50_pioc_destroy(disp->core, &head->curs.base);
B
Ben Skeggs 已提交
1293 1294 1295 1296 1297 1298 1299 1300

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1301
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1302 1303
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1304
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1305

1306
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1307 1308
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1309
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1310

1311 1312 1313 1314
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1315 1316 1317 1318 1319 1320 1321 1322 1323
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1324
	.disable = nv50_crtc_disable,
1325 1326
};

1327 1328 1329 1330
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1331
	.set_config = nouveau_crtc_set_config,
1332
	.destroy = nv50_crtc_destroy,
1333
	.page_flip = nouveau_crtc_page_flip,
1334 1335
};

1336
static void
1337
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1338 1339 1340 1341
{
}

static void
1342
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1343 1344 1345
{
}

1346
static int
1347
nv50_crtc_create(struct drm_device *dev, struct nouveau_object *core, int index)
1348
{
1349 1350
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1351 1352 1353
	struct drm_crtc *crtc;
	int ret, i;

1354 1355
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1356 1357
		return -ENOMEM;

1358
	head->base.index = index;
1359 1360 1361
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1362 1363
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1364 1365
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1366
	for (i = 0; i < 256; i++) {
1367 1368 1369
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1370 1371
	}

1372
	crtc = &head->base.base;
1373 1374
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1375 1376
	drm_mode_crtc_set_gamma_size(crtc, 256);

1377 1378 1379 1380
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1381
		if (!ret) {
1382
			ret = nouveau_bo_map(head->base.lut.nvbo);
1383 1384 1385
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1386 1387 1388 1389 1390 1391 1392
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1393
	nv50_crtc_lut_load(crtc);
1394 1395

	/* allocate cursor resources */
1396
	ret = nv50_pioc_create(disp->core, NV50_DISP_CURS_CLASS, index,
1397 1398 1399 1400 1401 1402 1403
			      &(struct nv50_display_curs_class) {
					.head = index,
			      }, sizeof(struct nv50_display_curs_class),
			      &head->curs.base);
	if (ret)
		goto out;

1404
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1405
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1406
	if (!ret) {
1407
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1408
		if (!ret) {
1409
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1410 1411 1412
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1413
		if (ret)
1414
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1415 1416 1417 1418 1419
	}

	if (ret)
		goto out;

1420
	/* allocate page flip / sync resources */
1421
	ret = nv50_dmac_create(disp->core, NV50_DISP_SYNC_CLASS, index,
1422 1423 1424 1425 1426 1427 1428 1429
			      &(struct nv50_display_sync_class) {
					.pushbuf = EVO_PUSH_HANDLE(SYNC, index),
					.head = index,
			      }, sizeof(struct nv50_display_sync_class),
			      disp->sync->bo.offset, &head->sync.base);
	if (ret)
		goto out;

1430 1431
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1432

1433
	/* allocate overlay resources */
1434
	ret = nv50_pioc_create(disp->core, NV50_DISP_OIMM_CLASS, index,
1435 1436 1437 1438
			      &(struct nv50_display_oimm_class) {
					.head = index,
			      }, sizeof(struct nv50_display_oimm_class),
			      &head->oimm.base);
1439 1440 1441
	if (ret)
		goto out;

1442
	ret = nv50_dmac_create(disp->core, NV50_DISP_OVLY_CLASS, index,
1443 1444 1445 1446 1447 1448 1449
			      &(struct nv50_display_ovly_class) {
					.pushbuf = EVO_PUSH_HANDLE(OVLY, index),
					.head = index,
			      }, sizeof(struct nv50_display_ovly_class),
			      disp->sync->bo.offset, &head->ovly.base);
	if (ret)
		goto out;
1450 1451 1452

out:
	if (ret)
1453
		nv50_crtc_destroy(crtc);
1454 1455 1456
	return ret;
}

1457 1458 1459
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1460
static void
1461
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1462 1463
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1464
	struct nv50_disp *disp = nv50_disp(encoder->dev);
B
Ben Skeggs 已提交
1465 1466 1467
	int or = nv_encoder->or;
	u32 dpms_ctrl;

1468
	dpms_ctrl = 0x00000000;
B
Ben Skeggs 已提交
1469 1470 1471 1472 1473
	if (mode == DRM_MODE_DPMS_STANDBY || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000001;
	if (mode == DRM_MODE_DPMS_SUSPEND || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000004;

1474
	nv_call(disp->core, NV50_DISP_DAC_PWR + or, dpms_ctrl);
B
Ben Skeggs 已提交
1475 1476 1477
}

static bool
1478
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1479
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1498
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1499 1500 1501 1502
{
}

static void
1503
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1504 1505
		  struct drm_display_mode *adjusted_mode)
{
1506
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1507 1508
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1509
	u32 *push;
B
Ben Skeggs 已提交
1510

1511
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1512

1513
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1514
	if (push) {
1515
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1546 1547 1548 1549 1550 1551
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1552
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1553 1554
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1555
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1556
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1557 1558 1559
	u32 *push;

	if (nv_encoder->crtc) {
1560
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1561

1562
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1563
		if (push) {
1564
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1565 1566 1567 1568 1569 1570 1571
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1572 1573
		}
	}
1574 1575

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1576 1577
}

1578
static enum drm_connector_status
1579
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1580
{
1581
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1582
	int ret, or = nouveau_encoder(encoder)->or;
1583 1584 1585
	u32 load = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (load == 0)
		load = 340;
B
Ben Skeggs 已提交
1586

1587
	ret = nv_exec(disp->core, NV50_DISP_DAC_LOAD + or, &load, sizeof(load));
1588
	if (ret || !load)
1589
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1590

1591
	return connector_status_connected;
1592 1593
}

B
Ben Skeggs 已提交
1594
static void
1595
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1596 1597 1598 1599 1600
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1601 1602 1603 1604 1605 1606 1607 1608 1609
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1610 1611
};

1612 1613
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1614 1615 1616
};

static int
1617
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1618
{
1619 1620
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
B
Ben Skeggs 已提交
1621 1622
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1623
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1624 1625 1626 1627 1628 1629

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1630
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1631 1632 1633 1634

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1635
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1636
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1637 1638 1639 1640

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1641

1642 1643 1644 1645
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1646
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1647 1648 1649
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;
1650
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1651 1652 1653 1654 1655 1656 1657

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);

1658 1659 1660
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or,
			    nv_connector->base.eld,
			    nv_connector->base.eld[2] * 4);
1661 1662 1663
}

static void
1664
nv50_audio_disconnect(struct drm_encoder *encoder)
1665 1666
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1667
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1668

1669
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or, NULL, 0);
1670 1671 1672 1673 1674 1675
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1676
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1677
{
1678 1679 1680
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
1681
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1682
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
	u32 rekey = 56; /* binary driver, and tegra constant */
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
	max_ac_packet -= rekey;
	max_ac_packet -= 18; /* constant from tegra */
	max_ac_packet /= 32;

1695 1696 1697
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff,
			    NV84_DISP_SOR_HDMI_PWR_STATE_ON |
			    (max_ac_packet << 16) | rekey);
B
Ben Skeggs 已提交
1698

1699
	nv50_audio_mode_set(encoder, mode);
1700 1701 1702
}

static void
1703
nv50_hdmi_disconnect(struct drm_encoder *encoder)
1704
{
1705 1706
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1707
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1708
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1709

1710
	nv50_audio_disconnect(encoder);
1711

1712
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff, 0x00000000);
1713 1714
}

1715 1716 1717
/******************************************************************************
 * SOR
 *****************************************************************************/
1718
static void
1719
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1720 1721 1722
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
1723
	struct nv50_disp *disp = nv50_disp(dev);
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
	struct drm_encoder *partner;
	int or = nv_encoder->or;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1736
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1737 1738 1739 1740 1741 1742
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1743
	nv_call(disp->core, NV50_DISP_SOR_PWR + or, (mode == DRM_MODE_DPMS_ON));
1744 1745 1746
}

static bool
1747
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1748
		    const struct drm_display_mode *mode,
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1766
static void
1767
nv50_sor_disconnect(struct drm_encoder *encoder)
1768 1769
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1770
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1771
	const int or = nv_encoder->or;
1772 1773 1774
	u32 *push;

	if (nv_encoder->crtc) {
1775
		nv50_crtc_prepare(nv_encoder->crtc);
1776

1777
		push = evo_wait(mast, 4);
1778
		if (push) {
1779
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1780 1781 1782 1783 1784 1785 1786
				evo_mthd(push, 0x0600 + (or * 0x40), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0200 + (or * 0x20), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
1787 1788
		}

1789
		nv50_hdmi_disconnect(encoder);
1790
	}
1791 1792 1793

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1794 1795
}

1796
static void
1797
nv50_sor_commit(struct drm_encoder *encoder)
1798 1799 1800 1801
{
}

static void
1802
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1803
		  struct drm_display_mode *mode)
1804
{
1805 1806
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1807
	struct drm_device *dev = encoder->dev;
1808
	struct nouveau_drm *drm = nouveau_drm(dev);
1809 1810
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1811
	struct nouveau_connector *nv_connector;
1812
	struct nvbios *bios = &drm->vbios;
1813 1814 1815 1816
	u32 *push, lvds = 0;
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1817

1818 1819
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_encoder->dcb->type) {
1820
	case DCB_OUTPUT_TMDS:
1821 1822
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1823
				proto = 0x1;
1824
			else
1825
				proto = 0x5;
1826
		} else {
1827
			proto = 0x2;
1828 1829
		}

1830
		nv50_hdmi_mode_set(encoder, mode);
1831
		break;
1832
	case DCB_OUTPUT_LVDS:
1833 1834
		proto = 0x0;

1835 1836
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1837
				lvds |= 0x0100;
1838
			if (bios->fp.if_is_24bit)
1839
				lvds |= 0x0200;
1840
		} else {
1841
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1842
				if (((u8 *)nv_connector->edid)[121] == 2)
1843
					lvds |= 0x0100;
1844 1845
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1846
				lvds |= 0x0100;
1847
			}
1848

1849
			if (lvds & 0x0100) {
1850
				if (bios->fp.strapless_is_24bit & 2)
1851
					lvds |= 0x0200;
1852 1853
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1854
					lvds |= 0x0200;
1855 1856 1857
			}

			if (nv_connector->base.display_info.bpc == 8)
1858
				lvds |= 0x0200;
1859
		}
1860

1861
		nv_call(disp->core, NV50_DISP_SOR_LVDS_SCRIPT + nv_encoder->or, lvds);
1862
		break;
1863
	case DCB_OUTPUT_DP:
1864
		if (nv_connector->base.display_info.bpc == 6) {
1865
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1866
			depth = 0x2;
1867 1868
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1869
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1870
			depth = 0x5;
1871 1872 1873
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1874
		}
1875 1876

		if (nv_encoder->dcb->sorconf.link & 1)
1877
			proto = 0x8;
1878
		else
1879
			proto = 0x9;
1880
		break;
1881 1882 1883 1884
	default:
		BUG_ON(1);
		break;
	}
1885

1886
	nv50_sor_dpms(encoder, DRM_MODE_DPMS_ON);
1887

1888
	push = evo_wait(nv50_mast(dev), 8);
1889
	if (push) {
1890
		if (nv50_vers(mast) < NVD0_DISP_CLASS) {
1891 1892 1893 1894 1895
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
1896
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x040), 1);
1897
			evo_data(push, ctrl);
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x020), 1);
			evo_data(push, owner | (proto << 8));
		}

		evo_kick(push, mast);
1918 1919 1920 1921 1922 1923
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1924
nv50_sor_destroy(struct drm_encoder *encoder)
1925 1926 1927 1928 1929
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1930 1931 1932
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
1933
	.prepare = nv50_sor_disconnect,
1934 1935 1936 1937
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
1938 1939
};

1940 1941
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
1942 1943 1944
};

static int
1945
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
1946
{
1947 1948
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
1949 1950
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
1961 1962 1963 1964 1965 1966

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1967
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
1968 1969 1970 1971 1972
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1973
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
1974
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
1975 1976 1977 1978

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1979

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	u32 mthd = (nv_encoder->dcb->type << 12) | nv_encoder->or;
	u32 ctrl = (mode == DRM_MODE_DPMS_ON);
	nv_call(disp->core, NV50_DISP_PIOR_PWR + mthd, ctrl);
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2155 2156 2157
/******************************************************************************
 * Init
 *****************************************************************************/
2158
void
2159
nv50_display_fini(struct drm_device *dev)
2160 2161 2162 2163
{
}

int
2164
nv50_display_init(struct drm_device *dev)
2165
{
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2177
	}
2178

2179 2180 2181 2182
	evo_mthd(push, 0x0088, 1);
	evo_data(push, NvEvoSync);
	evo_kick(push, nv50_mast(dev));
	return 0;
2183 2184 2185
}

void
2186
nv50_display_destroy(struct drm_device *dev)
2187
{
2188
	struct nv50_disp *disp = nv50_disp(dev);
2189

2190
	nv50_dmac_destroy(disp->core, &disp->mast.base);
2191

2192
	nouveau_bo_unmap(disp->sync);
2193 2194
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2195
	nouveau_bo_ref(NULL, &disp->sync);
2196

2197
	nouveau_display(dev)->priv = NULL;
2198 2199 2200 2201
	kfree(disp);
}

int
2202
nv50_display_create(struct drm_device *dev)
2203
{
2204 2205 2206
	struct nouveau_device *device = nouveau_dev(dev);
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2207
	struct drm_connector *connector, *tmp;
2208
	struct nv50_disp *disp;
2209
	struct dcb_output *dcbe;
2210
	int crtcs, ret, i;
2211 2212 2213 2214

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2215 2216

	nouveau_display(dev)->priv = disp;
2217 2218 2219
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2220
	disp->core = nouveau_display(dev)->core;
2221

2222 2223 2224 2225 2226
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2227
		if (!ret) {
2228
			ret = nouveau_bo_map(disp->sync);
2229 2230 2231
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2232 2233 2234 2235 2236 2237 2238 2239
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2240
	ret = nv50_dmac_create(disp->core, NV50_DISP_MAST_CLASS, 0,
2241 2242 2243 2244 2245 2246 2247
			      &(struct nv50_display_mast_class) {
					.pushbuf = EVO_PUSH_HANDLE(MAST, 0),
			      }, sizeof(struct nv50_display_mast_class),
			      disp->sync->bo.offset, &disp->mast.base);
	if (ret)
		goto out;

2248
	/* create crtc objects to represent the hw heads */
2249 2250 2251 2252 2253
	if (nv_mclass(disp->core) >= NVD0_DISP_CLASS)
		crtcs = nv_rd32(device, 0x022448);
	else
		crtcs = 2;

2254
	for (i = 0; i < crtcs; i++) {
2255
		ret = nv50_crtc_create(dev, disp->core, i);
2256 2257 2258 2259
		if (ret)
			goto out;
	}

2260 2261 2262 2263 2264 2265
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2282 2283
		}

2284 2285 2286 2287
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2288
			ret = 0;
2289 2290 2291 2292 2293 2294 2295 2296
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2297
		NV_WARN(drm, "%s has no encoders, removing\n",
2298
			connector->name);
2299 2300 2301
		connector->funcs->destroy(connector);
	}

2302 2303
out:
	if (ret)
2304
		nv50_display_destroy(dev);
2305 2306
	return ret;
}