intel_fbc.c 34.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return HAS_FBC(dev_priv);
P
Paulo Zanoni 已提交
47 48
}

49 50 51 52 53
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
	return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
}

54 55 56 57 58
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen < 4;
}

59 60 61 62 63
static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen <= 3;
}

64 65 66 67 68 69 70 71 72 73 74 75 76
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

77 78 79 80 81
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
82
static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
83 84 85 86
					    int *width, int *height)
{
	int w, h;

87 88 89
	if (intel_rotation_90_or_270(cache->plane.rotation)) {
		w = cache->plane.src_h;
		h = cache->plane.src_w;
90
	} else {
91 92
		w = cache->plane.src_w;
		h = cache->plane.src_h;
93 94 95 96 97 98 99 100
	}

	if (width)
		*width = w;
	if (height)
		*height = h;
}

101 102
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
					struct intel_fbc_state_cache *cache)
103 104 105
{
	int lines;

106
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
107 108 109 110
	if (INTEL_INFO(dev_priv)->gen >= 7)
		lines = min(lines, 2048);

	/* Hardware needs the full buffer stride, not just the active area. */
111
	return lines * cache->fb.stride;
112 113
}

114
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
115 116 117
{
	u32 fbc_ctl;

118
	dev_priv->fbc.active = false;
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

135
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
136
{
137
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
138 139 140 141
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

142
	dev_priv->fbc.active = true;
143

144
	/* Note: fbc.threshold == 1 for i8xx */
145 146 147
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
148 149

	/* FBC_CTL wants 32B or 64B units */
150
	if (IS_GEN2(dev_priv))
151 152 153 154 155 156
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
157
		I915_WRITE(FBC_TAG(i), 0);
158

159
	if (IS_GEN4(dev_priv)) {
160 161 162 163
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
164
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
165
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
166
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
167 168 169 170 171 172
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
173
	if (IS_I945GM(dev_priv))
174 175
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
176
	fbc_ctl |= params->fb.fence_reg;
177 178 179
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

180
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
181 182 183 184
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

185
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
186
{
187
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
188 189
	u32 dpfc_ctl;

190
	dev_priv->fbc.active = true;
191

192 193
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
194 195 196
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
197
	dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
198

199
	I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
200 201 202 203 204

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

205
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
206 207 208
{
	u32 dpfc_ctl;

209
	dev_priv->fbc.active = false;
210 211 212 213 214 215 216 217 218

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

219
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
220 221 222 223
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

224 225
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
226
{
227 228
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
229 230
}

231
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
232
{
233
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
234
	u32 dpfc_ctl;
235
	int threshold = dev_priv->fbc.threshold;
236

237
	dev_priv->fbc.active = true;
238

239 240
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
241
		threshold++;
242

243
	switch (threshold) {
244 245 246 247 248 249 250 251 252 253 254 255
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
256
	if (IS_GEN5(dev_priv))
257
		dpfc_ctl |= params->fb.fence_reg;
258

259 260
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
261 262 263
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

264
	if (IS_GEN6(dev_priv)) {
265
		I915_WRITE(SNB_DPFC_CTL_SA,
266 267
			   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
268 269
	}

270
	intel_fbc_recompress(dev_priv);
271 272
}

273
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
274 275 276
{
	u32 dpfc_ctl;

277
	dev_priv->fbc.active = false;
278 279 280 281 282 283 284 285 286

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

287
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
288 289 290 291
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

292
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
293
{
294
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
295
	u32 dpfc_ctl;
296
	int threshold = dev_priv->fbc.threshold;
297

298
	dev_priv->fbc.active = true;
299

300
	dpfc_ctl = 0;
301
	if (IS_IVYBRIDGE(dev_priv))
302
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
303

304
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
305
		threshold++;
306

307
	switch (threshold) {
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

325
	if (IS_IVYBRIDGE(dev_priv)) {
326 327 328 329
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
330
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
331
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
332 333
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
334 335 336
			   HSW_FBCQ_DIS);
	}

337 338
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

339
	I915_WRITE(SNB_DPFC_CTL_SA,
340 341
		   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
342

343
	intel_fbc_recompress(dev_priv);
344 345
}

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv)->gen >= 5)
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv)->gen >= 7)
		gen7_fbc_activate(dev_priv);
	else if (INTEL_INFO(dev_priv)->gen >= 5)
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv)->gen >= 5)
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
378
/**
379
 * intel_fbc_is_active - Is FBC active?
380
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
381 382 383 384 385
 *
 * This function is used to verify the current state of FBC.
 * FIXME: This should be tracked in the plane config eventually
 *        instead of queried at runtime for most callers.
 */
386
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
387
{
388
	return dev_priv->fbc.active;
389 390 391 392
}

static void intel_fbc_work_fn(struct work_struct *__work)
{
393 394
	struct drm_i915_private *dev_priv =
		container_of(__work, struct drm_i915_private, fbc.work.work);
395 396 397
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
	struct intel_crtc *crtc = fbc->crtc;
398 399 400 401 402 403
	struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];

	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));

404
		mutex_lock(&fbc->lock);
405
		work->scheduled = false;
406
		mutex_unlock(&fbc->lock);
407 408
		return;
	}
409 410 411 412 413 414 415 416 417

retry:
	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
418 419 420 421 422
	 *
	 * It is also worth mentioning that since work->scheduled_vblank can be
	 * updated multiple times by the other threads, hitting the timeout is
	 * not an error condition. We'll just end up hitting the "goto retry"
	 * case below.
423
	 */
424 425 426
	wait_event_timeout(vblank->queue,
		drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
		msecs_to_jiffies(50));
427

428
	mutex_lock(&fbc->lock);
429

430 431 432 433 434
	/* Were we cancelled? */
	if (!work->scheduled)
		goto out;

	/* Were we delayed again while this function was sleeping? */
435
	if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
436
		mutex_unlock(&fbc->lock);
437
		goto retry;
438 439
	}

440
	intel_fbc_hw_activate(dev_priv);
441 442 443 444

	work->scheduled = false;

out:
445
	mutex_unlock(&fbc->lock);
446
	drm_crtc_vblank_put(&crtc->base);
447 448
}

449
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
450
{
451
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
452 453
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
454

455
	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
456

457 458 459 460 461 462
	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));
		return;
	}

463 464 465 466
	/* It is useless to call intel_fbc_cancel_work() or cancel_work() in
	 * this function since we're not releasing fbc.lock, so it won't have an
	 * opportunity to grab it to discover that it was cancelled. So we just
	 * update the expected jiffy count. */
467
	work->scheduled = true;
468 469
	work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
	drm_crtc_vblank_put(&crtc->base);
470

471
	schedule_work(&work->work);
472 473
}

474
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
475
{
476 477 478
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
479

480 481 482 483
	/* Calling cancel_work() here won't help due to the fact that the work
	 * function grabs fbc->lock. Just set scheduled to false so the work
	 * function can know it was cancelled. */
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
484

485
	if (fbc->active)
486
		intel_fbc_hw_deactivate(dev_priv);
487 488
}

489
static bool multiple_pipes_ok(struct intel_crtc *crtc)
490
{
491 492 493 494
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_plane *primary = crtc->base.primary;
	struct intel_fbc *fbc = &dev_priv->fbc;
	enum pipe pipe = crtc->pipe;
495

496 497
	/* Don't even bother tracking anything we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
498 499
		return true;

500
	WARN_ON(!drm_modeset_is_locked(&primary->mutex));
501

502 503 504 505
	if (to_intel_plane_state(primary->state)->visible)
		fbc->visible_pipes_mask |= (1 << pipe);
	else
		fbc->visible_pipes_mask &= ~(1 << pipe);
506

507
	return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
508 509
}

510
static int find_compression_threshold(struct drm_i915_private *dev_priv,
511 512 513 514 515 516
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;
517 518 519 520 521 522
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
523 524
	if (IS_BROADWELL(dev_priv) ||
	    IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
525 526 527
		end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
	else
		end = dev_priv->gtt.stolen_usable_size;
528 529 530 531 532 533 534 535 536

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
537 538
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
539 540 541 542 543 544 545 546 547
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

548 549
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
550
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
551 552 553 554 555 556 557 558 559
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

560
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
561
{
562
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
563
	struct intel_fbc *fbc = &dev_priv->fbc;
564
	struct drm_mm_node *uninitialized_var(compressed_llb);
565 566
	int size, fb_cpp, ret;

567
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
568

569 570
	size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
	fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
571

572
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
573 574 575 576 577 578 579 580
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

581
	fbc->threshold = ret;
582 583

	if (INTEL_INFO(dev_priv)->gen >= 5)
584
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
585
	else if (IS_GM45(dev_priv)) {
586
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
587 588 589 590 591 592 593 594 595 596
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

597
		fbc->compressed_llb = compressed_llb;
598 599

		I915_WRITE(FBC_CFB_BASE,
600
			   dev_priv->mm.stolen_base + fbc->compressed_fb.start);
601 602 603 604
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

605
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
606
		      fbc->compressed_fb.size, fbc->threshold);
607 608 609 610 611

	return 0;

err_fb:
	kfree(compressed_llb);
612
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
613 614 615 616 617
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

618
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
619
{
620 621 622 623 624 625 626 627
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
628 629 630
	}
}

631
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
632
{
633 634
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
635
	if (!fbc_supported(dev_priv))
636 637
		return;

638
	mutex_lock(&fbc->lock);
639
	__intel_fbc_cleanup_cfb(dev_priv);
640
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
641 642
}

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

664 665
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
				  uint32_t pixel_format)
666
{
667
	switch (pixel_format) {
668 669 670 671 672 673
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
674
		if (IS_GEN2(dev_priv))
675 676 677 678 679 680 681 682 683 684
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

685 686 687 688 689 690 691
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
692 693
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
694
	struct intel_fbc *fbc = &dev_priv->fbc;
695
	unsigned int effective_w, effective_h, max_w, max_h;
696 697 698 699 700 701 702 703 704 705 706 707

	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
		max_w = 4096;
		max_h = 4096;
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

708 709
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
710 711 712 713
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
714 715
}

716
static void intel_fbc_update_state_cache(struct intel_crtc *crtc)
717
{
718
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
719
	struct intel_fbc *fbc = &dev_priv->fbc;
720
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
721 722
	struct intel_crtc_state *crtc_state =
		to_intel_crtc_state(crtc->base.state);
723 724 725
	struct intel_plane_state *plane_state =
		to_intel_plane_state(crtc->base.primary->state);
	struct drm_framebuffer *fb = plane_state->base.fb;
726 727
	struct drm_i915_gem_object *obj;

728 729 730
	WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex));

731 732 733 734 735 736 737 738 739 740 741 742
	cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		cache->crtc.hsw_bdw_pixel_rate =
			ilk_pipe_pixel_rate(crtc_state);

	cache->plane.rotation = plane_state->base.rotation;
	cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
	cache->plane.visible = plane_state->visible;

	if (!cache->plane.visible)
		return;
743 744

	obj = intel_fb_obj(fb);
745

746 747
	/* FIXME: We lack the proper locking here, so only run this on the
	 * platforms that need. */
748
	if (INTEL_INFO(dev_priv)->gen >= 5 && INTEL_INFO(dev_priv)->gen < 7)
749 750 751 752 753 754 755 756 757 758 759 760 761 762
		cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
	cache->fb.pixel_format = fb->pixel_format;
	cache->fb.stride = fb->pitches[0];
	cache->fb.fence_reg = obj->fence_reg;
	cache->fb.tiling_mode = obj->tiling_mode;
}

static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

	if (!cache->plane.visible) {
763
		fbc->no_fbc_reason = "primary plane not visible";
764 765
		return false;
	}
766

767 768
	if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
	    (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
769
		fbc->no_fbc_reason = "incompatible mode";
770
		return false;
771 772
	}

773
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
774
		fbc->no_fbc_reason = "mode too large for compression";
775
		return false;
776
	}
777

778 779 780
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
781 782
	if (cache->fb.tiling_mode != I915_TILING_X ||
	    cache->fb.fence_reg == I915_FENCE_REG_NONE) {
783
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
784
		return false;
785
	}
786
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
787
	    cache->plane.rotation != BIT(DRM_ROTATE_0)) {
788
		fbc->no_fbc_reason = "rotation unsupported";
789
		return false;
790 791
	}

792
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
793
		fbc->no_fbc_reason = "framebuffer stride not supported";
794
		return false;
795 796
	}

797
	if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
798
		fbc->no_fbc_reason = "pixel format is invalid";
799
		return false;
800 801
	}

802 803
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
804
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
805
		fbc->no_fbc_reason = "pixel rate is too big";
806
		return false;
807 808
	}

809 810 811 812 813 814 815 816 817 818
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
819
	if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
820
	    fbc->compressed_fb.size * fbc->threshold) {
821
		fbc->no_fbc_reason = "CFB requirements changed";
822 823 824 825 826 827
		return false;
	}

	return true;
}

828
static bool intel_fbc_can_choose(struct intel_crtc *crtc)
829 830
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
831
	struct intel_fbc *fbc = &dev_priv->fbc;
832 833

	if (intel_vgpu_active(dev_priv->dev)) {
834
		fbc->no_fbc_reason = "VGPU is active";
835 836 837 838
		return false;
	}

	if (i915.enable_fbc < 0) {
839
		fbc->no_fbc_reason = "disabled per chip default";
840 841 842 843
		return false;
	}

	if (!i915.enable_fbc) {
844
		fbc->no_fbc_reason = "disabled per module param";
845 846 847
		return false;
	}

848
	if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
849
		fbc->no_fbc_reason = "no enabled pipes can have FBC";
850 851 852
		return false;
	}

853 854 855 856 857
	if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
		fbc->no_fbc_reason = "no enabled planes can have FBC";
		return false;
	}

858 859 860
	return true;
}

861 862 863 864
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
865 866
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
867 868 869 870 871 872 873 874 875 876

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

	params->crtc.pipe = crtc->pipe;
	params->crtc.plane = crtc->plane;
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);

877 878 879
	params->fb.pixel_format = cache->fb.pixel_format;
	params->fb.stride = cache->fb.stride;
	params->fb.fence_reg = cache->fb.fence_reg;
880

881
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
882

883
	params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
884 885 886 887 888 889 890 891 892
}

static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
				       struct intel_fbc_reg_params *params2)
{
	/* We can use this since intel_fbc_get_reg_params() does a memset. */
	return memcmp(params1, params2, sizeof(*params1)) == 0;
}

893
void intel_fbc_pre_update(struct intel_crtc *crtc)
894 895
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
896
	struct intel_fbc *fbc = &dev_priv->fbc;
897

898 899 900 901
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&fbc->lock);
902

903
	if (!multiple_pipes_ok(crtc)) {
904
		fbc->no_fbc_reason = "more than one pipe active";
905
		goto deactivate;
906 907
	}

908
	if (!fbc->enabled || fbc->crtc != crtc)
909
		goto unlock;
910

911 912
	intel_fbc_update_state_cache(crtc);

913
deactivate:
914
	intel_fbc_deactivate(dev_priv);
915 916
unlock:
	mutex_unlock(&fbc->lock);
917 918
}

919
static void __intel_fbc_post_update(struct intel_crtc *crtc)
920 921 922 923 924 925 926 927 928 929 930 931 932 933
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_reg_params old_params;

	WARN_ON(!mutex_is_locked(&fbc->lock));

	if (!fbc->enabled || fbc->crtc != crtc)
		return;

	if (!intel_fbc_can_activate(crtc)) {
		WARN_ON(fbc->active);
		return;
	}
934

935 936
	old_params = fbc->params;
	intel_fbc_get_reg_params(crtc, &fbc->params);
937

938 939 940 941 942
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
943 944
	if (fbc->active &&
	    intel_fbc_reg_params_equal(&old_params, &fbc->params))
945 946
		return;

947
	intel_fbc_deactivate(dev_priv);
948
	intel_fbc_schedule_activation(crtc);
949
	fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
P
Paulo Zanoni 已提交
950 951
}

952
void intel_fbc_post_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
953
{
954
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
955
	struct intel_fbc *fbc = &dev_priv->fbc;
956

P
Paulo Zanoni 已提交
957
	if (!fbc_supported(dev_priv))
958 959
		return;

960
	mutex_lock(&fbc->lock);
961
	__intel_fbc_post_update(crtc);
962
	mutex_unlock(&fbc->lock);
963 964
}

965 966 967 968 969 970 971 972
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
	if (fbc->enabled)
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

973 974 975 976
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
977
	struct intel_fbc *fbc = &dev_priv->fbc;
978

P
Paulo Zanoni 已提交
979
	if (!fbc_supported(dev_priv))
980 981
		return;

982
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
983 984
		return;

985
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
986

987
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
988

989
	if (fbc->enabled && fbc->busy_bits)
990
		intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
991

992
	mutex_unlock(&fbc->lock);
993 994 995
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
996
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
997
{
998 999
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
1000
	if (!fbc_supported(dev_priv))
1001 1002
		return;

1003
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1004
		return;
P
Paulo Zanoni 已提交
1005

1006
	mutex_lock(&fbc->lock);
1007

1008
	fbc->busy_bits &= ~frontbuffer_bits;
1009

1010 1011
	if (!fbc->busy_bits && fbc->enabled &&
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1012
		if (fbc->active)
1013
			intel_fbc_recompress(dev_priv);
1014
		else
1015
			__intel_fbc_post_update(fbc->crtc);
1016
	}
P
Paulo Zanoni 已提交
1017

1018
	mutex_unlock(&fbc->lock);
1019 1020
}

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct drm_crtc *crtc;
	struct drm_crtc_state *crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *plane_state;
	bool fbc_crtc_present = false;
	int i, j;

	mutex_lock(&fbc->lock);

	for_each_crtc_in_state(state, crtc, crtc_state, i) {
		if (fbc->crtc == to_intel_crtc(crtc)) {
			fbc_crtc_present = true;
			break;
		}
	}
	/* This atomic commit doesn't involve the CRTC currently tied to FBC. */
	if (!fbc_crtc_present && fbc->crtc != NULL)
		goto out;

	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
	for_each_plane_in_state(state, plane, plane_state, i) {
		struct intel_plane_state *intel_plane_state =
			to_intel_plane_state(plane_state);

		if (!intel_plane_state->visible)
			continue;

		for_each_crtc_in_state(state, crtc, crtc_state, j) {
			struct intel_crtc_state *intel_crtc_state =
				to_intel_crtc_state(crtc_state);

			if (plane_state->crtc != crtc)
				continue;

			if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
				break;

			intel_crtc_state->enable_fbc = true;
			goto out;
		}
	}

out:
	mutex_unlock(&fbc->lock);
}

1086 1087 1088 1089
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
 *
1090
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1091 1092 1093
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1094 1095 1096 1097
 */
void intel_fbc_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1098
	struct intel_fbc *fbc = &dev_priv->fbc;
1099 1100 1101 1102

	if (!fbc_supported(dev_priv))
		return;

1103
	mutex_lock(&fbc->lock);
1104

1105
	if (fbc->enabled) {
1106 1107 1108 1109 1110
		WARN_ON(fbc->crtc == NULL);
		if (fbc->crtc == crtc) {
			WARN_ON(!crtc->config->enable_fbc);
			WARN_ON(fbc->active);
		}
1111 1112 1113
		goto out;
	}

1114 1115 1116
	if (!crtc->config->enable_fbc)
		goto out;

1117 1118
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1119

1120
	intel_fbc_update_state_cache(crtc);
1121
	if (intel_fbc_alloc_cfb(crtc)) {
1122
		fbc->no_fbc_reason = "not enough stolen memory";
1123 1124 1125
		goto out;
	}

1126
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1127
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1128

1129 1130
	fbc->enabled = true;
	fbc->crtc = crtc;
1131
out:
1132
	mutex_unlock(&fbc->lock);
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
1144 1145
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;
1146

1147 1148 1149
	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);
1150
	WARN_ON(crtc->active);
1151 1152 1153

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1154 1155
	__intel_fbc_cleanup_cfb(dev_priv);

1156 1157
	fbc->enabled = false;
	fbc->crtc = NULL;
1158 1159 1160
}

/**
1161
 * intel_fbc_disable - disable FBC if it's associated with crtc
1162 1163 1164 1165
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1166
void intel_fbc_disable(struct intel_crtc *crtc)
1167 1168
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1169
	struct intel_fbc *fbc = &dev_priv->fbc;
1170 1171 1172 1173

	if (!fbc_supported(dev_priv))
		return;

1174 1175 1176 1177
	mutex_lock(&fbc->lock);
	if (fbc->crtc == crtc) {
		WARN_ON(!fbc->enabled);
		WARN_ON(fbc->active);
1178 1179
		__intel_fbc_disable(dev_priv);
	}
1180
	mutex_unlock(&fbc->lock);
1181 1182

	cancel_work_sync(&fbc->work.work);
1183 1184 1185
}

/**
1186
 * intel_fbc_global_disable - globally disable FBC
1187 1188 1189 1190
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1191
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1192
{
1193 1194
	struct intel_fbc *fbc = &dev_priv->fbc;

1195 1196 1197
	if (!fbc_supported(dev_priv))
		return;

1198 1199
	mutex_lock(&fbc->lock);
	if (fbc->enabled)
1200
		__intel_fbc_disable(dev_priv);
1201
	mutex_unlock(&fbc->lock);
1202 1203

	cancel_work_sync(&fbc->work.work);
1204 1205
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
/**
 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
 * @dev_priv: i915 device instance
 *
 * The FBC code needs to track CRTC visibility since the older platforms can't
 * have FBC enabled while multiple pipes are used. This function does the
 * initial setup at driver load to make sure FBC is matching the real hardware.
 */
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
{
	struct intel_crtc *crtc;

	/* Don't even bother tracking anything if we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
		return;

	for_each_intel_crtc(dev_priv->dev, crtc)
		if (intel_crtc_active(&crtc->base) &&
		    to_intel_plane_state(crtc->base.primary->state)->visible)
			dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
}

R
Rodrigo Vivi 已提交
1228 1229 1230 1231 1232 1233
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1234 1235
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1236
	struct intel_fbc *fbc = &dev_priv->fbc;
1237 1238
	enum pipe pipe;

1239 1240 1241 1242 1243
	INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
1244

1245
	if (!HAS_FBC(dev_priv)) {
1246
		fbc->no_fbc_reason = "unsupported by this chipset";
1247 1248 1249
		return;
	}

1250
	for_each_pipe(dev_priv, pipe) {
1251
		fbc->possible_framebuffer_bits |=
1252 1253
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1254
		if (fbc_on_pipe_a_only(dev_priv))
1255 1256 1257
			break;
	}

1258 1259
	/* This value was pulled out of someone's hat */
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
1260 1261
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);

1262
	/* We still don't have any sort of hardware state readout for FBC, so
1263 1264
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1265 1266
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1267
}