intel_fbc.c 32.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return dev_priv->fbc.activate != NULL;
P
Paulo Zanoni 已提交
47 48
}

49 50 51 52 53
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
	return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
}

54 55 56 57 58
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen < 4;
}

59 60 61 62 63 64 65 66 67 68 69 70 71
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
static void intel_fbc_get_plane_source_size(struct intel_crtc *crtc,
					    int *width, int *height)
{
	struct intel_plane_state *plane_state =
			to_intel_plane_state(crtc->base.primary->state);
	int w, h;

	if (intel_rotation_90_or_270(plane_state->base.rotation)) {
		w = drm_rect_height(&plane_state->src) >> 16;
		h = drm_rect_width(&plane_state->src) >> 16;
	} else {
		w = drm_rect_width(&plane_state->src) >> 16;
		h = drm_rect_height(&plane_state->src) >> 16;
	}

	if (width)
		*width = w;
	if (height)
		*height = h;
}

static int intel_fbc_calculate_cfb_size(struct intel_crtc *crtc,
					struct drm_framebuffer *fb)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	int lines;

	intel_fbc_get_plane_source_size(crtc, NULL, &lines);
	if (INTEL_INFO(dev_priv)->gen >= 7)
		lines = min(lines, 2048);

	/* Hardware needs the full buffer stride, not just the active area. */
	return lines * fb->pitches[0];
}

112
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
113 114 115
{
	u32 fbc_ctl;

116
	dev_priv->fbc.active = false;
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

133
static void i8xx_fbc_activate(struct intel_crtc *crtc)
134
{
135 136
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
137 138 139 140 141
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

142
	dev_priv->fbc.active = true;
143

144
	/* Note: fbc.threshold == 1 for i8xx */
145
	cfb_pitch = intel_fbc_calculate_cfb_size(crtc, fb) / FBC_LL_SIZE;
146 147 148 149
	if (fb->pitches[0] < cfb_pitch)
		cfb_pitch = fb->pitches[0];

	/* FBC_CTL wants 32B or 64B units */
150
	if (IS_GEN2(dev_priv))
151 152 153 154 155 156
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
157
		I915_WRITE(FBC_TAG(i), 0);
158

159
	if (IS_GEN4(dev_priv)) {
160 161 162 163
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
164
		fbc_ctl2 |= FBC_CTL_PLANE(crtc->plane);
165
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
166
		I915_WRITE(FBC_FENCE_OFF, get_crtc_fence_y_offset(crtc));
167 168 169 170 171 172
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
173
	if (IS_I945GM(dev_priv))
174 175 176 177 178 179
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
	fbc_ctl |= obj->fence_reg;
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

180
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
181 182 183 184
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

185
static void g4x_fbc_activate(struct intel_crtc *crtc)
186
{
187 188
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
189 190 191
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;

192
	dev_priv->fbc.active = true;
193

194
	dpfc_ctl = DPFC_CTL_PLANE(crtc->plane) | DPFC_SR_EN;
195 196 197 198 199 200
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
	dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;

201
	I915_WRITE(DPFC_FENCE_YOFF, get_crtc_fence_y_offset(crtc));
202 203 204 205 206

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

207
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
208 209 210
{
	u32 dpfc_ctl;

211
	dev_priv->fbc.active = false;
212 213 214 215 216 217 218 219 220

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

221
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
222 223 224 225
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

226 227
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
228
{
229 230
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
231 232
}

233
static void ilk_fbc_activate(struct intel_crtc *crtc)
234
{
235 236
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
237 238
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;
239
	int threshold = dev_priv->fbc.threshold;
240
	unsigned int y_offset;
241

242
	dev_priv->fbc.active = true;
243

244
	dpfc_ctl = DPFC_CTL_PLANE(crtc->plane);
245
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
246
		threshold++;
247

248
	switch (threshold) {
249 250 251 252 253 254 255 256 257 258 259 260
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
261
	if (IS_GEN5(dev_priv))
262 263
		dpfc_ctl |= obj->fence_reg;

264 265
	y_offset = get_crtc_fence_y_offset(crtc);
	I915_WRITE(ILK_DPFC_FENCE_YOFF, y_offset);
266 267 268 269
	I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

270
	if (IS_GEN6(dev_priv)) {
271 272
		I915_WRITE(SNB_DPFC_CTL_SA,
			   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
273
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, y_offset);
274 275
	}

276
	intel_fbc_recompress(dev_priv);
277 278
}

279
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
280 281 282
{
	u32 dpfc_ctl;

283
	dev_priv->fbc.active = false;
284 285 286 287 288 289 290 291 292

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

293
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
294 295 296 297
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

298
static void gen7_fbc_activate(struct intel_crtc *crtc)
299
{
300 301
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
302 303
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;
304
	int threshold = dev_priv->fbc.threshold;
305

306
	dev_priv->fbc.active = true;
307

308
	dpfc_ctl = 0;
309
	if (IS_IVYBRIDGE(dev_priv))
310
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(crtc->plane);
311

312
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
313
		threshold++;
314

315
	switch (threshold) {
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

333
	if (IS_IVYBRIDGE(dev_priv)) {
334 335 336 337
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
338
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
339
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
340 341
		I915_WRITE(CHICKEN_PIPESL_1(crtc->pipe),
			   I915_READ(CHICKEN_PIPESL_1(crtc->pipe)) |
342 343 344
			   HSW_FBCQ_DIS);
	}

345 346
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

347 348
	I915_WRITE(SNB_DPFC_CTL_SA,
		   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
349
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, get_crtc_fence_y_offset(crtc));
350

351
	intel_fbc_recompress(dev_priv);
352 353
}

R
Rodrigo Vivi 已提交
354
/**
355
 * intel_fbc_is_active - Is FBC active?
356
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
357 358 359 360 361
 *
 * This function is used to verify the current state of FBC.
 * FIXME: This should be tracked in the plane config eventually
 *        instead of queried at runtime for most callers.
 */
362
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
363
{
364
	return dev_priv->fbc.active;
365 366
}

367
static void intel_fbc_activate(const struct drm_framebuffer *fb)
368
{
369 370
	struct drm_i915_private *dev_priv = fb->dev->dev_private;
	struct intel_crtc *crtc = dev_priv->fbc.crtc;
371

372
	dev_priv->fbc.activate(crtc);
373 374 375 376 377

	dev_priv->fbc.fb_id = fb->base.id;
	dev_priv->fbc.y = crtc->base.y;
}

378 379
static void intel_fbc_work_fn(struct work_struct *__work)
{
380 381 382 383
	struct drm_i915_private *dev_priv =
		container_of(__work, struct drm_i915_private, fbc.work.work);
	struct intel_fbc_work *work = &dev_priv->fbc.work;
	struct intel_crtc *crtc = dev_priv->fbc.crtc;
384 385 386 387 388 389 390 391 392 393 394
	struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];

	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));

		mutex_lock(&dev_priv->fbc.lock);
		work->scheduled = false;
		mutex_unlock(&dev_priv->fbc.lock);
		return;
	}
395 396 397 398 399 400 401 402 403

retry:
	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
404 405 406 407 408
	 *
	 * It is also worth mentioning that since work->scheduled_vblank can be
	 * updated multiple times by the other threads, hitting the timeout is
	 * not an error condition. We'll just end up hitting the "goto retry"
	 * case below.
409
	 */
410 411 412
	wait_event_timeout(vblank->queue,
		drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
		msecs_to_jiffies(50));
413

P
Paulo Zanoni 已提交
414
	mutex_lock(&dev_priv->fbc.lock);
415

416 417 418 419 420
	/* Were we cancelled? */
	if (!work->scheduled)
		goto out;

	/* Were we delayed again while this function was sleeping? */
421
	if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
422 423
		mutex_unlock(&dev_priv->fbc.lock);
		goto retry;
424 425
	}

426 427 428 429 430 431 432
	if (crtc->base.primary->fb == work->fb)
		intel_fbc_activate(work->fb);

	work->scheduled = false;

out:
	mutex_unlock(&dev_priv->fbc.lock);
433
	drm_crtc_vblank_put(&crtc->base);
434 435 436 437
}

static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv)
{
P
Paulo Zanoni 已提交
438
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));
439
	dev_priv->fbc.work.scheduled = false;
440 441
}

442
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
443
{
444
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
445
	struct intel_fbc_work *work = &dev_priv->fbc.work;
446

P
Paulo Zanoni 已提交
447 448
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

449 450 451 452 453 454
	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));
		return;
	}

455 456 457 458
	/* It is useless to call intel_fbc_cancel_work() in this function since
	 * we're not releasing fbc.lock, so it won't have an opportunity to grab
	 * it to discover that it was cancelled. So we just update the expected
	 * jiffy count. */
459
	work->fb = crtc->base.primary->fb;
460
	work->scheduled = true;
461 462
	work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
	drm_crtc_vblank_put(&crtc->base);
463

464
	schedule_work(&work->work);
465 466
}

467
static void __intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
468 469 470 471 472
{
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

	intel_fbc_cancel_work(dev_priv);

473 474
	if (dev_priv->fbc.active)
		dev_priv->fbc.deactivate(dev_priv);
475 476
}

P
Paulo Zanoni 已提交
477
/*
478
 * intel_fbc_deactivate - deactivate FBC if it's associated with crtc
P
Paulo Zanoni 已提交
479 480
 * @crtc: the CRTC
 *
481
 * This function deactivates FBC if it's associated with the provided CRTC.
P
Paulo Zanoni 已提交
482
 */
483
void intel_fbc_deactivate(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
484
{
485
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
486

P
Paulo Zanoni 已提交
487
	if (!fbc_supported(dev_priv))
488 489
		return;

P
Paulo Zanoni 已提交
490 491
	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.crtc == crtc)
492
		__intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
493
	mutex_unlock(&dev_priv->fbc.lock);
494 495
}

496
static void set_no_fbc_reason(struct drm_i915_private *dev_priv,
497
			      const char *reason)
498 499
{
	if (dev_priv->fbc.no_fbc_reason == reason)
500
		return;
501 502

	dev_priv->fbc.no_fbc_reason = reason;
503
	DRM_DEBUG_KMS("Disabling FBC: %s\n", reason);
504 505
}

506
static bool crtc_can_fbc(struct intel_crtc *crtc)
507 508 509 510 511 512
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
		return false;

513 514 515
	if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
		return false;

516 517 518 519 520
	return true;
}

static bool crtc_is_valid(struct intel_crtc *crtc)
{
521 522 523 524 525 526 527 528 529
	if (!intel_crtc_active(&crtc->base))
		return false;

	if (!to_intel_plane_state(crtc->base.primary->state)->visible)
		return false;

	return true;
}

530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
static bool multiple_pipes_ok(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;
	int n_pipes = 0;
	struct drm_crtc *crtc;

	if (INTEL_INFO(dev_priv)->gen > 4)
		return true;

	for_each_pipe(dev_priv, pipe) {
		crtc = dev_priv->pipe_to_crtc_mapping[pipe];

		if (intel_crtc_active(crtc) &&
		    to_intel_plane_state(crtc->primary->state)->visible)
			n_pipes++;
	}

	return (n_pipes < 2);
}

550
static int find_compression_threshold(struct drm_i915_private *dev_priv,
551 552 553 554 555 556
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;
557 558 559 560 561 562
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
563 564
	if (IS_BROADWELL(dev_priv) ||
	    IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
565 566 567
		end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
	else
		end = dev_priv->gtt.stolen_usable_size;
568 569 570 571 572 573 574 575 576

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
577 578
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
579 580 581 582 583 584 585 586 587
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

588 589
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
590
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
591 592 593 594 595 596 597 598 599
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

600
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
601
{
602 603
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->state->fb;
604
	struct drm_mm_node *uninitialized_var(compressed_llb);
605 606 607 608 609 610
	int size, fb_cpp, ret;

	WARN_ON(drm_mm_node_allocated(&dev_priv->fbc.compressed_fb));

	size = intel_fbc_calculate_cfb_size(crtc, fb);
	fb_cpp = drm_format_plane_cpp(fb->pixel_format, 0);
611

612
	ret = find_compression_threshold(dev_priv, &dev_priv->fbc.compressed_fb,
613 614 615 616 617 618 619 620 621 622 623 624
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

	dev_priv->fbc.threshold = ret;

	if (INTEL_INFO(dev_priv)->gen >= 5)
		I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start);
625
	else if (IS_GM45(dev_priv)) {
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		I915_WRITE(DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start);
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

		dev_priv->fbc.compressed_llb = compressed_llb;

		I915_WRITE(FBC_CFB_BASE,
			   dev_priv->mm.stolen_base + dev_priv->fbc.compressed_fb.start);
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

645 646 647
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
		      dev_priv->fbc.compressed_fb.size,
		      dev_priv->fbc.threshold);
648 649 650 651 652 653 654 655 656 657 658

	return 0;

err_fb:
	kfree(compressed_llb);
	i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb);
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

659
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
660
{
661 662 663
	if (drm_mm_node_allocated(&dev_priv->fbc.compressed_fb))
		i915_gem_stolen_remove_node(dev_priv,
					    &dev_priv->fbc.compressed_fb);
664 665 666 667 668 669 670 671

	if (dev_priv->fbc.compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv,
					    dev_priv->fbc.compressed_llb);
		kfree(dev_priv->fbc.compressed_llb);
	}
}

672
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
673
{
P
Paulo Zanoni 已提交
674
	if (!fbc_supported(dev_priv))
675 676
		return;

P
Paulo Zanoni 已提交
677
	mutex_lock(&dev_priv->fbc.lock);
678
	__intel_fbc_cleanup_cfb(dev_priv);
P
Paulo Zanoni 已提交
679 680 681
	mutex_unlock(&dev_priv->fbc.lock);
}

682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
static bool pixel_format_is_valid(struct drm_framebuffer *fb)
{
	struct drm_device *dev = fb->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (fb->pixel_format) {
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
		if (IS_GEN2(dev))
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

726 727 728 729 730 731 732
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
733 734
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
735
	unsigned int effective_w, effective_h, max_w, max_h;
736 737 738 739 740 741 742 743 744 745 746 747

	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
		max_w = 4096;
		max_h = 4096;
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

748 749 750 751 752
	intel_fbc_get_plane_source_size(crtc, &effective_w, &effective_h);
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
753 754
}

755
/**
756
 * __intel_fbc_update - activate/deactivate FBC as needed, unlocked
757
 * @crtc: the CRTC that triggered the update
758
 *
759 760
 * This function completely reevaluates the status of FBC, then activates,
 * deactivates or maintains it on the same state.
761
 */
762
static void __intel_fbc_update(struct intel_crtc *crtc)
763
{
764
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
765 766 767 768
	struct drm_framebuffer *fb;
	struct drm_i915_gem_object *obj;
	const struct drm_display_mode *adjusted_mode;

P
Paulo Zanoni 已提交
769 770
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

771 772 773 774 775
	if (!multiple_pipes_ok(dev_priv)) {
		set_no_fbc_reason(dev_priv, "more than one pipe active");
		goto out_disable;
	}

776
	if (!dev_priv->fbc.enabled || dev_priv->fbc.crtc != crtc)
777 778 779
		return;

	if (!crtc_is_valid(crtc)) {
780
		set_no_fbc_reason(dev_priv, "no output");
781
		goto out_disable;
782
	}
783

784
	fb = crtc->base.primary->fb;
785
	obj = intel_fb_obj(fb);
786
	adjusted_mode = &crtc->config->base.adjusted_mode;
787 788 789

	if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
	    (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
790
		set_no_fbc_reason(dev_priv, "incompatible mode");
791 792 793
		goto out_disable;
	}

794
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
795
		set_no_fbc_reason(dev_priv, "mode too large for compression");
796 797
		goto out_disable;
	}
798

799 800 801 802 803
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
804
		set_no_fbc_reason(dev_priv, "framebuffer not tiled or fenced");
805 806
		goto out_disable;
	}
807
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
808
	    crtc->base.primary->state->rotation != BIT(DRM_ROTATE_0)) {
809
		set_no_fbc_reason(dev_priv, "rotation unsupported");
810 811 812
		goto out_disable;
	}

813
	if (!stride_is_valid(dev_priv, fb->pitches[0])) {
814
		set_no_fbc_reason(dev_priv, "framebuffer stride not supported");
815 816 817
		goto out_disable;
	}

818
	if (!pixel_format_is_valid(fb)) {
819
		set_no_fbc_reason(dev_priv, "pixel format is invalid");
820 821 822
		goto out_disable;
	}

823 824
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
825
	    ilk_pipe_pixel_rate(crtc->config) >=
826
	    dev_priv->cdclk_freq * 95 / 100) {
827
		set_no_fbc_reason(dev_priv, "pixel rate is too big");
828 829 830
		goto out_disable;
	}

831 832 833 834 835 836 837 838 839 840 841 842 843
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
	if (intel_fbc_calculate_cfb_size(crtc, fb) >
	    dev_priv->fbc.compressed_fb.size * dev_priv->fbc.threshold) {
		set_no_fbc_reason(dev_priv, "CFB requirements changed");
844 845 846 847 848 849 850 851
		goto out_disable;
	}

	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
852
	if (dev_priv->fbc.crtc == crtc &&
853
	    dev_priv->fbc.fb_id == fb->base.id &&
854
	    dev_priv->fbc.y == crtc->base.y &&
855
	    dev_priv->fbc.active)
856 857
		return;

858
	if (intel_fbc_is_active(dev_priv)) {
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
		/* We update FBC along two paths, after changing fb/crtc
		 * configuration (modeswitching) and after page-flipping
		 * finishes. For the latter, we know that not only did
		 * we disable the FBC at the start of the page-flip
		 * sequence, but also more than one vblank has passed.
		 *
		 * For the former case of modeswitching, it is possible
		 * to switch between two FBC valid configurations
		 * instantaneously so we do need to disable the FBC
		 * before we can modify its control registers. We also
		 * have to wait for the next vblank for that to take
		 * effect. However, since we delay enabling FBC we can
		 * assume that a vblank has passed since disabling and
		 * that we can safely alter the registers in the deferred
		 * callback.
		 *
		 * In the scenario that we go from a valid to invalid
		 * and then back to valid FBC configuration we have
		 * no strict enforcement that a vblank occurred since
		 * disabling the FBC. However, along all current pipe
		 * disabling paths we do need to wait for a vblank at
		 * some point. And we wait before enabling FBC anyway.
		 */
882 883
		DRM_DEBUG_KMS("deactivating FBC for update\n");
		__intel_fbc_deactivate(dev_priv);
884 885
	}

886
	intel_fbc_schedule_activation(crtc);
887
	dev_priv->fbc.no_fbc_reason = "FBC enabled (not necessarily active)";
888 889 890 891
	return;

out_disable:
	/* Multiple disables should be harmless */
892
	if (intel_fbc_is_active(dev_priv)) {
893 894
		DRM_DEBUG_KMS("unsupported config, deactivating FBC\n");
		__intel_fbc_deactivate(dev_priv);
895
	}
P
Paulo Zanoni 已提交
896 897 898
}

/*
899
 * intel_fbc_update - activate/deactivate FBC as needed
900
 * @crtc: the CRTC that triggered the update
P
Paulo Zanoni 已提交
901
 *
902
 * This function reevaluates the overall state and activates or deactivates FBC.
P
Paulo Zanoni 已提交
903
 */
904
void intel_fbc_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
905
{
906 907
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

P
Paulo Zanoni 已提交
908
	if (!fbc_supported(dev_priv))
909 910
		return;

P
Paulo Zanoni 已提交
911
	mutex_lock(&dev_priv->fbc.lock);
912
	__intel_fbc_update(crtc);
P
Paulo Zanoni 已提交
913
	mutex_unlock(&dev_priv->fbc.lock);
914 915
}

916 917 918 919 920 921
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
	unsigned int fbc_bits;

P
Paulo Zanoni 已提交
922
	if (!fbc_supported(dev_priv))
923 924
		return;

925 926 927
	if (origin == ORIGIN_GTT)
		return;

P
Paulo Zanoni 已提交
928 929
	mutex_lock(&dev_priv->fbc.lock);

930
	if (dev_priv->fbc.enabled)
931 932 933 934 935 936 937
		fbc_bits = INTEL_FRONTBUFFER_PRIMARY(dev_priv->fbc.crtc->pipe);
	else
		fbc_bits = dev_priv->fbc.possible_framebuffer_bits;

	dev_priv->fbc.busy_bits |= (fbc_bits & frontbuffer_bits);

	if (dev_priv->fbc.busy_bits)
938
		__intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
939 940

	mutex_unlock(&dev_priv->fbc.lock);
941 942 943
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
944
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
945
{
P
Paulo Zanoni 已提交
946
	if (!fbc_supported(dev_priv))
947 948
		return;

949 950
	if (origin == ORIGIN_GTT)
		return;
P
Paulo Zanoni 已提交
951

952
	mutex_lock(&dev_priv->fbc.lock);
953 954 955

	dev_priv->fbc.busy_bits &= ~frontbuffer_bits;

956
	if (!dev_priv->fbc.busy_bits && dev_priv->fbc.enabled) {
957 958 959 960 961 962
		if (origin != ORIGIN_FLIP && dev_priv->fbc.active) {
			intel_fbc_recompress(dev_priv);
		} else {
			__intel_fbc_deactivate(dev_priv);
			__intel_fbc_update(dev_priv->fbc.crtc);
		}
963
	}
P
Paulo Zanoni 已提交
964 965

	mutex_unlock(&dev_priv->fbc.lock);
966 967
}

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
 *
 * This function checks if it's possible to enable FBC on the following CRTC,
 * then enables it. Notice that it doesn't activate FBC.
 */
void intel_fbc_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&dev_priv->fbc.lock);

	if (dev_priv->fbc.enabled) {
		WARN_ON(dev_priv->fbc.crtc == crtc);
		goto out;
	}

	WARN_ON(dev_priv->fbc.active);
	WARN_ON(dev_priv->fbc.crtc != NULL);

	if (intel_vgpu_active(dev_priv->dev)) {
		set_no_fbc_reason(dev_priv, "VGPU is active");
		goto out;
	}

	if (i915.enable_fbc < 0) {
		set_no_fbc_reason(dev_priv, "disabled per chip default");
		goto out;
	}

	if (!i915.enable_fbc) {
		set_no_fbc_reason(dev_priv, "disabled per module param");
		goto out;
	}

	if (!crtc_can_fbc(crtc)) {
		set_no_fbc_reason(dev_priv, "no enabled pipes can have FBC");
		goto out;
	}

1012 1013 1014 1015 1016
	if (intel_fbc_alloc_cfb(crtc)) {
		set_no_fbc_reason(dev_priv, "not enough stolen memory");
		goto out;
	}

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
	dev_priv->fbc.no_fbc_reason = "FBC enabled but not active yet\n";

	dev_priv->fbc.enabled = true;
	dev_priv->fbc.crtc = crtc;
out:
	mutex_unlock(&dev_priv->fbc.lock);
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_crtc *crtc = dev_priv->fbc.crtc;

	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));
	WARN_ON(!dev_priv->fbc.enabled);
	WARN_ON(dev_priv->fbc.active);
	assert_pipe_disabled(dev_priv, crtc->pipe);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1044 1045
	__intel_fbc_cleanup_cfb(dev_priv);

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	dev_priv->fbc.enabled = false;
	dev_priv->fbc.crtc = NULL;
}

/**
 * intel_fbc_disable_crtc - disable FBC if it's associated with crtc
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
void intel_fbc_disable_crtc(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.crtc == crtc) {
		WARN_ON(!dev_priv->fbc.enabled);
		WARN_ON(dev_priv->fbc.active);
		__intel_fbc_disable(dev_priv);
	}
	mutex_unlock(&dev_priv->fbc.lock);
}

/**
 * intel_fbc_disable - globally disable FBC
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
void intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.enabled)
		__intel_fbc_disable(dev_priv);
	mutex_unlock(&dev_priv->fbc.lock);
}

R
Rodrigo Vivi 已提交
1089 1090 1091 1092 1093 1094
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1095 1096
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1097 1098
	enum pipe pipe;

1099
	INIT_WORK(&dev_priv->fbc.work.work, intel_fbc_work_fn);
P
Paulo Zanoni 已提交
1100
	mutex_init(&dev_priv->fbc.lock);
1101
	dev_priv->fbc.enabled = false;
1102
	dev_priv->fbc.active = false;
1103
	dev_priv->fbc.work.scheduled = false;
P
Paulo Zanoni 已提交
1104

1105
	if (!HAS_FBC(dev_priv)) {
1106
		dev_priv->fbc.no_fbc_reason = "unsupported by this chipset";
1107 1108 1109
		return;
	}

1110 1111 1112 1113
	for_each_pipe(dev_priv, pipe) {
		dev_priv->fbc.possible_framebuffer_bits |=
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1114
		if (fbc_on_pipe_a_only(dev_priv))
1115 1116 1117
			break;
	}

1118
	if (INTEL_INFO(dev_priv)->gen >= 7) {
1119 1120 1121
		dev_priv->fbc.is_active = ilk_fbc_is_active;
		dev_priv->fbc.activate = gen7_fbc_activate;
		dev_priv->fbc.deactivate = ilk_fbc_deactivate;
1122
	} else if (INTEL_INFO(dev_priv)->gen >= 5) {
1123 1124 1125
		dev_priv->fbc.is_active = ilk_fbc_is_active;
		dev_priv->fbc.activate = ilk_fbc_activate;
		dev_priv->fbc.deactivate = ilk_fbc_deactivate;
1126
	} else if (IS_GM45(dev_priv)) {
1127 1128 1129
		dev_priv->fbc.is_active = g4x_fbc_is_active;
		dev_priv->fbc.activate = g4x_fbc_activate;
		dev_priv->fbc.deactivate = g4x_fbc_deactivate;
1130
	} else {
1131 1132 1133
		dev_priv->fbc.is_active = i8xx_fbc_is_active;
		dev_priv->fbc.activate = i8xx_fbc_activate;
		dev_priv->fbc.deactivate = i8xx_fbc_deactivate;
1134 1135 1136 1137 1138

		/* This value was pulled out of someone's hat */
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
	}

1139
	/* We still don't have any sort of hardware state readout for FBC, so
1140 1141 1142 1143
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
	if (dev_priv->fbc.is_active(dev_priv))
		dev_priv->fbc.deactivate(dev_priv);
1144
}