intel_fbc.c 32.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return dev_priv->fbc.activate != NULL;
P
Paulo Zanoni 已提交
47 48
}

49 50 51 52 53
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
	return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
}

54 55 56 57 58
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen < 4;
}

59 60 61 62 63 64 65 66 67 68 69 70 71
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
static void intel_fbc_get_plane_source_size(struct intel_crtc *crtc,
					    int *width, int *height)
{
	struct intel_plane_state *plane_state =
			to_intel_plane_state(crtc->base.primary->state);
	int w, h;

	if (intel_rotation_90_or_270(plane_state->base.rotation)) {
		w = drm_rect_height(&plane_state->src) >> 16;
		h = drm_rect_width(&plane_state->src) >> 16;
	} else {
		w = drm_rect_width(&plane_state->src) >> 16;
		h = drm_rect_height(&plane_state->src) >> 16;
	}

	if (width)
		*width = w;
	if (height)
		*height = h;
}

static int intel_fbc_calculate_cfb_size(struct intel_crtc *crtc,
					struct drm_framebuffer *fb)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	int lines;

	intel_fbc_get_plane_source_size(crtc, NULL, &lines);
	if (INTEL_INFO(dev_priv)->gen >= 7)
		lines = min(lines, 2048);

	/* Hardware needs the full buffer stride, not just the active area. */
	return lines * fb->pitches[0];
}

112
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
113 114 115
{
	u32 fbc_ctl;

116
	dev_priv->fbc.active = false;
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

133
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
134
{
135
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
136 137 138 139
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

140
	dev_priv->fbc.active = true;
141

142
	/* Note: fbc.threshold == 1 for i8xx */
143 144 145
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
146 147

	/* FBC_CTL wants 32B or 64B units */
148
	if (IS_GEN2(dev_priv))
149 150 151 152 153 154
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
155
		I915_WRITE(FBC_TAG(i), 0);
156

157
	if (IS_GEN4(dev_priv)) {
158 159 160 161
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
162
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
163
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
164
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
165 166 167 168 169 170
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
171
	if (IS_I945GM(dev_priv))
172 173
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
174
	fbc_ctl |= params->fb.fence_reg;
175 176 177
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

178
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
179 180 181 182
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

183
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
184
{
185
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
186 187
	u32 dpfc_ctl;

188
	dev_priv->fbc.active = true;
189

190 191
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
192 193 194
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
195
	dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
196

197
	I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
198 199 200 201 202

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

203
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
204 205 206
{
	u32 dpfc_ctl;

207
	dev_priv->fbc.active = false;
208 209 210 211 212 213 214 215 216

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

217
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
218 219 220 221
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

222 223
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
224
{
225 226
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
227 228
}

229
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
230
{
231
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
232
	u32 dpfc_ctl;
233
	int threshold = dev_priv->fbc.threshold;
234

235
	dev_priv->fbc.active = true;
236

237 238
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
239
		threshold++;
240

241
	switch (threshold) {
242 243 244 245 246 247 248 249 250 251 252 253
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
254
	if (IS_GEN5(dev_priv))
255
		dpfc_ctl |= params->fb.fence_reg;
256

257 258
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
259 260 261
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

262
	if (IS_GEN6(dev_priv)) {
263
		I915_WRITE(SNB_DPFC_CTL_SA,
264 265
			   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
266 267
	}

268
	intel_fbc_recompress(dev_priv);
269 270
}

271
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
272 273 274
{
	u32 dpfc_ctl;

275
	dev_priv->fbc.active = false;
276 277 278 279 280 281 282 283 284

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

285
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

290
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
291
{
292
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
293
	u32 dpfc_ctl;
294
	int threshold = dev_priv->fbc.threshold;
295

296
	dev_priv->fbc.active = true;
297

298
	dpfc_ctl = 0;
299
	if (IS_IVYBRIDGE(dev_priv))
300
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
301

302
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
303
		threshold++;
304

305
	switch (threshold) {
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

323
	if (IS_IVYBRIDGE(dev_priv)) {
324 325 326 327
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
328
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
329
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
330 331
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
332 333 334
			   HSW_FBCQ_DIS);
	}

335 336
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

337
	I915_WRITE(SNB_DPFC_CTL_SA,
338 339
		   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
340

341
	intel_fbc_recompress(dev_priv);
342 343
}

R
Rodrigo Vivi 已提交
344
/**
345
 * intel_fbc_is_active - Is FBC active?
346
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
347 348 349 350 351
 *
 * This function is used to verify the current state of FBC.
 * FIXME: This should be tracked in the plane config eventually
 *        instead of queried at runtime for most callers.
 */
352
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
353
{
354
	return dev_priv->fbc.active;
355 356 357 358
}

static void intel_fbc_work_fn(struct work_struct *__work)
{
359 360
	struct drm_i915_private *dev_priv =
		container_of(__work, struct drm_i915_private, fbc.work.work);
361 362 363
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
	struct intel_crtc *crtc = fbc->crtc;
364 365 366 367 368 369
	struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];

	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));

370
		mutex_lock(&fbc->lock);
371
		work->scheduled = false;
372
		mutex_unlock(&fbc->lock);
373 374
		return;
	}
375 376 377 378 379 380 381 382 383

retry:
	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
384 385 386 387 388
	 *
	 * It is also worth mentioning that since work->scheduled_vblank can be
	 * updated multiple times by the other threads, hitting the timeout is
	 * not an error condition. We'll just end up hitting the "goto retry"
	 * case below.
389
	 */
390 391 392
	wait_event_timeout(vblank->queue,
		drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
		msecs_to_jiffies(50));
393

394
	mutex_lock(&fbc->lock);
395

396 397 398 399 400
	/* Were we cancelled? */
	if (!work->scheduled)
		goto out;

	/* Were we delayed again while this function was sleeping? */
401
	if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
402
		mutex_unlock(&fbc->lock);
403
		goto retry;
404 405
	}

406
	if (crtc->base.primary->fb == work->fb)
407
		fbc->activate(dev_priv);
408 409 410 411

	work->scheduled = false;

out:
412
	mutex_unlock(&fbc->lock);
413
	drm_crtc_vblank_put(&crtc->base);
414 415 416 417
}

static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv)
{
418 419 420 421
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
	fbc->work.scheduled = false;
422 423
}

424
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
425
{
426
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
427 428
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
429

430
	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
431

432 433 434 435 436 437
	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));
		return;
	}

438 439 440 441
	/* It is useless to call intel_fbc_cancel_work() in this function since
	 * we're not releasing fbc.lock, so it won't have an opportunity to grab
	 * it to discover that it was cancelled. So we just update the expected
	 * jiffy count. */
442
	work->fb = crtc->base.primary->fb;
443
	work->scheduled = true;
444 445
	work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
	drm_crtc_vblank_put(&crtc->base);
446

447
	schedule_work(&work->work);
448 449
}

450
static void __intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
451
{
452 453 454
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
455 456 457

	intel_fbc_cancel_work(dev_priv);

458 459
	if (fbc->active)
		fbc->deactivate(dev_priv);
460 461
}

P
Paulo Zanoni 已提交
462
/*
463
 * intel_fbc_deactivate - deactivate FBC if it's associated with crtc
P
Paulo Zanoni 已提交
464 465
 * @crtc: the CRTC
 *
466
 * This function deactivates FBC if it's associated with the provided CRTC.
P
Paulo Zanoni 已提交
467
 */
468
void intel_fbc_deactivate(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
469
{
470
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
471
	struct intel_fbc *fbc = &dev_priv->fbc;
472

P
Paulo Zanoni 已提交
473
	if (!fbc_supported(dev_priv))
474 475
		return;

476 477
	mutex_lock(&fbc->lock);
	if (fbc->crtc == crtc)
478
		__intel_fbc_deactivate(dev_priv);
479
	mutex_unlock(&fbc->lock);
480 481
}

482
static void set_no_fbc_reason(struct drm_i915_private *dev_priv,
483
			      const char *reason)
484
{
485 486 487
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (fbc->no_fbc_reason == reason)
488
		return;
489

490
	fbc->no_fbc_reason = reason;
491
	DRM_DEBUG_KMS("Disabling FBC: %s\n", reason);
492 493
}

494
static bool crtc_can_fbc(struct intel_crtc *crtc)
495 496 497 498 499 500
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
		return false;

501 502 503
	if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
		return false;

504 505 506
	return true;
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
static bool multiple_pipes_ok(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;
	int n_pipes = 0;
	struct drm_crtc *crtc;

	if (INTEL_INFO(dev_priv)->gen > 4)
		return true;

	for_each_pipe(dev_priv, pipe) {
		crtc = dev_priv->pipe_to_crtc_mapping[pipe];

		if (intel_crtc_active(crtc) &&
		    to_intel_plane_state(crtc->primary->state)->visible)
			n_pipes++;
	}

	return (n_pipes < 2);
}

527
static int find_compression_threshold(struct drm_i915_private *dev_priv,
528 529 530 531 532 533
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;
534 535 536 537 538 539
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
540 541
	if (IS_BROADWELL(dev_priv) ||
	    IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
542 543 544
		end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
	else
		end = dev_priv->gtt.stolen_usable_size;
545 546 547 548 549 550 551 552 553

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
554 555
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
556 557 558 559 560 561 562 563 564
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

565 566
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
567
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
568 569 570 571 572 573 574 575 576
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

577
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
578
{
579
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
580
	struct intel_fbc *fbc = &dev_priv->fbc;
581
	struct drm_framebuffer *fb = crtc->base.primary->state->fb;
582
	struct drm_mm_node *uninitialized_var(compressed_llb);
583 584
	int size, fb_cpp, ret;

585
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
586 587 588

	size = intel_fbc_calculate_cfb_size(crtc, fb);
	fb_cpp = drm_format_plane_cpp(fb->pixel_format, 0);
589

590
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
591 592 593 594 595 596 597 598
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

599
	fbc->threshold = ret;
600 601

	if (INTEL_INFO(dev_priv)->gen >= 5)
602
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
603
	else if (IS_GM45(dev_priv)) {
604
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
605 606 607 608 609 610 611 612 613 614
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

615
		fbc->compressed_llb = compressed_llb;
616 617

		I915_WRITE(FBC_CFB_BASE,
618
			   dev_priv->mm.stolen_base + fbc->compressed_fb.start);
619 620 621 622
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

623
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
624
		      fbc->compressed_fb.size, fbc->threshold);
625 626 627 628 629

	return 0;

err_fb:
	kfree(compressed_llb);
630
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
631 632 633 634 635
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

636
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
637
{
638 639 640 641 642 643 644 645
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
646 647 648
	}
}

649
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
650
{
651 652
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
653
	if (!fbc_supported(dev_priv))
654 655
		return;

656
	mutex_lock(&fbc->lock);
657
	__intel_fbc_cleanup_cfb(dev_priv);
658
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
659 660
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static bool pixel_format_is_valid(struct drm_framebuffer *fb)
{
	struct drm_device *dev = fb->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (fb->pixel_format) {
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
		if (IS_GEN2(dev))
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

705 706 707 708 709 710 711
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
712 713
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
714
	unsigned int effective_w, effective_h, max_w, max_h;
715 716 717 718 719 720 721 722 723 724 725 726

	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
		max_w = 4096;
		max_h = 4096;
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

727 728 729 730 731
	intel_fbc_get_plane_source_size(crtc, &effective_w, &effective_h);
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
732 733
}

734
static bool intel_fbc_can_activate(struct intel_crtc *crtc)
735
{
736
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
737
	struct intel_fbc *fbc = &dev_priv->fbc;
738
	struct drm_plane *primary;
739
	struct drm_framebuffer *fb;
740
	struct intel_plane_state *plane_state;
741 742 743
	struct drm_i915_gem_object *obj;
	const struct drm_display_mode *adjusted_mode;

744 745 746
	if (!intel_crtc_active(&crtc->base)) {
		set_no_fbc_reason(dev_priv, "CRTC not active");
		return false;
747
	}
748

749 750
	primary = crtc->base.primary;
	fb = primary->fb;
751
	obj = intel_fb_obj(fb);
752
	adjusted_mode = &crtc->config->base.adjusted_mode;
753 754 755 756 757 758
	plane_state = to_intel_plane_state(primary->state);

	if (!plane_state->visible) {
		set_no_fbc_reason(dev_priv, "primary plane not visible");
		return false;
	}
759 760 761

	if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
	    (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
762
		set_no_fbc_reason(dev_priv, "incompatible mode");
763
		return false;
764 765
	}

766
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
767
		set_no_fbc_reason(dev_priv, "mode too large for compression");
768
		return false;
769
	}
770

771 772 773 774 775
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
776
		set_no_fbc_reason(dev_priv, "framebuffer not tiled or fenced");
777
		return false;
778
	}
779
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
780
	    plane_state->base.rotation != BIT(DRM_ROTATE_0)) {
781
		set_no_fbc_reason(dev_priv, "rotation unsupported");
782
		return false;
783 784
	}

785
	if (!stride_is_valid(dev_priv, fb->pitches[0])) {
786
		set_no_fbc_reason(dev_priv, "framebuffer stride not supported");
787
		return false;
788 789
	}

790
	if (!pixel_format_is_valid(fb)) {
791
		set_no_fbc_reason(dev_priv, "pixel format is invalid");
792
		return false;
793 794
	}

795 796
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
797
	    ilk_pipe_pixel_rate(crtc->config) >=
798
	    dev_priv->cdclk_freq * 95 / 100) {
799
		set_no_fbc_reason(dev_priv, "pixel rate is too big");
800
		return false;
801 802
	}

803 804 805 806 807 808 809 810 811 812 813
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
	if (intel_fbc_calculate_cfb_size(crtc, fb) >
814
	    fbc->compressed_fb.size * fbc->threshold) {
815
		set_no_fbc_reason(dev_priv, "CFB requirements changed");
816 817 818 819 820 821
		return false;
	}

	return true;
}

822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
static bool intel_fbc_can_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (intel_vgpu_active(dev_priv->dev)) {
		set_no_fbc_reason(dev_priv, "VGPU is active");
		return false;
	}

	if (i915.enable_fbc < 0) {
		set_no_fbc_reason(dev_priv, "disabled per chip default");
		return false;
	}

	if (!i915.enable_fbc) {
		set_no_fbc_reason(dev_priv, "disabled per module param");
		return false;
	}

	if (!crtc_can_fbc(crtc)) {
		set_no_fbc_reason(dev_priv, "no enabled pipes can have FBC");
		return false;
	}

	return true;
}

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

	params->crtc.pipe = crtc->pipe;
	params->crtc.plane = crtc->plane;
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);

	params->fb.id = fb->base.id;
	params->fb.pixel_format = fb->pixel_format;
	params->fb.stride = fb->pitches[0];
	params->fb.fence_reg = obj->fence_reg;

	params->cfb_size = intel_fbc_calculate_cfb_size(crtc, fb);

	/* FIXME: We lack the proper locking here, so only run this on the
	 * platforms that need. */
	if (dev_priv->fbc.activate == ilk_fbc_activate)
		params->fb.ggtt_offset = i915_gem_obj_ggtt_offset(obj);
}

static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
				       struct intel_fbc_reg_params *params2)
{
	/* We can use this since intel_fbc_get_reg_params() does a memset. */
	return memcmp(params1, params2, sizeof(*params1)) == 0;
}

885 886 887 888 889 890 891 892 893 894
/**
 * __intel_fbc_update - activate/deactivate FBC as needed, unlocked
 * @crtc: the CRTC that triggered the update
 *
 * This function completely reevaluates the status of FBC, then activates,
 * deactivates or maintains it on the same state.
 */
static void __intel_fbc_update(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
895
	struct intel_fbc *fbc = &dev_priv->fbc;
896
	struct intel_fbc_reg_params old_params;
897

898
	WARN_ON(!mutex_is_locked(&fbc->lock));
899 900 901

	if (!multiple_pipes_ok(dev_priv)) {
		set_no_fbc_reason(dev_priv, "more than one pipe active");
902 903 904
		goto out_disable;
	}

905
	if (!fbc->enabled || fbc->crtc != crtc)
906 907 908 909 910
		return;

	if (!intel_fbc_can_activate(crtc))
		goto out_disable;

911 912
	old_params = fbc->params;
	intel_fbc_get_reg_params(crtc, &fbc->params);
913

914 915 916 917 918
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
919 920
	if (fbc->active &&
	    intel_fbc_reg_params_equal(&old_params, &fbc->params))
921 922
		return;

923
	if (intel_fbc_is_active(dev_priv)) {
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
		/* We update FBC along two paths, after changing fb/crtc
		 * configuration (modeswitching) and after page-flipping
		 * finishes. For the latter, we know that not only did
		 * we disable the FBC at the start of the page-flip
		 * sequence, but also more than one vblank has passed.
		 *
		 * For the former case of modeswitching, it is possible
		 * to switch between two FBC valid configurations
		 * instantaneously so we do need to disable the FBC
		 * before we can modify its control registers. We also
		 * have to wait for the next vblank for that to take
		 * effect. However, since we delay enabling FBC we can
		 * assume that a vblank has passed since disabling and
		 * that we can safely alter the registers in the deferred
		 * callback.
		 *
		 * In the scenario that we go from a valid to invalid
		 * and then back to valid FBC configuration we have
		 * no strict enforcement that a vblank occurred since
		 * disabling the FBC. However, along all current pipe
		 * disabling paths we do need to wait for a vblank at
		 * some point. And we wait before enabling FBC anyway.
		 */
947 948
		DRM_DEBUG_KMS("deactivating FBC for update\n");
		__intel_fbc_deactivate(dev_priv);
949 950
	}

951
	intel_fbc_schedule_activation(crtc);
952
	fbc->no_fbc_reason = "FBC enabled (not necessarily active)";
953 954 955 956
	return;

out_disable:
	/* Multiple disables should be harmless */
957
	if (intel_fbc_is_active(dev_priv)) {
958 959
		DRM_DEBUG_KMS("unsupported config, deactivating FBC\n");
		__intel_fbc_deactivate(dev_priv);
960
	}
P
Paulo Zanoni 已提交
961 962 963
}

/*
964
 * intel_fbc_update - activate/deactivate FBC as needed
965
 * @crtc: the CRTC that triggered the update
P
Paulo Zanoni 已提交
966
 *
967
 * This function reevaluates the overall state and activates or deactivates FBC.
P
Paulo Zanoni 已提交
968
 */
969
void intel_fbc_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
970
{
971
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
972
	struct intel_fbc *fbc = &dev_priv->fbc;
973

P
Paulo Zanoni 已提交
974
	if (!fbc_supported(dev_priv))
975 976
		return;

977
	mutex_lock(&fbc->lock);
978
	__intel_fbc_update(crtc);
979
	mutex_unlock(&fbc->lock);
980 981
}

982 983 984 985
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
986
	struct intel_fbc *fbc = &dev_priv->fbc;
987 988
	unsigned int fbc_bits;

P
Paulo Zanoni 已提交
989
	if (!fbc_supported(dev_priv))
990 991
		return;

992 993 994
	if (origin == ORIGIN_GTT)
		return;

995
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
996

997 998
	if (fbc->enabled)
		fbc_bits = INTEL_FRONTBUFFER_PRIMARY(fbc->crtc->pipe);
999
	else
1000
		fbc_bits = fbc->possible_framebuffer_bits;
1001

1002
	fbc->busy_bits |= (fbc_bits & frontbuffer_bits);
1003

1004
	if (fbc->busy_bits)
1005
		__intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
1006

1007
	mutex_unlock(&fbc->lock);
1008 1009 1010
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
1011
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
1012
{
1013 1014
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
1015
	if (!fbc_supported(dev_priv))
1016 1017
		return;

1018 1019
	if (origin == ORIGIN_GTT)
		return;
P
Paulo Zanoni 已提交
1020

1021
	mutex_lock(&fbc->lock);
1022

1023
	fbc->busy_bits &= ~frontbuffer_bits;
1024

1025 1026
	if (!fbc->busy_bits && fbc->enabled) {
		if (origin != ORIGIN_FLIP && fbc->active) {
1027 1028 1029
			intel_fbc_recompress(dev_priv);
		} else {
			__intel_fbc_deactivate(dev_priv);
1030
			__intel_fbc_update(fbc->crtc);
1031
		}
1032
	}
P
Paulo Zanoni 已提交
1033

1034
	mutex_unlock(&fbc->lock);
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
 *
 * This function checks if it's possible to enable FBC on the following CRTC,
 * then enables it. Notice that it doesn't activate FBC.
 */
void intel_fbc_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1047
	struct intel_fbc *fbc = &dev_priv->fbc;
1048 1049 1050 1051

	if (!fbc_supported(dev_priv))
		return;

1052
	mutex_lock(&fbc->lock);
1053

1054 1055
	if (fbc->enabled) {
		WARN_ON(fbc->crtc == crtc);
1056 1057 1058
		goto out;
	}

1059 1060
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1061

1062
	if (!intel_fbc_can_enable(crtc))
1063 1064
		goto out;

1065 1066 1067 1068 1069
	if (intel_fbc_alloc_cfb(crtc)) {
		set_no_fbc_reason(dev_priv, "not enough stolen memory");
		goto out;
	}

1070
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1071
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1072

1073 1074
	fbc->enabled = true;
	fbc->crtc = crtc;
1075
out:
1076
	mutex_unlock(&fbc->lock);
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
1088 1089
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;
1090

1091 1092 1093
	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);
1094 1095 1096 1097
	assert_pipe_disabled(dev_priv, crtc->pipe);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1098 1099
	__intel_fbc_cleanup_cfb(dev_priv);

1100 1101
	fbc->enabled = false;
	fbc->crtc = NULL;
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
}

/**
 * intel_fbc_disable_crtc - disable FBC if it's associated with crtc
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
void intel_fbc_disable_crtc(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1113
	struct intel_fbc *fbc = &dev_priv->fbc;
1114 1115 1116 1117

	if (!fbc_supported(dev_priv))
		return;

1118 1119 1120 1121
	mutex_lock(&fbc->lock);
	if (fbc->crtc == crtc) {
		WARN_ON(!fbc->enabled);
		WARN_ON(fbc->active);
1122 1123
		__intel_fbc_disable(dev_priv);
	}
1124
	mutex_unlock(&fbc->lock);
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
}

/**
 * intel_fbc_disable - globally disable FBC
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
void intel_fbc_disable(struct drm_i915_private *dev_priv)
{
1135 1136
	struct intel_fbc *fbc = &dev_priv->fbc;

1137 1138 1139
	if (!fbc_supported(dev_priv))
		return;

1140 1141
	mutex_lock(&fbc->lock);
	if (fbc->enabled)
1142
		__intel_fbc_disable(dev_priv);
1143
	mutex_unlock(&fbc->lock);
1144 1145
}

R
Rodrigo Vivi 已提交
1146 1147 1148 1149 1150 1151
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1152 1153
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1154
	struct intel_fbc *fbc = &dev_priv->fbc;
1155 1156
	enum pipe pipe;

1157 1158 1159 1160 1161
	INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
1162

1163
	if (!HAS_FBC(dev_priv)) {
1164
		fbc->no_fbc_reason = "unsupported by this chipset";
1165 1166 1167
		return;
	}

1168
	for_each_pipe(dev_priv, pipe) {
1169
		fbc->possible_framebuffer_bits |=
1170 1171
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1172
		if (fbc_on_pipe_a_only(dev_priv))
1173 1174 1175
			break;
	}

1176
	if (INTEL_INFO(dev_priv)->gen >= 7) {
1177 1178 1179
		fbc->is_active = ilk_fbc_is_active;
		fbc->activate = gen7_fbc_activate;
		fbc->deactivate = ilk_fbc_deactivate;
1180
	} else if (INTEL_INFO(dev_priv)->gen >= 5) {
1181 1182 1183
		fbc->is_active = ilk_fbc_is_active;
		fbc->activate = ilk_fbc_activate;
		fbc->deactivate = ilk_fbc_deactivate;
1184
	} else if (IS_GM45(dev_priv)) {
1185 1186 1187
		fbc->is_active = g4x_fbc_is_active;
		fbc->activate = g4x_fbc_activate;
		fbc->deactivate = g4x_fbc_deactivate;
1188
	} else {
1189 1190 1191
		fbc->is_active = i8xx_fbc_is_active;
		fbc->activate = i8xx_fbc_activate;
		fbc->deactivate = i8xx_fbc_deactivate;
1192 1193 1194 1195 1196

		/* This value was pulled out of someone's hat */
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
	}

1197
	/* We still don't have any sort of hardware state readout for FBC, so
1198 1199
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1200 1201
	if (fbc->is_active(dev_priv))
		fbc->deactivate(dev_priv);
1202
}