intel_fbc.c 32.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return dev_priv->fbc.activate != NULL;
P
Paulo Zanoni 已提交
47 48
}

49 50 51 52 53
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
	return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
}

54 55 56 57 58
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen < 4;
}

59 60 61 62 63 64 65 66 67 68 69 70 71
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
static void intel_fbc_get_plane_source_size(struct intel_crtc *crtc,
					    int *width, int *height)
{
	struct intel_plane_state *plane_state =
			to_intel_plane_state(crtc->base.primary->state);
	int w, h;

	if (intel_rotation_90_or_270(plane_state->base.rotation)) {
		w = drm_rect_height(&plane_state->src) >> 16;
		h = drm_rect_width(&plane_state->src) >> 16;
	} else {
		w = drm_rect_width(&plane_state->src) >> 16;
		h = drm_rect_height(&plane_state->src) >> 16;
	}

	if (width)
		*width = w;
	if (height)
		*height = h;
}

static int intel_fbc_calculate_cfb_size(struct intel_crtc *crtc,
					struct drm_framebuffer *fb)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	int lines;

	intel_fbc_get_plane_source_size(crtc, NULL, &lines);
	if (INTEL_INFO(dev_priv)->gen >= 7)
		lines = min(lines, 2048);

	/* Hardware needs the full buffer stride, not just the active area. */
	return lines * fb->pitches[0];
}

112
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
113 114 115
{
	u32 fbc_ctl;

116
	dev_priv->fbc.active = false;
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}

132
	DRM_DEBUG_KMS("deactivated FBC\n");
133 134
}

135
static void i8xx_fbc_activate(struct intel_crtc *crtc)
136
{
137 138
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
139 140 141 142 143
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

144
	dev_priv->fbc.active = true;
145

146 147
	/* Note: fbc.threshold == 1 for i8xx */
	cfb_pitch = dev_priv->fbc.uncompressed_size / FBC_LL_SIZE;
148 149 150 151
	if (fb->pitches[0] < cfb_pitch)
		cfb_pitch = fb->pitches[0];

	/* FBC_CTL wants 32B or 64B units */
152
	if (IS_GEN2(dev_priv))
153 154 155 156 157 158
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
159
		I915_WRITE(FBC_TAG(i), 0);
160

161
	if (IS_GEN4(dev_priv)) {
162 163 164 165
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
166
		fbc_ctl2 |= FBC_CTL_PLANE(crtc->plane);
167
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
168
		I915_WRITE(FBC_FENCE_OFF, get_crtc_fence_y_offset(crtc));
169 170 171 172 173 174
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
175
	if (IS_I945GM(dev_priv))
176 177 178 179 180
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
	fbc_ctl |= obj->fence_reg;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

181
	DRM_DEBUG_KMS("activated FBC, pitch %d, yoff %d, plane %c\n",
182
		      cfb_pitch, crtc->base.y, plane_name(crtc->plane));
183 184
}

185
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
186 187 188 189
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

190
static void g4x_fbc_activate(struct intel_crtc *crtc)
191
{
192 193
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
194 195 196
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;

197
	dev_priv->fbc.active = true;
198

199
	dpfc_ctl = DPFC_CTL_PLANE(crtc->plane) | DPFC_SR_EN;
200 201 202 203 204 205
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
	dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;

206
	I915_WRITE(DPFC_FENCE_YOFF, get_crtc_fence_y_offset(crtc));
207 208 209 210

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

211
	DRM_DEBUG_KMS("activated fbc on plane %c\n", plane_name(crtc->plane));
212 213
}

214
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
215 216 217
{
	u32 dpfc_ctl;

218
	dev_priv->fbc.active = false;
219 220 221 222 223 224 225

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);

226
		DRM_DEBUG_KMS("deactivated FBC\n");
227 228 229
	}
}

230
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
231 232 233 234
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

235 236
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
237
{
238 239
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
240 241
}

242
static void ilk_fbc_activate(struct intel_crtc *crtc)
243
{
244 245
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
246 247
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;
248
	int threshold = dev_priv->fbc.threshold;
249
	unsigned int y_offset;
250

251
	dev_priv->fbc.active = true;
252

253
	dpfc_ctl = DPFC_CTL_PLANE(crtc->plane);
254
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
255
		threshold++;
256

257
	switch (threshold) {
258 259 260 261 262 263 264 265 266 267 268 269
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
270
	if (IS_GEN5(dev_priv))
271 272
		dpfc_ctl |= obj->fence_reg;

273 274
	y_offset = get_crtc_fence_y_offset(crtc);
	I915_WRITE(ILK_DPFC_FENCE_YOFF, y_offset);
275 276 277 278
	I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

279
	if (IS_GEN6(dev_priv)) {
280 281
		I915_WRITE(SNB_DPFC_CTL_SA,
			   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
282
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, y_offset);
283 284
	}

285
	intel_fbc_recompress(dev_priv);
286

287
	DRM_DEBUG_KMS("activated fbc on plane %c\n", plane_name(crtc->plane));
288 289
}

290
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
291 292 293
{
	u32 dpfc_ctl;

294
	dev_priv->fbc.active = false;
295 296 297 298 299 300 301

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);

302
		DRM_DEBUG_KMS("deactivated FBC\n");
303 304 305
	}
}

306
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
307 308 309 310
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

311
static void gen7_fbc_activate(struct intel_crtc *crtc)
312
{
313 314
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
315 316
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;
317
	int threshold = dev_priv->fbc.threshold;
318

319
	dev_priv->fbc.active = true;
320

321
	dpfc_ctl = 0;
322
	if (IS_IVYBRIDGE(dev_priv))
323
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(crtc->plane);
324

325
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
326
		threshold++;
327

328
	switch (threshold) {
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

346
	if (IS_IVYBRIDGE(dev_priv)) {
347 348 349 350
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
351
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
352
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
353 354
		I915_WRITE(CHICKEN_PIPESL_1(crtc->pipe),
			   I915_READ(CHICKEN_PIPESL_1(crtc->pipe)) |
355 356 357
			   HSW_FBCQ_DIS);
	}

358 359
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

360 361
	I915_WRITE(SNB_DPFC_CTL_SA,
		   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
362
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, get_crtc_fence_y_offset(crtc));
363

364
	intel_fbc_recompress(dev_priv);
365

366
	DRM_DEBUG_KMS("activated fbc on plane %c\n", plane_name(crtc->plane));
367 368
}

R
Rodrigo Vivi 已提交
369
/**
370
 * intel_fbc_is_active - Is FBC active?
371
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
372 373 374 375 376
 *
 * This function is used to verify the current state of FBC.
 * FIXME: This should be tracked in the plane config eventually
 *        instead of queried at runtime for most callers.
 */
377
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
378
{
379
	return dev_priv->fbc.active;
380 381
}

382
static void intel_fbc_activate(const struct drm_framebuffer *fb)
383
{
384 385
	struct drm_i915_private *dev_priv = fb->dev->dev_private;
	struct intel_crtc *crtc = dev_priv->fbc.crtc;
386

387
	dev_priv->fbc.activate(crtc);
388 389 390 391 392

	dev_priv->fbc.fb_id = fb->base.id;
	dev_priv->fbc.y = crtc->base.y;
}

393 394 395 396 397
static void intel_fbc_work_fn(struct work_struct *__work)
{
	struct intel_fbc_work *work =
		container_of(to_delayed_work(__work),
			     struct intel_fbc_work, work);
398 399
	struct drm_i915_private *dev_priv = work->fb->dev->dev_private;
	struct drm_framebuffer *crtc_fb = dev_priv->fbc.crtc->base.primary->fb;
400

P
Paulo Zanoni 已提交
401
	mutex_lock(&dev_priv->fbc.lock);
402 403 404 405
	if (work == dev_priv->fbc.fbc_work) {
		/* Double check that we haven't switched fb without cancelling
		 * the prior work.
		 */
406
		if (crtc_fb == work->fb)
407
			intel_fbc_activate(work->fb);
408 409 410

		dev_priv->fbc.fbc_work = NULL;
	}
P
Paulo Zanoni 已提交
411
	mutex_unlock(&dev_priv->fbc.lock);
412 413 414 415 416 417

	kfree(work);
}

static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv)
{
P
Paulo Zanoni 已提交
418 419
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
	if (dev_priv->fbc.fbc_work == NULL)
		return;

	/* Synchronisation is provided by struct_mutex and checking of
	 * dev_priv->fbc.fbc_work, so we can perform the cancellation
	 * entirely asynchronously.
	 */
	if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
		/* tasklet was killed before being run, clean up */
		kfree(dev_priv->fbc.fbc_work);

	/* Mark the work as no longer wanted so that if it does
	 * wake-up (because the work was already running and waiting
	 * for our mutex), it will discover that is no longer
	 * necessary to run.
	 */
	dev_priv->fbc.fbc_work = NULL;
}

439
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
440 441
{
	struct intel_fbc_work *work;
442
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
443

P
Paulo Zanoni 已提交
444 445
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

446 447 448 449 450
	intel_fbc_cancel_work(dev_priv);

	work = kzalloc(sizeof(*work), GFP_KERNEL);
	if (work == NULL) {
		DRM_ERROR("Failed to allocate FBC work structure\n");
451
		intel_fbc_activate(crtc->base.primary->fb);
452 453 454
		return;
	}

455
	work->fb = crtc->base.primary->fb;
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
	INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);

	dev_priv->fbc.fbc_work = work;

	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * A more complicated solution would involve tracking vblanks
	 * following the termination of the page-flipping sequence
	 * and indeed performing the enable as a co-routine and not
	 * waiting synchronously upon the vblank.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
	 */
	schedule_delayed_work(&work->work, msecs_to_jiffies(50));
}

476
static void __intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
477 478 479 480 481
{
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

	intel_fbc_cancel_work(dev_priv);

482 483
	if (dev_priv->fbc.active)
		dev_priv->fbc.deactivate(dev_priv);
484 485
}

P
Paulo Zanoni 已提交
486
/*
487
 * intel_fbc_deactivate - deactivate FBC if it's associated with crtc
P
Paulo Zanoni 已提交
488 489
 * @crtc: the CRTC
 *
490
 * This function deactivates FBC if it's associated with the provided CRTC.
P
Paulo Zanoni 已提交
491
 */
492
void intel_fbc_deactivate(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
493
{
494
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
495

P
Paulo Zanoni 已提交
496
	if (!fbc_supported(dev_priv))
497 498
		return;

P
Paulo Zanoni 已提交
499 500
	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.crtc == crtc)
501
		__intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
502
	mutex_unlock(&dev_priv->fbc.lock);
503 504
}

505
static void set_no_fbc_reason(struct drm_i915_private *dev_priv,
506
			      const char *reason)
507 508
{
	if (dev_priv->fbc.no_fbc_reason == reason)
509
		return;
510 511

	dev_priv->fbc.no_fbc_reason = reason;
512
	DRM_DEBUG_KMS("Disabling FBC: %s\n", reason);
513 514
}

515
static bool crtc_can_fbc(struct intel_crtc *crtc)
516 517 518 519 520 521
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
		return false;

522 523 524
	if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
		return false;

525 526 527 528 529
	return true;
}

static bool crtc_is_valid(struct intel_crtc *crtc)
{
530 531 532 533 534 535 536 537 538
	if (!intel_crtc_active(&crtc->base))
		return false;

	if (!to_intel_plane_state(crtc->base.primary->state)->visible)
		return false;

	return true;
}

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
static bool multiple_pipes_ok(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;
	int n_pipes = 0;
	struct drm_crtc *crtc;

	if (INTEL_INFO(dev_priv)->gen > 4)
		return true;

	for_each_pipe(dev_priv, pipe) {
		crtc = dev_priv->pipe_to_crtc_mapping[pipe];

		if (intel_crtc_active(crtc) &&
		    to_intel_plane_state(crtc->primary->state)->visible)
			n_pipes++;
	}

	return (n_pipes < 2);
}

559
static int find_compression_threshold(struct drm_i915_private *dev_priv,
560 561 562 563 564 565
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;
566 567 568 569 570 571
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
572 573
	if (IS_BROADWELL(dev_priv) ||
	    IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
574 575 576
		end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
	else
		end = dev_priv->gtt.stolen_usable_size;
577 578 579 580 581 582 583 584 585

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
586 587
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
588 589 590 591 592 593 594 595 596
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

597 598
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
599
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
600 601 602 603 604 605 606 607 608
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

609
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
610
{
611 612
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->state->fb;
613
	struct drm_mm_node *uninitialized_var(compressed_llb);
614 615 616 617 618 619
	int size, fb_cpp, ret;

	WARN_ON(drm_mm_node_allocated(&dev_priv->fbc.compressed_fb));

	size = intel_fbc_calculate_cfb_size(crtc, fb);
	fb_cpp = drm_format_plane_cpp(fb->pixel_format, 0);
620

621
	ret = find_compression_threshold(dev_priv, &dev_priv->fbc.compressed_fb,
622 623 624 625 626 627 628 629 630 631 632 633
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

	dev_priv->fbc.threshold = ret;

	if (INTEL_INFO(dev_priv)->gen >= 5)
		I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start);
634
	else if (IS_GM45(dev_priv)) {
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
		I915_WRITE(DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start);
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

		dev_priv->fbc.compressed_llb = compressed_llb;

		I915_WRITE(FBC_CFB_BASE,
			   dev_priv->mm.stolen_base + dev_priv->fbc.compressed_fb.start);
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

	dev_priv->fbc.uncompressed_size = size;

656 657 658
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
		      dev_priv->fbc.compressed_fb.size,
		      dev_priv->fbc.threshold);
659 660 661 662 663 664 665 666 667 668 669

	return 0;

err_fb:
	kfree(compressed_llb);
	i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb);
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

670
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
{
	if (dev_priv->fbc.uncompressed_size == 0)
		return;

	i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb);

	if (dev_priv->fbc.compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv,
					    dev_priv->fbc.compressed_llb);
		kfree(dev_priv->fbc.compressed_llb);
	}

	dev_priv->fbc.uncompressed_size = 0;
}

686
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
687
{
P
Paulo Zanoni 已提交
688
	if (!fbc_supported(dev_priv))
689 690
		return;

P
Paulo Zanoni 已提交
691
	mutex_lock(&dev_priv->fbc.lock);
692
	__intel_fbc_cleanup_cfb(dev_priv);
P
Paulo Zanoni 已提交
693 694 695
	mutex_unlock(&dev_priv->fbc.lock);
}

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static bool pixel_format_is_valid(struct drm_framebuffer *fb)
{
	struct drm_device *dev = fb->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (fb->pixel_format) {
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
		if (IS_GEN2(dev))
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

740 741 742 743 744 745 746
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
747 748
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
749
	unsigned int effective_w, effective_h, max_w, max_h;
750 751 752 753 754 755 756 757 758 759 760 761

	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
		max_w = 4096;
		max_h = 4096;
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

762 763 764 765 766
	intel_fbc_get_plane_source_size(crtc, &effective_w, &effective_h);
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
767 768
}

769
/**
770
 * __intel_fbc_update - activate/deactivate FBC as needed, unlocked
771
 * @crtc: the CRTC that triggered the update
772
 *
773 774
 * This function completely reevaluates the status of FBC, then activates,
 * deactivates or maintains it on the same state.
775
 */
776
static void __intel_fbc_update(struct intel_crtc *crtc)
777
{
778
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
779 780 781 782
	struct drm_framebuffer *fb;
	struct drm_i915_gem_object *obj;
	const struct drm_display_mode *adjusted_mode;

P
Paulo Zanoni 已提交
783 784
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

785 786 787 788 789
	if (!multiple_pipes_ok(dev_priv)) {
		set_no_fbc_reason(dev_priv, "more than one pipe active");
		goto out_disable;
	}

790
	if (!dev_priv->fbc.enabled || dev_priv->fbc.crtc != crtc)
791 792 793
		return;

	if (!crtc_is_valid(crtc)) {
794
		set_no_fbc_reason(dev_priv, "no output");
795
		goto out_disable;
796
	}
797

798
	fb = crtc->base.primary->fb;
799
	obj = intel_fb_obj(fb);
800
	adjusted_mode = &crtc->config->base.adjusted_mode;
801 802 803

	if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
	    (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
804
		set_no_fbc_reason(dev_priv, "incompatible mode");
805 806 807
		goto out_disable;
	}

808
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
809
		set_no_fbc_reason(dev_priv, "mode too large for compression");
810 811
		goto out_disable;
	}
812

813 814 815 816 817
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
818
		set_no_fbc_reason(dev_priv, "framebuffer not tiled or fenced");
819 820
		goto out_disable;
	}
821
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
822
	    crtc->base.primary->state->rotation != BIT(DRM_ROTATE_0)) {
823
		set_no_fbc_reason(dev_priv, "rotation unsupported");
824 825 826
		goto out_disable;
	}

827
	if (!stride_is_valid(dev_priv, fb->pitches[0])) {
828
		set_no_fbc_reason(dev_priv, "framebuffer stride not supported");
829 830 831
		goto out_disable;
	}

832
	if (!pixel_format_is_valid(fb)) {
833
		set_no_fbc_reason(dev_priv, "pixel format is invalid");
834 835 836
		goto out_disable;
	}

837 838
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
839
	    ilk_pipe_pixel_rate(crtc->config) >=
840
	    dev_priv->cdclk_freq * 95 / 100) {
841
		set_no_fbc_reason(dev_priv, "pixel rate is too big");
842 843 844
		goto out_disable;
	}

845 846 847 848 849 850 851 852 853 854 855 856 857
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
	if (intel_fbc_calculate_cfb_size(crtc, fb) >
	    dev_priv->fbc.compressed_fb.size * dev_priv->fbc.threshold) {
		set_no_fbc_reason(dev_priv, "CFB requirements changed");
858 859 860 861 862 863 864 865
		goto out_disable;
	}

	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
866
	if (dev_priv->fbc.crtc == crtc &&
867
	    dev_priv->fbc.fb_id == fb->base.id &&
868
	    dev_priv->fbc.y == crtc->base.y &&
869
	    dev_priv->fbc.active)
870 871
		return;

872
	if (intel_fbc_is_active(dev_priv)) {
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
		/* We update FBC along two paths, after changing fb/crtc
		 * configuration (modeswitching) and after page-flipping
		 * finishes. For the latter, we know that not only did
		 * we disable the FBC at the start of the page-flip
		 * sequence, but also more than one vblank has passed.
		 *
		 * For the former case of modeswitching, it is possible
		 * to switch between two FBC valid configurations
		 * instantaneously so we do need to disable the FBC
		 * before we can modify its control registers. We also
		 * have to wait for the next vblank for that to take
		 * effect. However, since we delay enabling FBC we can
		 * assume that a vblank has passed since disabling and
		 * that we can safely alter the registers in the deferred
		 * callback.
		 *
		 * In the scenario that we go from a valid to invalid
		 * and then back to valid FBC configuration we have
		 * no strict enforcement that a vblank occurred since
		 * disabling the FBC. However, along all current pipe
		 * disabling paths we do need to wait for a vblank at
		 * some point. And we wait before enabling FBC anyway.
		 */
896 897
		DRM_DEBUG_KMS("deactivating FBC for update\n");
		__intel_fbc_deactivate(dev_priv);
898 899
	}

900
	intel_fbc_schedule_activation(crtc);
901
	dev_priv->fbc.no_fbc_reason = "FBC enabled (not necessarily active)";
902 903 904 905
	return;

out_disable:
	/* Multiple disables should be harmless */
906
	if (intel_fbc_is_active(dev_priv)) {
907 908
		DRM_DEBUG_KMS("unsupported config, deactivating FBC\n");
		__intel_fbc_deactivate(dev_priv);
909
	}
P
Paulo Zanoni 已提交
910 911 912
}

/*
913
 * intel_fbc_update - activate/deactivate FBC as needed
914
 * @crtc: the CRTC that triggered the update
P
Paulo Zanoni 已提交
915
 *
916
 * This function reevaluates the overall state and activates or deactivates FBC.
P
Paulo Zanoni 已提交
917
 */
918
void intel_fbc_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
919
{
920 921
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

P
Paulo Zanoni 已提交
922
	if (!fbc_supported(dev_priv))
923 924
		return;

P
Paulo Zanoni 已提交
925
	mutex_lock(&dev_priv->fbc.lock);
926
	__intel_fbc_update(crtc);
P
Paulo Zanoni 已提交
927
	mutex_unlock(&dev_priv->fbc.lock);
928 929
}

930 931 932 933 934 935
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
	unsigned int fbc_bits;

P
Paulo Zanoni 已提交
936
	if (!fbc_supported(dev_priv))
937 938
		return;

939 940 941
	if (origin == ORIGIN_GTT)
		return;

P
Paulo Zanoni 已提交
942 943
	mutex_lock(&dev_priv->fbc.lock);

944
	if (dev_priv->fbc.enabled)
945 946 947 948 949 950 951
		fbc_bits = INTEL_FRONTBUFFER_PRIMARY(dev_priv->fbc.crtc->pipe);
	else
		fbc_bits = dev_priv->fbc.possible_framebuffer_bits;

	dev_priv->fbc.busy_bits |= (fbc_bits & frontbuffer_bits);

	if (dev_priv->fbc.busy_bits)
952
		__intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
953 954

	mutex_unlock(&dev_priv->fbc.lock);
955 956 957
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
958
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
959
{
P
Paulo Zanoni 已提交
960
	if (!fbc_supported(dev_priv))
961 962
		return;

963 964
	if (origin == ORIGIN_GTT)
		return;
P
Paulo Zanoni 已提交
965

966
	mutex_lock(&dev_priv->fbc.lock);
967 968 969

	dev_priv->fbc.busy_bits &= ~frontbuffer_bits;

970 971
	if (!dev_priv->fbc.busy_bits && dev_priv->fbc.enabled) {
		__intel_fbc_deactivate(dev_priv);
972
		__intel_fbc_update(dev_priv->fbc.crtc);
973
	}
P
Paulo Zanoni 已提交
974 975

	mutex_unlock(&dev_priv->fbc.lock);
976 977
}

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
 *
 * This function checks if it's possible to enable FBC on the following CRTC,
 * then enables it. Notice that it doesn't activate FBC.
 */
void intel_fbc_enable(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&dev_priv->fbc.lock);

	if (dev_priv->fbc.enabled) {
		WARN_ON(dev_priv->fbc.crtc == crtc);
		goto out;
	}

	WARN_ON(dev_priv->fbc.active);
	WARN_ON(dev_priv->fbc.crtc != NULL);

	if (intel_vgpu_active(dev_priv->dev)) {
		set_no_fbc_reason(dev_priv, "VGPU is active");
		goto out;
	}

	if (i915.enable_fbc < 0) {
		set_no_fbc_reason(dev_priv, "disabled per chip default");
		goto out;
	}

	if (!i915.enable_fbc) {
		set_no_fbc_reason(dev_priv, "disabled per module param");
		goto out;
	}

	if (!crtc_can_fbc(crtc)) {
		set_no_fbc_reason(dev_priv, "no enabled pipes can have FBC");
		goto out;
	}

1022 1023 1024 1025 1026
	if (intel_fbc_alloc_cfb(crtc)) {
		set_no_fbc_reason(dev_priv, "not enough stolen memory");
		goto out;
	}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
	dev_priv->fbc.no_fbc_reason = "FBC enabled but not active yet\n";

	dev_priv->fbc.enabled = true;
	dev_priv->fbc.crtc = crtc;
out:
	mutex_unlock(&dev_priv->fbc.lock);
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_crtc *crtc = dev_priv->fbc.crtc;

	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));
	WARN_ON(!dev_priv->fbc.enabled);
	WARN_ON(dev_priv->fbc.active);
	assert_pipe_disabled(dev_priv, crtc->pipe);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1054 1055
	__intel_fbc_cleanup_cfb(dev_priv);

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	dev_priv->fbc.enabled = false;
	dev_priv->fbc.crtc = NULL;
}

/**
 * intel_fbc_disable_crtc - disable FBC if it's associated with crtc
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
void intel_fbc_disable_crtc(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.crtc == crtc) {
		WARN_ON(!dev_priv->fbc.enabled);
		WARN_ON(dev_priv->fbc.active);
		__intel_fbc_disable(dev_priv);
	}
	mutex_unlock(&dev_priv->fbc.lock);
}

/**
 * intel_fbc_disable - globally disable FBC
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
void intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.enabled)
		__intel_fbc_disable(dev_priv);
	mutex_unlock(&dev_priv->fbc.lock);
}

R
Rodrigo Vivi 已提交
1099 1100 1101 1102 1103 1104
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1105 1106
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1107 1108
	enum pipe pipe;

P
Paulo Zanoni 已提交
1109
	mutex_init(&dev_priv->fbc.lock);
1110
	dev_priv->fbc.enabled = false;
1111
	dev_priv->fbc.active = false;
P
Paulo Zanoni 已提交
1112

1113
	if (!HAS_FBC(dev_priv)) {
1114
		dev_priv->fbc.no_fbc_reason = "unsupported by this chipset";
1115 1116 1117
		return;
	}

1118 1119 1120 1121
	for_each_pipe(dev_priv, pipe) {
		dev_priv->fbc.possible_framebuffer_bits |=
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1122
		if (fbc_on_pipe_a_only(dev_priv))
1123 1124 1125
			break;
	}

1126
	if (INTEL_INFO(dev_priv)->gen >= 7) {
1127 1128 1129
		dev_priv->fbc.is_active = ilk_fbc_is_active;
		dev_priv->fbc.activate = gen7_fbc_activate;
		dev_priv->fbc.deactivate = ilk_fbc_deactivate;
1130
	} else if (INTEL_INFO(dev_priv)->gen >= 5) {
1131 1132 1133
		dev_priv->fbc.is_active = ilk_fbc_is_active;
		dev_priv->fbc.activate = ilk_fbc_activate;
		dev_priv->fbc.deactivate = ilk_fbc_deactivate;
1134
	} else if (IS_GM45(dev_priv)) {
1135 1136 1137
		dev_priv->fbc.is_active = g4x_fbc_is_active;
		dev_priv->fbc.activate = g4x_fbc_activate;
		dev_priv->fbc.deactivate = g4x_fbc_deactivate;
1138
	} else {
1139 1140 1141
		dev_priv->fbc.is_active = i8xx_fbc_is_active;
		dev_priv->fbc.activate = i8xx_fbc_activate;
		dev_priv->fbc.deactivate = i8xx_fbc_deactivate;
1142 1143 1144 1145 1146

		/* This value was pulled out of someone's hat */
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
	}

1147
	/* We still don't have any sort of hardware state readout for FBC, so
1148 1149 1150 1151
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
	if (dev_priv->fbc.is_active(dev_priv))
		dev_priv->fbc.deactivate(dev_priv);
1152
}