hpt366.c 43.4 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * linux/drivers/ide/pci/hpt366.c		Version 1.20	Oct 1, 2007
L
Linus Torvalds 已提交
3 4 5 6
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
7
 * Portions Copyright (C) 2007		Bartlomiej Zolnierkiewicz
8
 * Portions Copyright (C) 2005-2007	MontaVista Software, Inc.
L
Linus Torvalds 已提交
9 10 11 12 13 14
 *
 * Thanks to HighPoint Technologies for their assistance, and hardware.
 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
 * donation of an ABit BP6 mainboard, processor, and memory acellerated
 * development and support.
 *
15
 *
16 17 18 19 20
 * HighPoint has its own drivers (open source except for the RAID part)
 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
 * This may be useful to anyone wanting to work on this driver, however  do not
 * trust  them too much since the code tends to become less and less meaningful
 * as the time passes... :-/
21
 *
L
Linus Torvalds 已提交
22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * Note that final HPT370 support was done by force extraction of GPL.
 *
 * - add function for getting/setting power status of drive
 * - the HPT370's state machine can get confused. reset it before each dma 
 *   xfer to prevent that from happening.
 * - reset state engine whenever we get an error.
 * - check for busmaster state at end of dma. 
 * - use new highpoint timings.
 * - detect bus speed using highpoint register.
 * - use pll if we don't have a clock table. added a 66MHz table that's
 *   just 2x the 33MHz table.
 * - removed turnaround. NOTE: we never want to switch between pll and
 *   pci clocks as the chip can glitch in those cases. the highpoint
 *   approved workaround slows everything down too much to be useful. in
 *   addition, we would have to serialize access to each chip.
 * 	Adrian Sun <a.sun@sun.com>
 *
 * add drive timings for 66MHz PCI bus,
 * fix ATA Cable signal detection, fix incorrect /proc info
 * add /proc display for per-drive PIO/DMA/UDMA mode and
 * per-channel ATA-33/66 Cable detect.
 * 	Duncan Laurie <void@sun.com>
 *
 * fixup /proc output for multiple controllers
 *	Tim Hockin <thockin@sun.com>
 *
 * On hpt366: 
 * Reset the hpt366 on error, reset on dma
 * Fix disabling Fast Interrupt hpt366.
 * 	Mike Waychison <crlf@sun.com>
 *
 * Added support for 372N clocking and clock switching. The 372N needs
 * different clocks on read/write. This requires overloading rw_disk and
 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
 * keeping me sane. 
 *		Alan Cox <alan@redhat.com>
 *
59 60 61 62 63
 * - fix the clock turnaround code: it was writing to the wrong ports when
 *   called for the secondary channel, caching the current clock mode per-
 *   channel caused the cached register value to get out of sync with the
 *   actual one, the channels weren't serialized, the turnaround shouldn't
 *   be done on 66 MHz PCI bus
S
Sergei Shtylyov 已提交
64 65 66 67
 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
 *   does not allow for this speed anyway
 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
 *   their primary channel is kind of virtual, it isn't tied to any pins)
68 69 70
 * - fix/remove bad/unused timing tables and use one set of tables for the whole
 *   HPT37x chip family; save space by introducing the separate transfer mode
 *   table in which the mode lookup is done
71
 * - use f_CNT value saved by  the HighPoint BIOS as reading it directly gives
72 73
 *   the wrong PCI frequency since DPLL has already been calibrated by BIOS;
 *   read it only from the function 0 of HPT374 chips
74 75
 * - fix the hotswap code:  it caused RESET- to glitch when tristating the bus,
 *   and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
76 77
 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
 *   they tamper with its fields
S
Sergei Shtylyov 已提交
78 79
 * - pass  to the init_setup handlers a copy of the ide_pci_device_t structure
 *   since they may tamper with its fields
80 81
 * - prefix the driver startup messages with the real chip name
 * - claim the extra 240 bytes of I/O space for all chips
82
 * - optimize the UltraDMA filtering and the drive list lookup code
83
 * - use pci_get_slot() to get to the function 1 of HPT36x/374
S
Sergei Shtylyov 已提交
84 85 86 87
 * - cache offset of the channel's misc. control registers (MCRs) being used
 *   throughout the driver
 * - only touch the relevant MCR when detecting the cable type on HPT374's
 *   function 1
88
 * - rename all the register related variables consistently
S
Sergei Shtylyov 已提交
89 90 91 92 93 94 95
 * - move all the interrupt twiddling code from the speedproc handlers into
 *   init_hwif_hpt366(), also grouping all the DMA related code together there
 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
 *   separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
 *   when setting an UltraDMA mode
 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
 *   the best possible one
96
 * - clean up DMA timeout handling for HPT370
S
Sergei Shtylyov 已提交
97 98 99 100 101 102 103
 * - switch to using the enumeration type to differ between the numerous chip
 *   variants, matching PCI device/revision ID with the chip type early, at the
 *   init_setup stage
 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
 *   stop duplicating it for each channel by storing the pointer in the pci_dev
 *   structure: first, at the init_setup stage, point it to a static "template"
 *   with only the chip type and its specific base DPLL frequency, the highest
104 105 106
 *   UltraDMA mode, and the chip settings table pointer filled,  then, at the
 *   init_chipset stage, allocate per-chip instance  and fill it with the rest
 *   of the necessary information
S
Sergei Shtylyov 已提交
107 108 109 110
 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
 *   switch  to calculating  PCI clock frequency based on the chip's base DPLL
 *   frequency
 * - switch to using the  DPLL clock and enable UltraATA/133 mode by default on
111 112
 *   anything  newer than HPT370/A (except HPT374 that is not capable of this
 *   mode according to the manual)
113 114
 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
 *   also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
S
Sergei Shtylyov 已提交
115 116
 *   unify HPT36x/37x timing setup code and the speedproc handlers by joining
 *   the register setting lists into the table indexed by the clock selected
117
 * - set the correct hwif->ultra_mask for each individual chip
118
 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
S
Sergei Shtylyov 已提交
119
 *	Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
L
Linus Torvalds 已提交
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/mm.h>
#include <linux/ioport.h>
#include <linux/blkdev.h>
#include <linux/hdreg.h>

#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>

#include <asm/uaccess.h>
#include <asm/io.h>
#include <asm/irq.h>

/* various tuning parameters */
#define HPT_RESET_STATE_ENGINE
143 144
#undef	HPT_DELAY_INTERRUPT
#define HPT_SERIALIZE_IO	0
L
Linus Torvalds 已提交
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188

static const char *quirk_drives[] = {
	"QUANTUM FIREBALLlct08 08",
	"QUANTUM FIREBALLP KA6.4",
	"QUANTUM FIREBALLP LM20.4",
	"QUANTUM FIREBALLP LM20.5",
	NULL
};

static const char *bad_ata100_5[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
	NULL
};

static const char *bad_ata66_4[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
189
	"MAXTOR STM3320620A",
L
Linus Torvalds 已提交
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	NULL
};

static const char *bad_ata66_3[] = {
	"WDC AC310200R",
	NULL
};

static const char *bad_ata33[] = {
	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
	"Maxtor 90510D4",
	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
	NULL
};

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static u8 xfer_speeds[] = {
	XFER_UDMA_6,
	XFER_UDMA_5,
	XFER_UDMA_4,
	XFER_UDMA_3,
	XFER_UDMA_2,
	XFER_UDMA_1,
	XFER_UDMA_0,

	XFER_MW_DMA_2,
	XFER_MW_DMA_1,
	XFER_MW_DMA_0,

	XFER_PIO_4,
	XFER_PIO_3,
	XFER_PIO_2,
	XFER_PIO_1,
	XFER_PIO_0
L
Linus Torvalds 已提交
227 228
};

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
/* Key for bus clock timings
 * 36x   37x
 * bits  bits
 * 0:3	 0:3	data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 4:7	 4:8	data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 8:11  9:12	cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
 *		register access.
 * 12:15 13:17	cmd_low_time. Active time of DIOW_/DIOR_ during task file
 *		register access.
 * 16:18 18:20	udma_cycle_time. Clock cycles for UDMA xfer.
 * -	 21	CLK frequency: 0=ATA clock, 1=dual ATA clock.
 * 19:21 22:24	pre_high_time. Time to initialize the 1st cycle for PIO and
 *		MW DMA xfer.
 * 22:24 25:27	cmd_pre_high_time. Time to initialize the 1st PIO cycle for
 *		task file register access.
 * 28	 28	UDMA enable.
 * 29	 29	DMA  enable.
 * 30	 30	PIO MST enable. If set, the chip is in bus master mode during
 *		PIO xfer.
 * 31	 31	FIFO enable.
L
Linus Torvalds 已提交
251 252
 */

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static u32 forty_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x900fd943,
	/* XFER_UDMA_5 */	0x900fd943,
	/* XFER_UDMA_4 */	0x900fd943,
	/* XFER_UDMA_3 */	0x900ad943,
	/* XFER_UDMA_2 */	0x900bd943,
	/* XFER_UDMA_1 */	0x9008d943,
	/* XFER_UDMA_0 */	0x9008d943,

	/* XFER_MW_DMA_2 */	0xa008d943,
	/* XFER_MW_DMA_1 */	0xa010d955,
	/* XFER_MW_DMA_0 */	0xa010d9fc,

	/* XFER_PIO_4 */	0xc008d963,
	/* XFER_PIO_3 */	0xc010d974,
	/* XFER_PIO_2 */	0xc010d997,
	/* XFER_PIO_1 */	0xc010d9c7,
	/* XFER_PIO_0 */	0xc018d9d9
L
Linus Torvalds 已提交
271 272
};

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static u32 thirty_three_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c9a731,
	/* XFER_UDMA_5 */	0x90c9a731,
	/* XFER_UDMA_4 */	0x90c9a731,
	/* XFER_UDMA_3 */	0x90cfa731,
	/* XFER_UDMA_2 */	0x90caa731,
	/* XFER_UDMA_1 */	0x90cba731,
	/* XFER_UDMA_0 */	0x90c8a731,

	/* XFER_MW_DMA_2 */	0xa0c8a731,
	/* XFER_MW_DMA_1 */	0xa0c8a732,	/* 0xa0c8a733 */
	/* XFER_MW_DMA_0 */	0xa0c8a797,

	/* XFER_PIO_4 */	0xc0c8a731,
	/* XFER_PIO_3 */	0xc0c8a742,
	/* XFER_PIO_2 */	0xc0d0a753,
	/* XFER_PIO_1 */	0xc0d0a7a3,	/* 0xc0d0a793 */
	/* XFER_PIO_0 */	0xc0d0a7aa	/* 0xc0d0a7a7 */
L
Linus Torvalds 已提交
291 292
};

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
static u32 twenty_five_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c98521,
	/* XFER_UDMA_5 */	0x90c98521,
	/* XFER_UDMA_4 */	0x90c98521,
	/* XFER_UDMA_3 */	0x90cf8521,
	/* XFER_UDMA_2 */	0x90cf8521,
	/* XFER_UDMA_1 */	0x90cb8521,
	/* XFER_UDMA_0 */	0x90cb8521,

	/* XFER_MW_DMA_2 */	0xa0ca8521,
	/* XFER_MW_DMA_1 */	0xa0ca8532,
	/* XFER_MW_DMA_0 */	0xa0ca8575,

	/* XFER_PIO_4 */	0xc0ca8521,
	/* XFER_PIO_3 */	0xc0ca8532,
	/* XFER_PIO_2 */	0xc0ca8542,
	/* XFER_PIO_1 */	0xc0d08572,
	/* XFER_PIO_0 */	0xc0d08585
L
Linus Torvalds 已提交
311 312
};

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
static u32 thirty_three_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12446231,	/* 0x12646231 ?? */
	/* XFER_UDMA_5 */	0x12446231,
	/* XFER_UDMA_4 */	0x12446231,
	/* XFER_UDMA_3 */	0x126c6231,
	/* XFER_UDMA_2 */	0x12486231,
	/* XFER_UDMA_1 */	0x124c6233,
	/* XFER_UDMA_0 */	0x12506297,

	/* XFER_MW_DMA_2 */	0x22406c31,
	/* XFER_MW_DMA_1 */	0x22406c33,
	/* XFER_MW_DMA_0 */	0x22406c97,

	/* XFER_PIO_4 */	0x06414e31,
	/* XFER_PIO_3 */	0x06414e42,
	/* XFER_PIO_2 */	0x06414e53,
	/* XFER_PIO_1 */	0x06814e93,
	/* XFER_PIO_0 */	0x06814ea7
L
Linus Torvalds 已提交
331 332
};

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static u32 fifty_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12848242,
	/* XFER_UDMA_5 */	0x12848242,
	/* XFER_UDMA_4 */	0x12ac8242,
	/* XFER_UDMA_3 */	0x128c8242,
	/* XFER_UDMA_2 */	0x120c8242,
	/* XFER_UDMA_1 */	0x12148254,
	/* XFER_UDMA_0 */	0x121882ea,

	/* XFER_MW_DMA_2 */	0x22808242,
	/* XFER_MW_DMA_1 */	0x22808254,
	/* XFER_MW_DMA_0 */	0x228082ea,

	/* XFER_PIO_4 */	0x0a81f442,
	/* XFER_PIO_3 */	0x0a81f443,
	/* XFER_PIO_2 */	0x0a81f454,
	/* XFER_PIO_1 */	0x0ac1f465,
	/* XFER_PIO_0 */	0x0ac1f48a
L
Linus Torvalds 已提交
351 352
};

353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
static u32 sixty_six_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1c869c62,
	/* XFER_UDMA_5 */	0x1cae9c62,	/* 0x1c8a9c62 */
	/* XFER_UDMA_4 */	0x1c8a9c62,
	/* XFER_UDMA_3 */	0x1c8e9c62,
	/* XFER_UDMA_2 */	0x1c929c62,
	/* XFER_UDMA_1 */	0x1c9a9c62,
	/* XFER_UDMA_0 */	0x1c829c62,

	/* XFER_MW_DMA_2 */	0x2c829c62,
	/* XFER_MW_DMA_1 */	0x2c829c66,
	/* XFER_MW_DMA_0 */	0x2c829d2e,

	/* XFER_PIO_4 */	0x0c829c62,
	/* XFER_PIO_3 */	0x0c829c84,
	/* XFER_PIO_2 */	0x0c829ca6,
	/* XFER_PIO_1 */	0x0d029d26,
	/* XFER_PIO_0 */	0x0d029d5e
L
Linus Torvalds 已提交
371 372 373
};

#define HPT366_DEBUG_DRIVE_INFO		0
S
Sergei Shtylyov 已提交
374 375 376
#define HPT371_ALLOW_ATA133_6		1
#define HPT302_ALLOW_ATA133_6		1
#define HPT372_ALLOW_ATA133_6		1
S
Sergei Shtylyov 已提交
377
#define HPT370_ALLOW_ATA100_5		0
L
Linus Torvalds 已提交
378 379 380 381
#define HPT366_ALLOW_ATA66_4		1
#define HPT366_ALLOW_ATA66_3		1
#define HPT366_MAX_DEVS			8

S
Sergei Shtylyov 已提交
382 383 384 385 386 387 388 389 390
/* Supported ATA clock frequencies */
enum ata_clock {
	ATA_CLOCK_25MHZ,
	ATA_CLOCK_33MHZ,
	ATA_CLOCK_40MHZ,
	ATA_CLOCK_50MHZ,
	ATA_CLOCK_66MHZ,
	NUM_ATA_CLOCKS
};
L
Linus Torvalds 已提交
391

392
/*
S
Sergei Shtylyov 已提交
393
 *	Hold all the HighPoint chip information in one place.
394
 */
L
Linus Torvalds 已提交
395

S
Sergei Shtylyov 已提交
396
struct hpt_info {
397
	char *chip_name;	/* Chip name */
S
Sergei Shtylyov 已提交
398
	u8 chip_type;		/* Chip type */
399
	u8 udma_mask;		/* Allowed UltraDMA modes mask. */
S
Sergei Shtylyov 已提交
400 401 402
	u8 dpll_clk;		/* DPLL clock in MHz */
	u8 pci_clk;		/* PCI  clock in MHz */
	u32 **settings; 	/* Chipset settings table */
403 404
};

S
Sergei Shtylyov 已提交
405 406 407 408 409 410 411 412 413 414 415 416 417 418
/* Supported HighPoint chips */
enum {
	HPT36x,
	HPT370,
	HPT370A,
	HPT374,
	HPT372,
	HPT372A,
	HPT302,
	HPT371,
	HPT372N,
	HPT302N,
	HPT371N
};
419

S
Sergei Shtylyov 已提交
420 421 422 423 424 425 426
static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
	twenty_five_base_hpt36x,
	thirty_three_base_hpt36x,
	forty_base_hpt36x,
	NULL,
	NULL
};
S
Sergei Shtylyov 已提交
427

S
Sergei Shtylyov 已提交
428 429 430 431 432 433 434
static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
	NULL,
	thirty_three_base_hpt37x,
	NULL,
	fifty_base_hpt37x,
	sixty_six_base_hpt37x
};
L
Linus Torvalds 已提交
435

S
Sergei Shtylyov 已提交
436
static struct hpt_info hpt36x __devinitdata = {
437
	.chip_name	= "HPT36x",
S
Sergei Shtylyov 已提交
438
	.chip_type	= HPT36x,
439
	.udma_mask	= HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
S
Sergei Shtylyov 已提交
440 441 442 443 444
	.dpll_clk	= 0,	/* no DPLL */
	.settings	= hpt36x_settings
};

static struct hpt_info hpt370 __devinitdata = {
445
	.chip_name	= "HPT370",
S
Sergei Shtylyov 已提交
446
	.chip_type	= HPT370,
447
	.udma_mask	= HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
S
Sergei Shtylyov 已提交
448 449 450 451 452
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt370a __devinitdata = {
453
	.chip_name	= "HPT370A",
S
Sergei Shtylyov 已提交
454
	.chip_type	= HPT370A,
455
	.udma_mask	= HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
S
Sergei Shtylyov 已提交
456 457 458 459 460
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt374 __devinitdata = {
461
	.chip_name	= "HPT374",
S
Sergei Shtylyov 已提交
462
	.chip_type	= HPT374,
463
	.udma_mask	= ATA_UDMA5,
S
Sergei Shtylyov 已提交
464 465 466 467 468
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372 __devinitdata = {
469
	.chip_name	= "HPT372",
S
Sergei Shtylyov 已提交
470
	.chip_type	= HPT372,
471
	.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
472 473 474 475 476
	.dpll_clk	= 55,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372a __devinitdata = {
477
	.chip_name	= "HPT372A",
S
Sergei Shtylyov 已提交
478
	.chip_type	= HPT372A,
479
	.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
480 481 482 483 484
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302 __devinitdata = {
485
	.chip_name	= "HPT302",
S
Sergei Shtylyov 已提交
486
	.chip_type	= HPT302,
487
	.udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
488 489 490 491 492
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt371 __devinitdata = {
493
	.chip_name	= "HPT371",
S
Sergei Shtylyov 已提交
494
	.chip_type	= HPT371,
495
	.udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
496 497 498 499 500
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372n __devinitdata = {
501
	.chip_name	= "HPT372N",
S
Sergei Shtylyov 已提交
502
	.chip_type	= HPT372N,
503
	.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
504 505 506 507 508
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302n __devinitdata = {
509
	.chip_name	= "HPT302N",
S
Sergei Shtylyov 已提交
510
	.chip_type	= HPT302N,
511
	.udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
512
	.dpll_clk	= 77,
513
	.settings	= hpt37x_settings
S
Sergei Shtylyov 已提交
514 515 516
};

static struct hpt_info hpt371n __devinitdata = {
517
	.chip_name	= "HPT371N",
S
Sergei Shtylyov 已提交
518
	.chip_type	= HPT371N,
519
	.udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
520 521 522
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};
L
Linus Torvalds 已提交
523

S
Sergei Shtylyov 已提交
524 525 526 527 528 529 530 531 532
static int check_in_drive_list(ide_drive_t *drive, const char **list)
{
	struct hd_driveid *id = drive->id;

	while (*list)
		if (!strcmp(*list++,id->model))
			return 1;
	return 0;
}
L
Linus Torvalds 已提交
533 534

/*
535 536
 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
L
Linus Torvalds 已提交
537
 */
538 539

static u8 hpt3xx_udma_filter(ide_drive_t *drive)
L
Linus Torvalds 已提交
540
{
541 542 543
	ide_hwif_t *hwif	= HWIF(drive);
	struct hpt_info *info	= pci_get_drvdata(hwif->pci_dev);
	u8 mask 		= hwif->ultra_mask;
L
Linus Torvalds 已提交
544

545 546 547 548
	switch (info->chip_type) {
	case HPT36x:
		if (!HPT366_ALLOW_ATA66_4 ||
		    check_in_drive_list(drive, bad_ata66_4))
549
			mask = ATA_UDMA3;
S
Sergei Shtylyov 已提交
550

551 552
		if (!HPT366_ALLOW_ATA66_3 ||
		    check_in_drive_list(drive, bad_ata66_3))
553
			mask = ATA_UDMA2;
554
		break;
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
	case HPT370:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			mask = ATA_UDMA4;
		break;
	case HPT370A:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			return ATA_UDMA4;
	case HPT372 :
	case HPT372A:
	case HPT372N:
	case HPT374 :
		if (ide_dev_is_sata(drive->id))
			mask &= ~0x0e;
		/* Fall thru */
571
	default:
572
		return mask;
L
Linus Torvalds 已提交
573
	}
574 575

	return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
L
Linus Torvalds 已提交
576 577
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	struct hpt_info *info	= pci_get_drvdata(hwif->pci_dev);

	switch (info->chip_type) {
	case HPT372 :
	case HPT372A:
	case HPT372N:
	case HPT374 :
		if (ide_dev_is_sata(drive->id))
			return 0x00;
		/* Fall thru */
	default:
		return 0x07;
	}
}

S
Sergei Shtylyov 已提交
596
static u32 get_speed_setting(u8 speed, struct hpt_info *info)
L
Linus Torvalds 已提交
597
{
598 599 600 601 602 603 604 605 606 607 608
	int i;

	/*
	 * Lookup the transfer mode table to get the index into
	 * the timing table.
	 *
	 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
	 */
	for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
		if (xfer_speeds[i] == speed)
			break;
S
Sergei Shtylyov 已提交
609 610 611 612 613
	/*
	 * NOTE: info->settings only points to the pointer
	 * to the list of the actual register values
	 */
	return (*info->settings)[i];
L
Linus Torvalds 已提交
614 615
}

616
static void hpt36x_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
617
{
618 619
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
620
	struct hpt_info	*info	= pci_get_drvdata(dev);
621
	u8  itr_addr		= drive->dn ? 0x44 : 0x40;
622
	u32 old_itr		= 0;
623 624 625 626 627 628
	u32 itr_mask, new_itr;

	itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
		  (speed < XFER_UDMA_0   ? 0xc0070000 : 0xc03800ff);

	new_itr = get_speed_setting(speed, info);
629

L
Linus Torvalds 已提交
630
	/*
631 632
	 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
	 * to avoid problems handling I/O errors later
L
Linus Torvalds 已提交
633
	 */
634 635 636
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr  = (new_itr & ~itr_mask) | (old_itr & itr_mask);
	new_itr &= ~0xc0000000;
L
Linus Torvalds 已提交
637

638
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
639 640
}

641
static void hpt37x_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
642
{
643 644
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
645
	struct hpt_info	*info	= pci_get_drvdata(dev);
646
	u8  itr_addr		= 0x40 + (drive->dn * 4);
647
	u32 old_itr		= 0;
648 649 650 651 652 653
	u32 itr_mask, new_itr;

	itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
		  (speed < XFER_UDMA_0   ? 0xc03c0000 : 0xc1c001ff);

	new_itr = get_speed_setting(speed, info);
L
Linus Torvalds 已提交
654

655 656
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
L
Linus Torvalds 已提交
657
	
658
	if (speed < XFER_MW_DMA_0)
659 660
		new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
661 662
}

663
static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
664
{
665
	ide_hwif_t *hwif	= HWIF(drive);
S
Sergei Shtylyov 已提交
666
	struct hpt_info	*info	= pci_get_drvdata(hwif->pci_dev);
L
Linus Torvalds 已提交
667

S
Sergei Shtylyov 已提交
668
	if (info->chip_type >= HPT370)
669
		hpt37x_set_mode(drive, speed);
L
Linus Torvalds 已提交
670
	else	/* hpt368: hpt_minimum_revision(dev, 2) */
671
		hpt36x_set_mode(drive, speed);
L
Linus Torvalds 已提交
672 673
}

674
static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
L
Linus Torvalds 已提交
675
{
676
	hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
L
Linus Torvalds 已提交
677 678
}

S
Sergei Shtylyov 已提交
679
static int hpt3xx_quirkproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
680
{
S
Sergei Shtylyov 已提交
681 682 683 684 685 686 687
	struct hd_driveid *id	= drive->id;
	const  char **list	= quirk_drives;

	while (*list)
		if (strstr(id->model, *list++))
			return 1;
	return 0;
L
Linus Torvalds 已提交
688 689
}

690
static void hpt3xx_intrproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
691 692 693
{
	if (drive->quirk_list)
		return;
694

L
Linus Torvalds 已提交
695
	/* drives in the quirk_list may not like intr setups/cleanups */
696
	outb(drive->ctl | 2, IDE_CONTROL_REG);
L
Linus Torvalds 已提交
697 698
}

699
static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
L
Linus Torvalds 已提交
700
{
701 702
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev	*dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
703
	struct hpt_info *info	= pci_get_drvdata(dev);
L
Linus Torvalds 已提交
704 705

	if (drive->quirk_list) {
S
Sergei Shtylyov 已提交
706
		if (info->chip_type >= HPT370) {
707 708 709 710 711 712 713 714 715 716
			u8 scr1 = 0;

			pci_read_config_byte(dev, 0x5a, &scr1);
			if (((scr1 & 0x10) >> 4) != mask) {
				if (mask)
					scr1 |=  0x10;
				else
					scr1 &= ~0x10;
				pci_write_config_byte(dev, 0x5a, scr1);
			}
L
Linus Torvalds 已提交
717
		} else {
718
			if (mask)
719
				disable_irq(hwif->irq);
720 721
			else
				enable_irq (hwif->irq);
L
Linus Torvalds 已提交
722
		}
723
	} else
724 725
		outb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
		     IDE_CONTROL_REG);
L
Linus Torvalds 已提交
726 727 728
}

/*
729
 * This is specific to the HPT366 UDMA chipset
L
Linus Torvalds 已提交
730 731
 * by HighPoint|Triones Technologies, Inc.
 */
732
static void hpt366_dma_lost_irq(ide_drive_t *drive)
L
Linus Torvalds 已提交
733
{
734 735 736 737 738 739 740 741 742 743
	struct pci_dev *dev = HWIF(drive)->pci_dev;
	u8 mcr1 = 0, mcr3 = 0, scr1 = 0;

	pci_read_config_byte(dev, 0x50, &mcr1);
	pci_read_config_byte(dev, 0x52, &mcr3);
	pci_read_config_byte(dev, 0x5a, &scr1);
	printk("%s: (%s)  mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
		drive->name, __FUNCTION__, mcr1, mcr3, scr1);
	if (scr1 & 0x10)
		pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
744
	ide_dma_lost_irq(drive);
L
Linus Torvalds 已提交
745 746
}

747
static void hpt370_clear_engine(ide_drive_t *drive)
L
Linus Torvalds 已提交
748
{
749 750 751
	ide_hwif_t *hwif = HWIF(drive);

	pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
L
Linus Torvalds 已提交
752 753 754
	udelay(10);
}

755 756 757 758 759 760 761 762 763 764
static void hpt370_irq_timeout(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
	u8  dma_cmd;

	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
	printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);

	/* get DMA command mode */
765
	dma_cmd = inb(hwif->dma_command);
766
	/* stop DMA */
767
	outb(dma_cmd & ~0x1, hwif->dma_command);
768 769 770
	hpt370_clear_engine(drive);
}

L
Linus Torvalds 已提交
771 772 773 774 775 776 777 778
static void hpt370_ide_dma_start(ide_drive_t *drive)
{
#ifdef HPT_RESET_STATE_ENGINE
	hpt370_clear_engine(drive);
#endif
	ide_dma_start(drive);
}

779
static int hpt370_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
780 781
{
	ide_hwif_t *hwif	= HWIF(drive);
782
	u8  dma_stat		= inb(hwif->dma_status);
L
Linus Torvalds 已提交
783 784 785 786

	if (dma_stat & 0x01) {
		/* wait a little */
		udelay(20);
787
		dma_stat = inb(hwif->dma_status);
788 789
		if (dma_stat & 0x01)
			hpt370_irq_timeout(drive);
L
Linus Torvalds 已提交
790 791 792 793
	}
	return __ide_dma_end(drive);
}

794
static void hpt370_dma_timeout(ide_drive_t *drive)
L
Linus Torvalds 已提交
795
{
796
	hpt370_irq_timeout(drive);
797
	ide_dma_timeout(drive);
L
Linus Torvalds 已提交
798 799 800 801 802 803 804
}

/* returns 1 if DMA IRQ issued, 0 otherwise */
static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
805
	u8  dma_stat;
L
Linus Torvalds 已提交
806

807
	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
L
Linus Torvalds 已提交
808 809 810 811 812
	if (bfifo & 0x1FF) {
//		printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
		return 0;
	}

813
	dma_stat = inb(hwif->dma_status);
L
Linus Torvalds 已提交
814
	/* return 1 if INTR asserted */
815
	if (dma_stat & 4)
L
Linus Torvalds 已提交
816 817 818 819 820 821 822 823
		return 1;

	if (!drive->waiting_for_dma)
		printk(KERN_WARNING "%s: (%s) called while not waiting\n",
				drive->name, __FUNCTION__);
	return 0;
}

824
static int hpt374_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
825 826
{
	ide_hwif_t *hwif	= HWIF(drive);
827 828 829 830 831 832 833 834
	struct pci_dev	*dev	= hwif->pci_dev;
	u8 mcr	= 0, mcr_addr	= hwif->select_data;
	u8 bwsr = 0, mask	= hwif->channel ? 0x02 : 0x01;

	pci_read_config_byte(dev, 0x6a, &bwsr);
	pci_read_config_byte(dev, mcr_addr, &mcr);
	if (bwsr & mask)
		pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
L
Linus Torvalds 已提交
835 836 837 838
	return __ide_dma_end(drive);
}

/**
839 840 841
 *	hpt3xxn_set_clock	-	perform clock switching dance
 *	@hwif: hwif to switch
 *	@mode: clocking mode (0x21 for write, 0x23 otherwise)
L
Linus Torvalds 已提交
842
 *
843
 *	Switch the DPLL clock on the HPT3xxN devices. This is a	right mess.
L
Linus Torvalds 已提交
844
 */
845 846

static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
L
Linus Torvalds 已提交
847
{
848
	u8 scr2 = inb(hwif->dma_master + 0x7b);
849 850 851 852

	if ((scr2 & 0x7f) == mode)
		return;

L
Linus Torvalds 已提交
853
	/* Tristate the bus */
854 855
	outb(0x80, hwif->dma_master + 0x73);
	outb(0x80, hwif->dma_master + 0x77);
856

L
Linus Torvalds 已提交
857
	/* Switch clock and reset channels */
858 859
	outb(mode, hwif->dma_master + 0x7b);
	outb(0xc0, hwif->dma_master + 0x79);
860

S
Sergei Shtylyov 已提交
861 862 863 864
	/*
	 * Reset the state machines.
	 * NOTE: avoid accidentally enabling the disabled channels.
	 */
865 866
	outb(inb(hwif->dma_master + 0x70) | 0x32, hwif->dma_master + 0x70);
	outb(inb(hwif->dma_master + 0x74) | 0x32, hwif->dma_master + 0x74);
867

L
Linus Torvalds 已提交
868
	/* Complete reset */
869
	outb(0x00, hwif->dma_master + 0x79);
870

L
Linus Torvalds 已提交
871
	/* Reconnect channels to bus */
872 873
	outb(0x00, hwif->dma_master + 0x73);
	outb(0x00, hwif->dma_master + 0x77);
L
Linus Torvalds 已提交
874 875 876
}

/**
877
 *	hpt3xxn_rw_disk		-	prepare for I/O
L
Linus Torvalds 已提交
878 879 880
 *	@drive: drive for command
 *	@rq: block request structure
 *
881
 *	This is called when a disk I/O is issued to HPT3xxN.
L
Linus Torvalds 已提交
882 883 884
 *	We need it because of the clock switching.
 */

885
static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
L
Linus Torvalds 已提交
886
{
S
Sergei Shtylyov 已提交
887
	hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
L
Linus Torvalds 已提交
888 889 890
}

/* 
891
 * Set/get power state for a drive.
892
 * NOTE: affects both drives on each channel.
L
Linus Torvalds 已提交
893
 *
894
 * When we turn the power back on, we need to re-initialize things.
L
Linus Torvalds 已提交
895 896
 */
#define TRISTATE_BIT  0x8000
897 898

static int hpt3xx_busproc(ide_drive_t *drive, int state)
L
Linus Torvalds 已提交
899
{
900
	ide_hwif_t *hwif	= HWIF(drive);
L
Linus Torvalds 已提交
901
	struct pci_dev *dev	= hwif->pci_dev;
902 903 904 905
	u8  mcr_addr		= hwif->select_data + 2;
	u8  resetmask		= hwif->channel ? 0x80 : 0x40;
	u8  bsr2		= 0;
	u16 mcr			= 0;
L
Linus Torvalds 已提交
906 907 908

	hwif->bus_state = state;

909
	/* Grab the status. */
910 911
	pci_read_config_word(dev, mcr_addr, &mcr);
	pci_read_config_byte(dev, 0x59, &bsr2);
L
Linus Torvalds 已提交
912

913 914 915 916
	/*
	 * Set the state. We don't set it if we don't need to do so.
	 * Make sure that the drive knows that it has failed if it's off.
	 */
L
Linus Torvalds 已提交
917 918
	switch (state) {
	case BUSSTATE_ON:
919
		if (!(bsr2 & resetmask))
L
Linus Torvalds 已提交
920
			return 0;
921 922
		hwif->drives[0].failures = hwif->drives[1].failures = 0;

923 924
		pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
		pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
925
		return 0;
L
Linus Torvalds 已提交
926
	case BUSSTATE_OFF:
927
		if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
928
			return 0;
929
		mcr &= ~TRISTATE_BIT;
L
Linus Torvalds 已提交
930 931
		break;
	case BUSSTATE_TRISTATE:
932
		if ((bsr2 & resetmask) &&  (mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
933
			return 0;
934
		mcr |= TRISTATE_BIT;
L
Linus Torvalds 已提交
935
		break;
936 937
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
938 939
	}

940 941 942
	hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
	hwif->drives[1].failures = hwif->drives[1].max_failures + 1;

943 944
	pci_write_config_word(dev, mcr_addr, mcr);
	pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
L
Linus Torvalds 已提交
945 946 947
	return 0;
}

S
Sergei Shtylyov 已提交
948 949 950 951 952 953 954 955
/**
 *	hpt37x_calibrate_dpll	-	calibrate the DPLL
 *	@dev: PCI device
 *
 *	Perform a calibration cycle on the DPLL.
 *	Returns 1 if this succeeds
 */
static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
L
Linus Torvalds 已提交
956
{
S
Sergei Shtylyov 已提交
957 958 959
	u32 dpll = (f_high << 16) | f_low | 0x100;
	u8  scr2;
	int i;
960

S
Sergei Shtylyov 已提交
961
	pci_write_config_dword(dev, 0x5c, dpll);
962

S
Sergei Shtylyov 已提交
963 964 965 966 967
	/* Wait for oscillator ready */
	for(i = 0; i < 0x5000; ++i) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &scr2);
		if (scr2 & 0x80)
968 969
			break;
	}
S
Sergei Shtylyov 已提交
970 971 972 973 974 975 976 977 978 979 980
	/* See if it stays ready (we'll just bail out if it's not yet) */
	for(i = 0; i < 0x1000; ++i) {
		pci_read_config_byte(dev, 0x5b, &scr2);
		/* DPLL destabilized? */
		if(!(scr2 & 0x80))
			return 0;
	}
	/* Turn off tuning, we have the DPLL set */
	pci_read_config_dword (dev, 0x5c, &dpll);
	pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
	return 1;
981 982
}

S
Sergei Shtylyov 已提交
983
static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
984
{
S
Sergei Shtylyov 已提交
985 986 987
	struct hpt_info *info	= kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
	unsigned long io_base	= pci_resource_start(dev, 4);
	u8 pci_clk,  dpll_clk	= 0;	/* PCI and DPLL clock in MHz */
988
	u8 chip_type;
S
Sergei Shtylyov 已提交
989 990 991 992 993 994 995
	enum ata_clock	clock;

	if (info == NULL) {
		printk(KERN_ERR "%s: out of memory!\n", name);
		return -ENOMEM;
	}

L
Linus Torvalds 已提交
996
	/*
S
Sergei Shtylyov 已提交
997 998
	 * Copy everything from a static "template" structure
	 * to just allocated per-chip hpt_info structure.
L
Linus Torvalds 已提交
999
	 */
1000 1001
	memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
	chip_type = info->chip_type;
L
Linus Torvalds 已提交
1002

S
Sergei Shtylyov 已提交
1003 1004 1005 1006
	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1007

L
Linus Torvalds 已提交
1008
	/*
S
Sergei Shtylyov 已提交
1009
	 * First, try to estimate the PCI clock frequency...
L
Linus Torvalds 已提交
1010
	 */
1011
	if (chip_type >= HPT370) {
S
Sergei Shtylyov 已提交
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
		u8  scr1  = 0;
		u16 f_cnt = 0;
		u32 temp  = 0;

		/* Interrupt force enable. */
		pci_read_config_byte(dev, 0x5a, &scr1);
		if (scr1 & 0x10)
			pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);

		/*
		 * HighPoint does this for HPT372A.
		 * NOTE: This register is only writeable via I/O space.
		 */
1025
		if (chip_type == HPT372A)
S
Sergei Shtylyov 已提交
1026 1027 1028 1029 1030 1031 1032
			outb(0x0e, io_base + 0x9c);

		/*
		 * Default to PCI clock. Make sure MA15/16 are set to output
		 * to prevent drives having problems with 40-pin cables.
		 */
		pci_write_config_byte(dev, 0x5b, 0x23);
1033

S
Sergei Shtylyov 已提交
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
		/*
		 * We'll have to read f_CNT value in order to determine
		 * the PCI clock frequency according to the following ratio:
		 *
		 * f_CNT = Fpci * 192 / Fdpll
		 *
		 * First try reading the register in which the HighPoint BIOS
		 * saves f_CNT value before  reprogramming the DPLL from its
		 * default setting (which differs for the various chips).
		 *
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
		 * NOTE: This register is only accessible via I/O space;
		 * HPT374 BIOS only saves it for the function 0, so we have to
		 * always read it from there -- no need to check the result of
		 * pci_get_slot() for the function 0 as the whole device has
		 * been already "pinned" (via function 1) in init_setup_hpt374()
		 */
		if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
			struct pci_dev	*dev1 = pci_get_slot(dev->bus,
							     dev->devfn - 1);
			unsigned long io_base = pci_resource_start(dev1, 4);

			temp =	inl(io_base + 0x90);
			pci_dev_put(dev1);
		} else
			temp =	inl(io_base + 0x90);

		/*
		 * In case the signature check fails, we'll have to
		 * resort to reading the f_CNT register itself in hopes
		 * that nobody has touched the DPLL yet...
S
Sergei Shtylyov 已提交
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		 */
		if ((temp & 0xFFFFF000) != 0xABCDE000) {
			int i;

			printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
			       name);

			/* Calculate the average value of f_CNT. */
			for (temp = i = 0; i < 128; i++) {
				pci_read_config_word(dev, 0x78, &f_cnt);
				temp += f_cnt & 0x1ff;
				mdelay(1);
			}
			f_cnt = temp / 128;
		} else
			f_cnt = temp & 0x1ff;

		dpll_clk = info->dpll_clk;
		pci_clk  = (f_cnt * dpll_clk) / 192;

		/* Clamp PCI clock to bands. */
		if (pci_clk < 40)
			pci_clk = 33;
		else if(pci_clk < 45)
			pci_clk = 40;
		else if(pci_clk < 55)
			pci_clk = 50;
L
Linus Torvalds 已提交
1091
		else
S
Sergei Shtylyov 已提交
1092
			pci_clk = 66;
1093

S
Sergei Shtylyov 已提交
1094 1095
		printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
		       "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1096
	} else {
S
Sergei Shtylyov 已提交
1097 1098 1099 1100 1101 1102 1103 1104
		u32 itr1 = 0;

		pci_read_config_dword(dev, 0x40, &itr1);

		/* Detect PCI clock by looking at cmd_high_time. */
		switch((itr1 >> 8) & 0x07) {
			case 0x09:
				pci_clk = 40;
1105
				break;
S
Sergei Shtylyov 已提交
1106 1107
			case 0x05:
				pci_clk = 25;
1108
				break;
S
Sergei Shtylyov 已提交
1109 1110 1111
			case 0x07:
			default:
				pci_clk = 33;
1112
				break;
L
Linus Torvalds 已提交
1113 1114
		}
	}
1115

S
Sergei Shtylyov 已提交
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	/* Let's assume we'll use PCI clock for the ATA clock... */
	switch (pci_clk) {
		case 25:
			clock = ATA_CLOCK_25MHZ;
			break;
		case 33:
		default:
			clock = ATA_CLOCK_33MHZ;
			break;
		case 40:
			clock = ATA_CLOCK_40MHZ;
			break;
		case 50:
			clock = ATA_CLOCK_50MHZ;
			break;
		case 66:
			clock = ATA_CLOCK_66MHZ;
			break;
	}
1135

L
Linus Torvalds 已提交
1136
	/*
S
Sergei Shtylyov 已提交
1137 1138
	 * Only try the DPLL if we don't have a table for the PCI clock that
	 * we are running at for HPT370/A, always use it  for anything newer...
1139
	 *
S
Sergei Shtylyov 已提交
1140 1141 1142
	 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
	 * We also  don't like using  the DPLL because this causes glitches
	 * on PRST-/SRST- when the state engine gets reset...
L
Linus Torvalds 已提交
1143
	 */
1144
	if (chip_type >= HPT374 || info->settings[clock] == NULL) {
S
Sergei Shtylyov 已提交
1145 1146 1147 1148 1149 1150 1151
		u16 f_low, delta = pci_clk < 50 ? 2 : 4;
		int adjust;

		 /*
		  * Select 66 MHz DPLL clock only if UltraATA/133 mode is
		  * supported/enabled, use 50 MHz DPLL clock otherwise...
		  */
1152
		if (info->udma_mask == ATA_UDMA6) {
S
Sergei Shtylyov 已提交
1153 1154 1155 1156 1157 1158
			dpll_clk = 66;
			clock = ATA_CLOCK_66MHZ;
		} else if (dpll_clk) {	/* HPT36x chips don't have DPLL */
			dpll_clk = 50;
			clock = ATA_CLOCK_50MHZ;
		}
1159

S
Sergei Shtylyov 已提交
1160 1161 1162 1163
		if (info->settings[clock] == NULL) {
			printk(KERN_ERR "%s: unknown bus timing!\n", name);
			kfree(info);
			return -EIO;
L
Linus Torvalds 已提交
1164 1165
		}

S
Sergei Shtylyov 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		/* Select the DPLL clock. */
		pci_write_config_byte(dev, 0x5b, 0x21);

		/*
		 * Adjust the DPLL based upon PCI clock, enable it,
		 * and wait for stabilization...
		 */
		f_low = (pci_clk * 48) / dpll_clk;

		for (adjust = 0; adjust < 8; adjust++) {
			if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
				break;

			/*
			 * See if it'll settle at a fractionally different clock
			 */
			if (adjust & 1)
				f_low -= adjust >> 1;
			else
				f_low += adjust >> 1;
		}
		if (adjust == 8) {
			printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
			kfree(info);
			return -EIO;
		}

		printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
	} else {
		/* Mark the fact that we're not using the DPLL. */
		dpll_clk = 0;

		printk("%s: using %d MHz PCI clock\n", name, pci_clk);
	}
1200

1201
	/*
S
Sergei Shtylyov 已提交
1202 1203
	 * Advance the table pointer to a slot which points to the list
	 * of the register values settings matching the clock being used.
1204
	 */
S
Sergei Shtylyov 已提交
1205
	info->settings += clock;
L
Linus Torvalds 已提交
1206

S
Sergei Shtylyov 已提交
1207 1208 1209
	/* Store the clock frequencies. */
	info->dpll_clk	= dpll_clk;
	info->pci_clk	= pci_clk;
L
Linus Torvalds 已提交
1210

S
Sergei Shtylyov 已提交
1211 1212
	/* Point to this chip's own instance of the hpt_info structure. */
	pci_set_drvdata(dev, info);
1213

1214
	if (chip_type >= HPT370) {
S
Sergei Shtylyov 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
		u8  mcr1, mcr4;

		/*
		 * Reset the state engines.
		 * NOTE: Avoid accidentally enabling the disabled channels.
		 */
		pci_read_config_byte (dev, 0x50, &mcr1);
		pci_read_config_byte (dev, 0x54, &mcr4);
		pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
		pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
		udelay(100);
1226
	}
L
Linus Torvalds 已提交
1227

S
Sergei Shtylyov 已提交
1228 1229 1230 1231 1232
	/*
	 * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in
	 * the MISC. register to stretch the UltraDMA Tss timing.
	 * NOTE: This register is only writeable via I/O space.
	 */
1233
	if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
S
Sergei Shtylyov 已提交
1234 1235 1236

		outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);

L
Linus Torvalds 已提交
1237 1238 1239 1240 1241
	return dev->irq;
}

static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
{
1242 1243 1244 1245 1246 1247
	struct pci_dev	*dev	= hwif->pci_dev;
	struct hpt_info *info	= pci_get_drvdata(dev);
	int serialize		= HPT_SERIALIZE_IO;
	u8  scr1 = 0, ata66	= hwif->channel ? 0x01 : 0x02;
	u8  chip_type		= info->chip_type;
	u8  new_mcr, old_mcr	= 0;
1248 1249

	/* Cache the channel's MISC. control registers' offset */
1250
	hwif->select_data	= hwif->channel ? 0x54 : 0x50;
1251

1252
	hwif->set_pio_mode	= &hpt3xx_set_pio_mode;
1253
	hwif->set_dma_mode	= &hpt3xx_set_mode;
1254 1255 1256 1257
	hwif->quirkproc		= &hpt3xx_quirkproc;
	hwif->intrproc		= &hpt3xx_intrproc;
	hwif->maskproc		= &hpt3xx_maskproc;
	hwif->busproc		= &hpt3xx_busproc;
1258

1259
	hwif->udma_filter	= &hpt3xx_udma_filter;
1260
	hwif->mdma_filter	= &hpt3xx_mdma_filter;
1261

1262 1263 1264 1265 1266 1267
	/*
	 * HPT3xxN chips have some complications:
	 *
	 * - on 33 MHz PCI we must clock switch
	 * - on 66 MHz PCI we must NOT use the PCI clock
	 */
S
Sergei Shtylyov 已提交
1268
	if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
1269 1270 1271 1272 1273 1274 1275
		/*
		 * Clock is shared between the channels,
		 * so we'll have to serialize them... :-(
		 */
		serialize = 1;
		hwif->rw_disk = &hpt3xxn_rw_disk;
	}
L
Linus Torvalds 已提交
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	/* Serialize access to this device if needed */
	if (serialize && hwif->mate)
		hwif->serialized = hwif->mate->serialized = 1;

	/*
	 * Disable the "fast interrupt" prediction.  Don't hold off
	 * on interrupts. (== 0x01 despite what the docs say)
	 */
	pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);

S
Sergei Shtylyov 已提交
1287
	if (info->chip_type >= HPT374)
1288
		new_mcr = old_mcr & ~0x07;
S
Sergei Shtylyov 已提交
1289
	else if (info->chip_type >= HPT370) {
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
		new_mcr = old_mcr;
		new_mcr &= ~0x02;

#ifdef HPT_DELAY_INTERRUPT
		new_mcr &= ~0x01;
#else
		new_mcr |=  0x01;
#endif
	} else					/* HPT366 and HPT368  */
		new_mcr = old_mcr & ~0x80;

	if (new_mcr != old_mcr)
		pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);

1304
	if (hwif->dma_base == 0)
1305 1306
		return;

L
Linus Torvalds 已提交
1307 1308
	/*
	 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1309
	 * address lines to access an external EEPROM.  To read valid
L
Linus Torvalds 已提交
1310 1311
	 * cable detect state the pins must be enabled as inputs.
	 */
S
Sergei Shtylyov 已提交
1312
	if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
L
Linus Torvalds 已提交
1313 1314 1315 1316 1317
		/*
		 * HPT374 PCI function 1
		 * - set bit 15 of reg 0x52 to enable TCBLID as input
		 * - set bit 15 of reg 0x56 to enable FCBLID as input
		 */
1318 1319 1320 1321 1322
		u8  mcr_addr = hwif->select_data + 2;
		u16 mcr;

		pci_read_config_word (dev, mcr_addr, &mcr);
		pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
L
Linus Torvalds 已提交
1323
		/* now read cable id register */
1324 1325
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_word(dev, mcr_addr, mcr);
S
Sergei Shtylyov 已提交
1326
	} else if (chip_type >= HPT370) {
L
Linus Torvalds 已提交
1327 1328
		/*
		 * HPT370/372 and 374 pcifn 0
1329
		 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
L
Linus Torvalds 已提交
1330
		 */
1331
		u8 scr2 = 0;
L
Linus Torvalds 已提交
1332

1333 1334 1335 1336 1337 1338 1339
		pci_read_config_byte (dev, 0x5b, &scr2);
		pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
		/* now read cable id register */
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_byte(dev, 0x5b,  scr2);
	} else
		pci_read_config_byte (dev, 0x5a, &scr1);
L
Linus Torvalds 已提交
1340

1341 1342
	if (hwif->cbl != ATA_CBL_PATA40_SHORT)
		hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
L
Linus Torvalds 已提交
1343

S
Sergei Shtylyov 已提交
1344
	if (chip_type >= HPT374) {
1345 1346
		hwif->ide_dma_test_irq	= &hpt374_ide_dma_test_irq;
		hwif->ide_dma_end	= &hpt374_ide_dma_end;
S
Sergei Shtylyov 已提交
1347
	} else if (chip_type >= HPT370) {
1348 1349
		hwif->dma_start 	= &hpt370_ide_dma_start;
		hwif->ide_dma_end	= &hpt370_ide_dma_end;
1350
		hwif->dma_timeout	= &hpt370_dma_timeout;
1351
	} else
1352
		hwif->dma_lost_irq	= &hpt366_dma_lost_irq;
L
Linus Torvalds 已提交
1353 1354 1355 1356
}

static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
{
1357
	struct pci_dev	*dev		= hwif->pci_dev;
1358 1359
	u8 masterdma	= 0, slavedma	= 0;
	u8 dma_new	= 0, dma_old	= 0;
L
Linus Torvalds 已提交
1360 1361
	unsigned long flags;

1362
	dma_old = inb(dmabase + 2);
L
Linus Torvalds 已提交
1363 1364 1365 1366

	local_irq_save(flags);

	dma_new = dma_old;
1367 1368
	pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
	pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47,  &slavedma);
L
Linus Torvalds 已提交
1369 1370

	if (masterdma & 0x30)	dma_new |= 0x20;
1371
	if ( slavedma & 0x30)	dma_new |= 0x40;
L
Linus Torvalds 已提交
1372
	if (dma_new != dma_old)
1373
		outb(dma_new, dmabase + 2);
L
Linus Torvalds 已提交
1374 1375 1376 1377 1378 1379

	local_irq_restore(flags);

	ide_setup_dma(hwif, dmabase, 8);
}

1380
static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
L
Linus Torvalds 已提交
1381
{
1382 1383 1384 1385
	if (dev2->irq != dev->irq) {
		/* FIXME: we need a core pci_set_interrupt() */
		dev2->irq = dev->irq;
		printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
L
Linus Torvalds 已提交
1386 1387 1388
	}
}

1389
static void __devinit hpt371_init(struct pci_dev *dev)
1390
{
1391
	u8 mcr1 = 0;
1392

1393 1394 1395 1396 1397 1398 1399 1400
	/*
	 * HPT371 chips physically have only one channel, the secondary one,
	 * but the primary channel registers do exist!  Go figure...
	 * So,  we manually disable the non-existing channel here
	 * (if the BIOS hasn't done this already).
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x04)
1401 1402 1403
		pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
}

1404
static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
1405
{
1406
	u8 mcr1 = 0, pin1 = 0, pin2 = 0;
S
Sergei Shtylyov 已提交
1407

1408 1409 1410 1411 1412 1413 1414
	/*
	 * Now we'll have to force both channels enabled if
	 * at least one of them has been enabled by BIOS...
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x30)
		pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
1415

1416 1417
	pci_read_config_byte(dev,  PCI_INTERRUPT_PIN, &pin1);
	pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
L
Linus Torvalds 已提交
1418

1419 1420 1421 1422
	if (pin1 != pin2 && dev->irq == dev2->irq) {
		printk(KERN_INFO "HPT36x: onboard version of chipset, "
				 "pin1=%d pin2=%d\n", pin1, pin2);
		return 1;
1423 1424
	}

1425
	return 0;
L
Linus Torvalds 已提交
1426 1427 1428 1429
}

static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
	{	/* 0 */
1430
		.name		= "HPT36x",
L
Linus Torvalds 已提交
1431 1432 1433
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
1434 1435 1436 1437 1438 1439 1440
		/*
		 * HPT36x chips have one channel per function and have
		 * both channel enable bits located differently and visible
		 * to both functions -- really stupid design decision... :-(
		 * Bit 4 is for the primary channel, bit 5 for the secondary.
		 */
		.enablebits	= {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1441
		.extra		= 240,
1442 1443 1444
		.host_flags	= IDE_HFLAG_SINGLE |
				  IDE_HFLAG_NO_ATAPI_DMA |
				  IDE_HFLAG_OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1445
		.pio_mask	= ATA_PIO4,
1446
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1447 1448 1449 1450 1451
	},{	/* 1 */
		.name		= "HPT372A",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1452
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1453
		.extra		= 240,
1454
		.host_flags	= IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1455
		.pio_mask	= ATA_PIO4,
1456
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1457 1458 1459 1460 1461
	},{	/* 2 */
		.name		= "HPT302",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1462
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1463
		.extra		= 240,
1464
		.host_flags	= IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1465
		.pio_mask	= ATA_PIO4,
1466
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1467 1468 1469 1470 1471
	},{	/* 3 */
		.name		= "HPT371",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
1472
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1473
		.extra		= 240,
1474
		.host_flags	= IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1475
		.pio_mask	= ATA_PIO4,
1476
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1477 1478 1479 1480 1481
	},{	/* 4 */
		.name		= "HPT374",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1482
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1483
		.udma_mask	= ATA_UDMA5,
B
Bartlomiej Zolnierkiewicz 已提交
1484
		.extra		= 240,
1485
		.host_flags	= IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1486
		.pio_mask	= ATA_PIO4,
1487
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1488 1489 1490 1491 1492
	},{	/* 5 */
		.name		= "HPT372N",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1493
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1494
		.extra		= 240,
1495
		.host_flags	= IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1496
		.pio_mask	= ATA_PIO4,
1497
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	}
};

/**
 *	hpt366_init_one	-	called when an HPT366 is found
 *	@dev: the hpt366 device
 *	@id: the matching pci id
 *
 *	Called when the PCI registration layer (or the IDE initialization)
 *	finds a device matching our IDE device tables.
 */
static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
	struct hpt_info *info = NULL;
	struct pci_dev *dev2 = NULL;
	ide_pci_device_t d;
	u8 idx = id->driver_data;
	u8 rev = dev->revision;

	if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
		return -ENODEV;

	switch (idx) {
	case 0:
		if (rev < 3)
			info = &hpt36x;
		else {
			static struct hpt_info *hpt37x_info[] =
				{ &hpt370, &hpt370a, &hpt372, &hpt372n };

			info = hpt37x_info[min_t(u8, rev, 6) - 3];
			idx++;
		}
		break;
	case 1:
		info = (rev > 1) ? &hpt372n : &hpt372a;
		break;
	case 2:
		info = (rev > 1) ? &hpt302n : &hpt302;
		break;
	case 3:
		hpt371_init(dev);
		info = (rev > 1) ? &hpt371n : &hpt371;
		break;
	case 4:
		info = &hpt374;
		break;
	case 5:
		info = &hpt372n;
		break;
	}

	d = hpt366_chipsets[idx];

	d.name = info->chip_name;
	d.udma_mask = info->udma_mask;

	pci_set_drvdata(dev, info);

	if (info == &hpt36x || info == &hpt374)
		dev2 = pci_get_slot(dev->bus, dev->devfn + 1);

	if (dev2) {
		int ret;

		pci_set_drvdata(dev2, info);

		if (info == &hpt374)
			hpt374_init(dev, dev2);
		else {
			if (hpt36x_init(dev, dev2))
				d.host_flags |= IDE_HFLAG_BOOTABLE;
		}

		ret = ide_setup_pci_devices(dev, dev2, &d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
	}
L
Linus Torvalds 已提交
1577

1578
	return ide_setup_pci_device(dev, &d);
L
Linus Torvalds 已提交
1579 1580
}

1581 1582 1583 1584 1585 1586 1587
static const struct pci_device_id hpt366_pci_tbl[] = {
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366),  0 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372),  1 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302),  2 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371),  3 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374),  4 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
L
Linus Torvalds 已提交
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);

static struct pci_driver driver = {
	.name		= "HPT366_IDE",
	.id_table	= hpt366_pci_tbl,
	.probe		= hpt366_init_one,
};

1598
static int __init hpt366_ide_init(void)
L
Linus Torvalds 已提交
1599 1600 1601 1602 1603 1604 1605 1606 1607
{
	return ide_pci_register_driver(&driver);
}

module_init(hpt366_ide_init);

MODULE_AUTHOR("Andre Hedrick");
MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
MODULE_LICENSE("GPL");