mlx5_ifc.h 165.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
169 170
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
187 188 189 190 191 192 193 194
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
195
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
196 197 198 199 200 201 202 203
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
204 205
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c
206 207 208 209 210 211
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
212
	u8         reserved_at_3[0x1];
213 214 215
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
216
	u8         reserved_at_7[0x1];
217 218 219
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
220
	u8         reserved_at_b[0x1];
221 222 223 224 225 226 227 228 229 230 231 232 233 234
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
235
	u8         reserved_at_1a[0x5];
236 237 238 239 240
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
241
	u8         reserved_at_23[0x1];
242 243 244
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
245
	u8         reserved_at_27[0x1];
246 247 248
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
249
	u8         reserved_at_2b[0x1];
250 251 252 253 254 255 256 257 258 259 260
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
261
	u8         reserved_at_37[0x9];
262

263
	u8         reserved_at_40[0x40];
264 265 266 267
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
268
	u8         reserved_at_1[0x2];
269
	u8	   flow_modify_en[0x1];
270
	u8         modify_root[0x1];
271 272
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
273
	u8         reserved_at_7[0x19];
274

275
	u8         reserved_at_20[0x2];
276
	u8         log_max_ft_size[0x6];
277
	u8         reserved_at_28[0x10];
278 279
	u8         max_ft_level[0x8];

280
	u8         reserved_at_40[0x20];
281

282
	u8         reserved_at_60[0x18];
283 284
	u8         log_max_ft_num[0x8];

285
	u8         reserved_at_80[0x18];
286 287
	u8         log_max_destination[0x8];

288
	u8         reserved_at_a0[0x18];
289 290
	u8         log_max_flow[0x8];

291
	u8         reserved_at_c0[0x40];
292 293 294 295 296 297 298 299 300 301 302

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
303
	u8         reserved_at_4[0x1];
304
	u8         srq_receive[0x1];
305
	u8         reserved_at_6[0x1a];
306 307
};

308
struct mlx5_ifc_ipv4_layout_bits {
309
	u8         reserved_at_0[0x60];
310 311 312 313 314 315 316 317 318 319 320

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
321
	u8         reserved_at_0[0x80];
322 323
};

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
341
	u8         reserved_at_91[0x1];
342
	u8         frag[0x1];
343
	u8         reserved_at_93[0x4];
344 345 346 347 348
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

349
	u8         reserved_at_c0[0x20];
350 351 352 353

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

354
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
355

356
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
357 358 359
};

struct mlx5_ifc_fte_match_set_misc_bits {
360
	u8         reserved_at_0[0x20];
361

362
	u8         reserved_at_20[0x10];
363 364 365 366 367 368 369 370 371 372 373
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
374
	u8         reserved_at_62[0xe];
375 376 377 378 379 380
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
381
	u8         reserved_at_b8[0x8];
382

383
	u8         reserved_at_c0[0x20];
384

385
	u8         reserved_at_e0[0xc];
386 387
	u8         outer_ipv6_flow_label[0x14];

388
	u8         reserved_at_100[0xc];
389 390
	u8         inner_ipv6_flow_label[0x14];

391
	u8         reserved_at_120[0xe0];
392 393 394 395 396 397
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
398
	u8         reserved_at_34[0xc];
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
423
	u8         reserved_at_2[0xe];
424 425
	u8         pkey_index[0x10];

426
	u8         reserved_at_20[0x8];
427 428 429 430 431
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
432
	u8         reserved_at_45[0x3];
433
	u8         src_addr_index[0x8];
434
	u8         reserved_at_50[0x4];
435 436 437
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

438
	u8         reserved_at_60[0x4];
439 440 441 442 443
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

444
	u8         reserved_at_100[0x4];
445 446
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
447
	u8         reserved_at_106[0x1];
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
463 464
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
465 466 467

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

468
	u8         reserved_at_400[0x200];
469 470 471 472 473

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

474
	u8         reserved_at_a00[0x200];
475 476 477

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

478
	u8         reserved_at_e00[0x7200];
479 480
};

481
struct mlx5_ifc_flow_table_eswitch_cap_bits {
482
	u8     reserved_at_0[0x200];
483 484 485 486 487 488 489

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

490
	u8      reserved_at_800[0x7800];
491 492
};

493 494 495 496 497 498
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
499
	u8         reserved_at_5[0x1b];
500

501
	u8         reserved_at_20[0x7e0];
502 503
};

504 505 506 507 508 509
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
510
	u8         reserved_at_5[0x3];
511
	u8         self_lb_en_modifiable[0x1];
512
	u8         reserved_at_9[0x2];
513
	u8         max_lso_cap[0x5];
514
	u8         reserved_at_10[0x4];
515
	u8         rss_ind_tbl_cap[0x4];
516 517 518
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
519
	u8         tunnel_lso_const_out_ip_id[0x1];
520
	u8         reserved_at_1c[0x2];
521 522 523
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

524
	u8         reserved_at_20[0x20];
525

526
	u8         reserved_at_40[0x10];
527 528
	u8         lro_min_mss_size[0x10];

529
	u8         reserved_at_60[0x120];
530 531 532

	u8         lro_timer_supported_periods[4][0x20];

533
	u8         reserved_at_200[0x600];
534 535 536 537
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
538
	u8         reserved_at_1[0x1f];
539

540
	u8         reserved_at_20[0x60];
541

542
	u8         reserved_at_80[0xc];
543
	u8         l3_type[0x4];
544
	u8         reserved_at_90[0x8];
545 546
	u8         roce_version[0x8];

547
	u8         reserved_at_a0[0x10];
548 549 550 551 552
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

553
	u8         reserved_at_e0[0x10];
554 555
	u8         roce_address_table_size[0x10];

556
	u8         reserved_at_100[0x700];
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
584
	u8         reserved_at_0[0x40];
585

586
	u8         atomic_req_8B_endianess_mode[0x2];
587
	u8         reserved_at_42[0x4];
588
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
589

590
	u8         reserved_at_47[0x19];
591

592
	u8         reserved_at_60[0x20];
593

594
	u8         reserved_at_80[0x10];
595
	u8         atomic_operations[0x10];
596

597
	u8         reserved_at_a0[0x10];
598 599
	u8         atomic_size_qp[0x10];

600
	u8         reserved_at_c0[0x10];
601 602
	u8         atomic_size_dc[0x10];

603
	u8         reserved_at_e0[0x720];
604 605 606
};

struct mlx5_ifc_odp_cap_bits {
607
	u8         reserved_at_0[0x40];
608 609

	u8         sig[0x1];
610
	u8         reserved_at_41[0x1f];
611

612
	u8         reserved_at_60[0x20];
613 614 615 616 617 618 619

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

620
	u8         reserved_at_e0[0x720];
621 622
};

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

650 651 652
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
653
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
692 693
};

694
struct mlx5_ifc_cmd_hca_cap_bits {
695
	u8         reserved_at_0[0x80];
696 697 698

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
699
	u8         reserved_at_90[0xb];
700 701
	u8         log_max_qp[0x5];

702
	u8         reserved_at_a0[0xb];
703
	u8         log_max_srq[0x5];
704
	u8         reserved_at_b0[0x10];
705

706
	u8         reserved_at_c0[0x8];
707
	u8         log_max_cq_sz[0x8];
708
	u8         reserved_at_d0[0xb];
709 710 711
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
712
	u8         reserved_at_e8[0x2];
713
	u8         log_max_mkey[0x6];
714
	u8         reserved_at_f0[0xc];
715 716 717
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
718
	u8         reserved_at_108[0x1];
719
	u8         log_max_mrw_sz[0x7];
720
	u8         reserved_at_110[0x2];
721
	u8         log_max_bsf_list_size[0x6];
722
	u8         reserved_at_118[0x2];
723 724
	u8         log_max_klm_list_size[0x6];

725
	u8         reserved_at_120[0xa];
726
	u8         log_max_ra_req_dc[0x6];
727
	u8         reserved_at_130[0xa];
728 729
	u8         log_max_ra_res_dc[0x6];

730
	u8         reserved_at_140[0xa];
731
	u8         log_max_ra_req_qp[0x6];
732
	u8         reserved_at_150[0xa];
733 734 735 736 737
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
738
	u8         reserved_at_163[0xd];
739
	u8         gid_table_size[0x10];
740

741 742
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
743
	u8         reserved_at_182[0x4];
744 745 746
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

747 748 749 750
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
751
	u8         reserved_at_1a4[0x1];
752 753
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
754
	u8         eswitch_flow_table[0x1];
755 756
	u8	   early_vf_enable[0x1];
	u8         reserved_at_1a9[0x2];
757
	u8         local_ca_ack_delay[0x5];
758 759 760 761 762
	u8         reserved_at_1af[0x2];
	u8         ports_check[0x1];
	u8         reserved_at_1b2[0x1];
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
763
	u8         port_type[0x2];
764 765
	u8         num_ports[0x8];

766
	u8         reserved_at_1c0[0x3];
767
	u8         log_max_msg[0x5];
768
	u8         reserved_at_1c8[0x4];
769
	u8         max_tc[0x4];
770
	u8         reserved_at_1d0[0x6];
T
Tariq Toukan 已提交
771 772
	u8         rol_s[0x1];
	u8         rol_g[0x1];
773
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
774 775 776 777 778 779 780
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
781 782

	u8         stat_rate_support[0x10];
783
	u8         reserved_at_1f0[0xc];
784
	u8         cqe_version[0x4];
785

786
	u8         compact_address_vector[0x1];
787 788
	u8         striding_rq[0x1];
	u8         reserved_at_201[0x2];
789
	u8         ipoib_basic_offloads[0x1];
790
	u8         reserved_at_205[0xa];
791
	u8         drain_sigerr[0x1];
792 793
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
794
	u8         reserved_at_213[0x1];
795 796
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
797
	u8         reserved_at_216[0x1];
798 799 800
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
801
	u8         dct[0x1];
802
	u8         reserved_at_21b[0x1];
803
	u8         eth_net_offloads[0x1];
804 805
	u8         roce[0x1];
	u8         atomic[0x1];
806
	u8         reserved_at_21f[0x1];
807 808 809 810

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
811
	u8         reserved_at_223[0x3];
812
	u8         cq_eq_remap[0x1];
813 814
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
815
	u8         reserved_at_229[0x1];
816
	u8         scqe_break_moderation[0x1];
817
	u8         cq_period_start_from_cqe[0x1];
818
	u8         cd[0x1];
819
	u8         reserved_at_22d[0x1];
820
	u8         apm[0x1];
821
	u8         vector_calc[0x1];
822
	u8         umr_ptr_rlky[0x1];
823
	u8	   imaicl[0x1];
824
	u8         reserved_at_232[0x4];
825 826
	u8         qkv[0x1];
	u8         pkv[0x1];
827 828
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
829 830 831 832 833
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

834
	u8         reserved_at_240[0xa];
835
	u8         uar_sz[0x6];
836
	u8         reserved_at_250[0x8];
837 838 839
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
840
	u8         reserved_at_261[0x1];
841
	u8         pad_tx_eth_packet[0x1];
842
	u8         reserved_at_263[0x8];
843
	u8         log_bf_reg_size[0x5];
844
	u8         reserved_at_270[0x10];
845

846
	u8         reserved_at_280[0x10];
847 848
	u8         max_wqe_sz_sq[0x10];

849
	u8         reserved_at_2a0[0x10];
850 851
	u8         max_wqe_sz_rq[0x10];

852
	u8         reserved_at_2c0[0x10];
853 854
	u8         max_wqe_sz_sq_dc[0x10];

855
	u8         reserved_at_2e0[0x7];
856 857
	u8         max_qp_mcg[0x19];

858
	u8         reserved_at_300[0x18];
859 860
	u8         log_max_mcg[0x8];

861
	u8         reserved_at_320[0x3];
862
	u8         log_max_transport_domain[0x5];
863
	u8         reserved_at_328[0x3];
864
	u8         log_max_pd[0x5];
865
	u8         reserved_at_330[0xb];
866 867
	u8         log_max_xrcd[0x5];

868
	u8         reserved_at_340[0x20];
869

870
	u8         reserved_at_360[0x3];
871
	u8         log_max_rq[0x5];
872
	u8         reserved_at_368[0x3];
873
	u8         log_max_sq[0x5];
874
	u8         reserved_at_370[0x3];
875
	u8         log_max_tir[0x5];
876
	u8         reserved_at_378[0x3];
877 878
	u8         log_max_tis[0x5];

879
	u8         basic_cyclic_rcv_wqe[0x1];
880
	u8         reserved_at_381[0x2];
881
	u8         log_max_rmp[0x5];
882
	u8         reserved_at_388[0x3];
883
	u8         log_max_rqt[0x5];
884
	u8         reserved_at_390[0x3];
885
	u8         log_max_rqt_size[0x5];
886
	u8         reserved_at_398[0x3];
887 888
	u8         log_max_tis_per_sq[0x5];

889
	u8         reserved_at_3a0[0x3];
890
	u8         log_max_stride_sz_rq[0x5];
891
	u8         reserved_at_3a8[0x3];
892
	u8         log_min_stride_sz_rq[0x5];
893
	u8         reserved_at_3b0[0x3];
894
	u8         log_max_stride_sz_sq[0x5];
895
	u8         reserved_at_3b8[0x3];
896 897
	u8         log_min_stride_sz_sq[0x5];

898
	u8         reserved_at_3c0[0x1b];
899 900
	u8         log_max_wq_sz[0x5];

901
	u8         nic_vport_change_event[0x1];
902
	u8         reserved_at_3e1[0xa];
903
	u8         log_max_vlan_list[0x5];
904
	u8         reserved_at_3f0[0x3];
905
	u8         log_max_current_mc_list[0x5];
906
	u8         reserved_at_3f8[0x3];
907 908
	u8         log_max_current_uc_list[0x5];

909
	u8         reserved_at_400[0x80];
910

911
	u8         reserved_at_480[0x3];
912
	u8         log_max_l2_table[0x5];
913
	u8         reserved_at_488[0x8];
914 915
	u8         log_uar_page_sz[0x10];

916
	u8         reserved_at_4a0[0x20];
917
	u8         device_frequency_mhz[0x20];
918
	u8         device_frequency_khz[0x20];
919 920 921 922

	u8         reserved_at_500[0x80];

	u8         reserved_at_580[0x3f];
923
	u8         cqe_compression[0x1];
924

925 926
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
927

928
	u8         reserved_at_5e0[0x220];
929 930
};

931 932 933 934
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
935
};
936

937 938 939
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
940

941
	u8         reserved_at_20[0x20];
942 943 944 945 946 947 948 949
};

struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
950

951
	u8         reserved_at_600[0xa00];
952 953
};

954 955 956 957 958 959 960
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
961

962 963 964 965 966
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
967

968 969 970
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
971 972
};

973 974 975 976 977 978 979 980 981 982
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
983
	u8         reserved_at_8[0x18];
984

985 986
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
987
	u8         reserved_at_24[0x7];
988 989
	u8         page_offset[0x5];
	u8         lwm[0x10];
990

991
	u8         reserved_at_40[0x8];
992 993
	u8         pd[0x18];

994
	u8         reserved_at_60[0x8];
995 996 997 998 999 1000 1001 1002
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1003
	u8         reserved_at_100[0xc];
1004
	u8         log_wq_stride[0x4];
1005
	u8         reserved_at_110[0x3];
1006
	u8         log_wq_pg_sz[0x5];
1007
	u8         reserved_at_118[0x3];
1008 1009
	u8         log_wq_sz[0x5];

1010 1011 1012 1013 1014 1015 1016
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1017

1018
	struct mlx5_ifc_cmd_pas_bits pas[0];
1019 1020
};

1021
struct mlx5_ifc_rq_num_bits {
1022
	u8         reserved_at_0[0x8];
1023 1024
	u8         rq_num[0x18];
};
1025

1026
struct mlx5_ifc_mac_address_layout_bits {
1027
	u8         reserved_at_0[0x10];
1028
	u8         mac_addr_47_32[0x10];
1029

1030 1031 1032
	u8         mac_addr_31_0[0x20];
};

1033
struct mlx5_ifc_vlan_layout_bits {
1034
	u8         reserved_at_0[0x14];
1035 1036
	u8         vlan[0x0c];

1037
	u8         reserved_at_20[0x20];
1038 1039
};

1040
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1041
	u8         reserved_at_0[0xa0];
1042 1043 1044

	u8         min_time_between_cnps[0x20];

1045
	u8         reserved_at_c0[0x12];
1046
	u8         cnp_dscp[0x6];
1047
	u8         reserved_at_d8[0x5];
1048 1049
	u8         cnp_802p_prio[0x3];

1050
	u8         reserved_at_e0[0x720];
1051 1052 1053
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1054
	u8         reserved_at_0[0x60];
1055

1056
	u8         reserved_at_60[0x4];
1057
	u8         clamp_tgt_rate[0x1];
1058
	u8         reserved_at_65[0x3];
1059
	u8         clamp_tgt_rate_after_time_inc[0x1];
1060
	u8         reserved_at_69[0x17];
1061

1062
	u8         reserved_at_80[0x20];
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1082
	u8         reserved_at_1c0[0xe0];
1083 1084 1085 1086 1087 1088 1089 1090 1091

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1092
	u8         reserved_at_320[0x20];
1093 1094 1095

	u8         initial_alpha_value[0x20];

1096
	u8         reserved_at_360[0x4a0];
1097 1098 1099
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1100
	u8         reserved_at_0[0x80];
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1122
	u8         reserved_at_1c0[0x640];
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1272
	u8         reserved_at_640[0x180];
1273 1274
};

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1305 1306 1307 1308 1309
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1310
	u8         reserved_at_40[0x780];
1311 1312 1313 1314 1315 1316 1317
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1318
	u8         reserved_at_40[0xc0];
1319 1320 1321 1322 1323 1324 1325 1326 1327

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1328
	u8         reserved_at_180[0xc0];
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1354
	u8         reserved_at_3c0[0x400];
1355 1356 1357 1358 1359 1360 1361
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1362
	u8         reserved_at_40[0x780];
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1430
	u8         reserved_at_400[0x3c0];
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1518
	u8         reserved_at_540[0x280];
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1574
	u8         reserved_at_340[0x480];
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1654
	u8         reserved_at_4c0[0x300];
1655 1656 1657 1658 1659
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1660
	u8         reserved_at_20[0xc0];
1661 1662 1663
};

struct mlx5_ifc_stall_vl_event_bits {
1664
	u8         reserved_at_0[0x18];
1665
	u8         port_num[0x1];
1666
	u8         reserved_at_19[0x3];
1667 1668
	u8         vl[0x4];

1669
	u8         reserved_at_20[0xa0];
1670 1671 1672 1673
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1674
	u8         reserved_at_8[0x8];
1675
	u8         congestion_level[0x8];
1676
	u8         reserved_at_18[0x8];
1677

1678
	u8         reserved_at_20[0xa0];
1679 1680 1681
};

struct mlx5_ifc_gpio_event_bits {
1682
	u8         reserved_at_0[0x60];
1683 1684 1685 1686 1687

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1688
	u8         reserved_at_a0[0x40];
1689 1690 1691
};

struct mlx5_ifc_port_state_change_event_bits {
1692
	u8         reserved_at_0[0x40];
1693 1694

	u8         port_num[0x4];
1695
	u8         reserved_at_44[0x1c];
1696

1697
	u8         reserved_at_60[0x80];
1698 1699 1700
};

struct mlx5_ifc_dropped_packet_logged_bits {
1701
	u8         reserved_at_0[0xe0];
1702 1703 1704 1705 1706 1707 1708 1709
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1710
	u8         reserved_at_0[0x8];
1711 1712
	u8         cqn[0x18];

1713
	u8         reserved_at_20[0x20];
1714

1715
	u8         reserved_at_40[0x18];
1716 1717
	u8         syndrome[0x8];

1718
	u8         reserved_at_60[0x80];
1719 1720 1721 1722 1723 1724 1725
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1726
	u8         reserved_at_40[0x10];
1727 1728 1729 1730 1731 1732
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1733
	u8         reserved_at_c0[0x5];
1734 1735 1736 1737 1738 1739 1740 1741 1742
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1743
	u8         reserved_at_20[0x10];
1744 1745
	u8         wqe_index[0x10];

1746
	u8         reserved_at_40[0x10];
1747 1748
	u8         len[0x10];

1749
	u8         reserved_at_60[0x60];
1750

1751
	u8         reserved_at_c0[0x5];
1752 1753 1754 1755 1756 1757 1758
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1759
	u8         reserved_at_0[0xa0];
1760 1761

	u8         type[0x8];
1762
	u8         reserved_at_a8[0x18];
1763

1764
	u8         reserved_at_c0[0x8];
1765 1766 1767 1768
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1769
	u8         reserved_at_0[0xc0];
1770

1771
	u8         reserved_at_c0[0x8];
1772 1773 1774 1775
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1776
	u8         reserved_at_0[0xc0];
1777

1778
	u8         reserved_at_c0[0x8];
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1851
	u8         reserved_at_4[0x4];
1852
	u8         st[0x8];
1853
	u8         reserved_at_10[0x3];
1854
	u8         pm_state[0x2];
1855
	u8         reserved_at_15[0x7];
1856
	u8         end_padding_mode[0x2];
1857
	u8         reserved_at_1e[0x2];
1858 1859 1860 1861 1862

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1863
	u8         reserved_at_24[0x1];
1864
	u8         drain_sigerr[0x1];
1865
	u8         reserved_at_26[0x2];
1866 1867 1868 1869
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1870
	u8         reserved_at_48[0x1];
1871 1872 1873 1874
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1875
	u8         reserved_at_55[0x6];
1876
	u8         rlky[0x1];
1877
	u8         ulp_stateless_offload_mode[0x4];
1878 1879 1880 1881

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1882
	u8         reserved_at_80[0x8];
1883 1884
	u8         user_index[0x18];

1885
	u8         reserved_at_a0[0x3];
1886 1887 1888 1889 1890 1891 1892 1893
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1894
	u8         reserved_at_384[0x4];
1895
	u8         log_sra_max[0x3];
1896
	u8         reserved_at_38b[0x2];
1897 1898
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1899
	u8         reserved_at_393[0x1];
1900 1901 1902
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1903
	u8         reserved_at_39b[0x5];
1904

1905
	u8         reserved_at_3a0[0x20];
1906

1907
	u8         reserved_at_3c0[0x8];
1908 1909
	u8         next_send_psn[0x18];

1910
	u8         reserved_at_3e0[0x8];
1911 1912
	u8         cqn_snd[0x18];

1913
	u8         reserved_at_400[0x40];
1914

1915
	u8         reserved_at_440[0x8];
1916 1917
	u8         last_acked_psn[0x18];

1918
	u8         reserved_at_460[0x8];
1919 1920
	u8         ssn[0x18];

1921
	u8         reserved_at_480[0x8];
1922
	u8         log_rra_max[0x3];
1923
	u8         reserved_at_48b[0x1];
1924 1925 1926 1927
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1928
	u8         reserved_at_493[0x1];
1929
	u8         page_offset[0x6];
1930
	u8         reserved_at_49a[0x3];
1931 1932 1933 1934
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1935
	u8         reserved_at_4a0[0x3];
1936 1937 1938
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1939
	u8         reserved_at_4c0[0x8];
1940 1941
	u8         xrcd[0x18];

1942
	u8         reserved_at_4e0[0x8];
1943 1944 1945 1946 1947 1948
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1949
	u8         reserved_at_560[0x5];
1950 1951 1952
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1953
	u8         reserved_at_580[0x8];
1954 1955 1956 1957 1958 1959 1960 1961 1962
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1963
	u8         reserved_at_600[0x20];
1964

1965
	u8         reserved_at_620[0xf];
1966 1967 1968 1969 1970 1971
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1972
	u8         reserved_at_680[0xc0];
1973 1974 1975 1976 1977
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

1978
	u8         reserved_at_80[0x3];
1979 1980 1981 1982 1983 1984
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

1985
	u8         reserved_at_c0[0x14];
1986 1987 1988
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

1989
	u8         reserved_at_e0[0x20];
1990 1991 1992 1993 1994 1995 1996 1997 1998
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1999
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2000
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2001
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2002
	u8         reserved_at_0[0x8000];
2003 2004 2005 2006 2007 2008 2009 2010 2011
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
};

struct mlx5_ifc_flow_context_bits {
2012
	u8         reserved_at_0[0x20];
2013 2014 2015

	u8         group_id[0x20];

2016
	u8         reserved_at_40[0x8];
2017 2018
	u8         flow_tag[0x18];

2019
	u8         reserved_at_60[0x10];
2020 2021
	u8         action[0x10];

2022
	u8         reserved_at_80[0x8];
2023 2024
	u8         destination_list_size[0x18];

2025
	u8         reserved_at_a0[0x160];
2026 2027 2028

	struct mlx5_ifc_fte_match_param_bits match_value;

2029
	u8         reserved_at_1200[0x600];
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041

	struct mlx5_ifc_dest_format_struct_bits destination[0];
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2042
	u8         reserved_at_8[0x18];
2043 2044 2045

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2046
	u8         reserved_at_22[0x1];
2047 2048 2049 2050 2051 2052
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2053
	u8         reserved_at_46[0x2];
2054 2055
	u8         cqn[0x18];

2056
	u8         reserved_at_60[0x20];
2057 2058

	u8         user_index_equal_xrc_srqn[0x1];
2059
	u8         reserved_at_81[0x1];
2060 2061 2062
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2063
	u8         reserved_at_a0[0x20];
2064

2065
	u8         reserved_at_c0[0x8];
2066 2067 2068 2069 2070
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2071
	u8         reserved_at_100[0x40];
2072 2073 2074 2075

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2076
	u8         reserved_at_17e[0x2];
2077

2078
	u8         reserved_at_180[0x80];
2079 2080 2081 2082 2083 2084 2085 2086 2087
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2088
	u8         reserved_at_0[0xc];
2089
	u8         prio[0x4];
2090
	u8         reserved_at_10[0x10];
2091

2092
	u8         reserved_at_20[0x100];
2093

2094
	u8         reserved_at_120[0x8];
2095 2096
	u8         transport_domain[0x18];

2097
	u8         reserved_at_140[0x3c0];
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2111 2112 2113
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2114 2115 2116 2117 2118 2119 2120 2121
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2122
	u8         reserved_at_0[0x20];
2123 2124

	u8         disp_type[0x4];
2125
	u8         reserved_at_24[0x1c];
2126

2127
	u8         reserved_at_40[0x40];
2128

2129
	u8         reserved_at_80[0x4];
2130 2131 2132 2133
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2134
	u8         reserved_at_a0[0x40];
2135

2136
	u8         reserved_at_e0[0x8];
2137 2138 2139
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2140
	u8         reserved_at_101[0x1];
2141
	u8         tunneled_offload_en[0x1];
2142
	u8         reserved_at_103[0x5];
2143 2144 2145
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2146
	u8         reserved_at_124[0x2];
2147 2148 2149 2150 2151 2152 2153 2154 2155
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2156
	u8         reserved_at_2c0[0x4c0];
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2167
	u8         reserved_at_8[0x18];
2168 2169 2170

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2171
	u8         reserved_at_22[0x1];
2172
	u8         rlky[0x1];
2173
	u8         reserved_at_24[0x1];
2174 2175 2176 2177
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2178
	u8         reserved_at_46[0x2];
2179 2180
	u8         cqn[0x18];

2181
	u8         reserved_at_60[0x20];
2182

2183
	u8         reserved_at_80[0x2];
2184
	u8         log_page_size[0x6];
2185
	u8         reserved_at_88[0x18];
2186

2187
	u8         reserved_at_a0[0x20];
2188

2189
	u8         reserved_at_c0[0x8];
2190 2191 2192 2193 2194
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2195
	u8         reserved_at_100[0x40];
2196

2197
	u8         dbr_addr[0x40];
2198

2199
	u8         reserved_at_180[0x80];
2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2213
	u8         reserved_at_4[0x4];
2214
	u8         state[0x4];
2215 2216
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2217

2218
	u8         reserved_at_20[0x8];
2219 2220
	u8         user_index[0x18];

2221
	u8         reserved_at_40[0x8];
2222 2223
	u8         cqn[0x18];

2224
	u8         reserved_at_60[0xa0];
2225 2226

	u8         tis_lst_sz[0x10];
2227
	u8         reserved_at_110[0x10];
2228

2229
	u8         reserved_at_120[0x40];
2230

2231
	u8         reserved_at_160[0x8];
2232 2233 2234 2235 2236 2237
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2238
	u8         reserved_at_0[0xa0];
2239

2240
	u8         reserved_at_a0[0x10];
2241 2242
	u8         rqt_max_size[0x10];

2243
	u8         reserved_at_c0[0x10];
2244 2245
	u8         rqt_actual_size[0x10];

2246
	u8         reserved_at_e0[0x6a0];
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2264 2265
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2266 2267 2268
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2269
	u8         reserved_at_c[0x1];
2270
	u8         flush_in_error_en[0x1];
2271
	u8         reserved_at_e[0x12];
2272

2273
	u8         reserved_at_20[0x8];
2274 2275
	u8         user_index[0x18];

2276
	u8         reserved_at_40[0x8];
2277 2278 2279
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2280
	u8         reserved_at_68[0x18];
2281

2282
	u8         reserved_at_80[0x8];
2283 2284
	u8         rmpn[0x18];

2285
	u8         reserved_at_a0[0xe0];
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2296
	u8         reserved_at_0[0x8];
2297
	u8         state[0x4];
2298
	u8         reserved_at_c[0x14];
2299 2300

	u8         basic_cyclic_rcv_wqe[0x1];
2301
	u8         reserved_at_21[0x1f];
2302

2303
	u8         reserved_at_40[0x140];
2304 2305 2306 2307 2308

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2309
	u8         reserved_at_0[0x1f];
2310 2311
	u8         roce_en[0x1];

2312
	u8         arm_change_event[0x1];
2313
	u8         reserved_at_21[0x1a];
2314 2315 2316 2317 2318
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2319

2320
	u8         reserved_at_40[0xf0];
2321 2322 2323

	u8         mtu[0x10];

2324 2325 2326 2327
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2328
	u8         reserved_at_200[0x140];
2329
	u8         qkey_violation_counter[0x10];
2330
	u8         reserved_at_350[0x430];
2331 2332 2333 2334

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2335
	u8         reserved_at_783[0x2];
2336
	u8         allowed_list_type[0x3];
2337
	u8         reserved_at_788[0xc];
2338 2339 2340 2341
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2342
	u8         reserved_at_7e0[0x20];
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2354
	u8         reserved_at_0[0x1];
2355
	u8         free[0x1];
2356
	u8         reserved_at_2[0xd];
2357 2358 2359 2360 2361 2362 2363 2364
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2365
	u8         reserved_at_18[0x8];
2366 2367 2368 2369

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2370
	u8         reserved_at_40[0x20];
2371 2372 2373 2374

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2375
	u8         reserved_at_63[0x2];
2376
	u8         expected_sigerr_count[0x1];
2377
	u8         reserved_at_66[0x1];
2378 2379 2380 2381 2382 2383 2384 2385 2386
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2387
	u8         reserved_at_120[0x80];
2388 2389 2390

	u8         translations_octword_size[0x20];

2391
	u8         reserved_at_1c0[0x1b];
2392 2393
	u8         log_page_size[0x5];

2394
	u8         reserved_at_1e0[0x20];
2395 2396 2397
};

struct mlx5_ifc_pkey_bits {
2398
	u8         reserved_at_0[0x10];
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2409
	u8         reserved_at_20[0xe0];
2410 2411 2412 2413 2414

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2415
	u8         reserved_at_104[0xc];
2416 2417 2418
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2419 2420
	u8         vport_state[0x4];

2421
	u8         reserved_at_120[0x20];
2422 2423

	u8         system_image_guid[0x40];
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2437
	u8         reserved_at_280[0x80];
2438 2439

	u8         lid[0x10];
2440
	u8         reserved_at_310[0x4];
2441 2442 2443 2444 2445 2446
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2447
	u8         reserved_at_334[0xc];
2448 2449 2450 2451

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2452
	u8         reserved_at_360[0xca0];
2453 2454
};

2455
struct mlx5_ifc_esw_vport_context_bits {
2456
	u8         reserved_at_0[0x3];
2457 2458 2459 2460
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2461
	u8         reserved_at_8[0x18];
2462

2463
	u8         reserved_at_20[0x20];
2464 2465 2466 2467 2468 2469 2470 2471

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2472
	u8         reserved_at_60[0x7a0];
2473 2474
};

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2487
	u8         reserved_at_4[0x9];
2488 2489
	u8         ec[0x1];
	u8         oi[0x1];
2490
	u8         reserved_at_f[0x5];
2491
	u8         st[0x4];
2492
	u8         reserved_at_18[0x8];
2493

2494
	u8         reserved_at_20[0x20];
2495

2496
	u8         reserved_at_40[0x14];
2497
	u8         page_offset[0x6];
2498
	u8         reserved_at_5a[0x6];
2499

2500
	u8         reserved_at_60[0x3];
2501 2502 2503
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2504
	u8         reserved_at_80[0x20];
2505

2506
	u8         reserved_at_a0[0x18];
2507 2508
	u8         intr[0x8];

2509
	u8         reserved_at_c0[0x3];
2510
	u8         log_page_size[0x5];
2511
	u8         reserved_at_c8[0x18];
2512

2513
	u8         reserved_at_e0[0x60];
2514

2515
	u8         reserved_at_140[0x8];
2516 2517
	u8         consumer_counter[0x18];

2518
	u8         reserved_at_160[0x8];
2519 2520
	u8         producer_counter[0x18];

2521
	u8         reserved_at_180[0x80];
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2545
	u8         reserved_at_0[0x4];
2546
	u8         state[0x4];
2547
	u8         reserved_at_8[0x18];
2548

2549
	u8         reserved_at_20[0x8];
2550 2551
	u8         user_index[0x18];

2552
	u8         reserved_at_40[0x8];
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2564
	u8         reserved_at_73[0xd];
2565

2566
	u8         reserved_at_80[0x8];
2567
	u8         cs_res[0x8];
2568
	u8         reserved_at_90[0x3];
2569
	u8         min_rnr_nak[0x5];
2570
	u8         reserved_at_98[0x8];
2571

2572
	u8         reserved_at_a0[0x8];
2573 2574
	u8         srqn[0x18];

2575
	u8         reserved_at_c0[0x8];
2576 2577 2578
	u8         pd[0x18];

	u8         tclass[0x8];
2579
	u8         reserved_at_e8[0x4];
2580 2581 2582 2583
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2584
	u8         reserved_at_140[0x5];
2585 2586 2587 2588
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2589
	u8         reserved_at_160[0x8];
2590
	u8         my_addr_index[0x8];
2591
	u8         reserved_at_170[0x8];
2592 2593 2594 2595
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2596
	u8         reserved_at_1a0[0x14];
2597 2598 2599 2600 2601
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2602
	u8         reserved_at_1c0[0x40];
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2622 2623 2624 2625 2626
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
};

2627 2628
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2629
	u8         reserved_at_4[0x4];
2630 2631
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2632
	u8         reserved_at_c[0x1];
2633 2634
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2635 2636
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2637 2638
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2639
	u8         reserved_at_18[0x8];
2640

2641
	u8         reserved_at_20[0x20];
2642

2643
	u8         reserved_at_40[0x14];
2644
	u8         page_offset[0x6];
2645
	u8         reserved_at_5a[0x6];
2646

2647
	u8         reserved_at_60[0x3];
2648 2649 2650
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2651
	u8         reserved_at_80[0x4];
2652 2653 2654
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2655
	u8         reserved_at_a0[0x18];
2656 2657
	u8         c_eqn[0x8];

2658
	u8         reserved_at_c0[0x3];
2659
	u8         log_page_size[0x5];
2660
	u8         reserved_at_c8[0x18];
2661

2662
	u8         reserved_at_e0[0x20];
2663

2664
	u8         reserved_at_100[0x8];
2665 2666
	u8         last_notified_index[0x18];

2667
	u8         reserved_at_120[0x8];
2668 2669
	u8         last_solicit_index[0x18];

2670
	u8         reserved_at_140[0x8];
2671 2672
	u8         consumer_counter[0x18];

2673
	u8         reserved_at_160[0x8];
2674 2675
	u8         producer_counter[0x18];

2676
	u8         reserved_at_180[0x40];
2677 2678 2679 2680 2681 2682 2683 2684

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2685
	u8         reserved_at_0[0x800];
2686 2687 2688
};

struct mlx5_ifc_query_adapter_param_block_bits {
2689
	u8         reserved_at_0[0xc0];
2690

2691
	u8         reserved_at_c0[0x8];
2692 2693
	u8         ieee_vendor_id[0x18];

2694
	u8         reserved_at_e0[0x10];
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2705
	u8         reserved_at_0[0x20];
2706 2707 2708 2709 2710 2711
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2712
	u8         reserved_at_0[0x20];
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2723
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2724
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2725
	u8         reserved_at_0[0x7c0];
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2741
	u8         reserved_at_0[0xe0];
2742 2743 2744
};

struct mlx5_ifc_health_buffer_bits {
2745
	u8         reserved_at_0[0x100];
2746 2747 2748 2749 2750

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2751
	u8         reserved_at_140[0x40];
2752 2753 2754 2755 2756

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2757
	u8         reserved_at_1c0[0x20];
2758 2759 2760 2761 2762 2763 2764 2765

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2766
	u8         reserved_at_1[0x7];
2767
	u8         port[0x8];
2768
	u8         reserved_at_10[0x10];
2769

2770
	u8         reserved_at_20[0x60];
2771 2772 2773 2774
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2775
	u8         reserved_at_8[0x18];
2776 2777 2778

	u8         syndrome[0x20];

2779
	u8         reserved_at_40[0x40];
2780 2781 2782 2783 2784 2785 2786 2787 2788
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2789
	u8         reserved_at_10[0x10];
2790

2791
	u8         reserved_at_20[0x10];
2792 2793
	u8         op_mod[0x10];

2794
	u8         reserved_at_40[0x10];
2795 2796
	u8         profile[0x10];

2797
	u8         reserved_at_60[0x20];
2798 2799 2800 2801
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2802
	u8         reserved_at_8[0x18];
2803 2804 2805

	u8         syndrome[0x20];

2806
	u8         reserved_at_40[0x40];
2807 2808 2809 2810
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2811
	u8         reserved_at_10[0x10];
2812

2813
	u8         reserved_at_20[0x10];
2814 2815
	u8         op_mod[0x10];

2816
	u8         reserved_at_40[0x8];
2817 2818
	u8         qpn[0x18];

2819
	u8         reserved_at_60[0x20];
2820 2821 2822

	u8         opt_param_mask[0x20];

2823
	u8         reserved_at_a0[0x20];
2824 2825 2826

	struct mlx5_ifc_qpc_bits qpc;

2827
	u8         reserved_at_800[0x80];
2828 2829 2830 2831
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2832
	u8         reserved_at_8[0x18];
2833 2834 2835

	u8         syndrome[0x20];

2836
	u8         reserved_at_40[0x40];
2837 2838 2839 2840
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2841
	u8         reserved_at_10[0x10];
2842

2843
	u8         reserved_at_20[0x10];
2844 2845
	u8         op_mod[0x10];

2846
	u8         reserved_at_40[0x8];
2847 2848
	u8         qpn[0x18];

2849
	u8         reserved_at_60[0x20];
2850 2851 2852

	u8         opt_param_mask[0x20];

2853
	u8         reserved_at_a0[0x20];
2854 2855 2856

	struct mlx5_ifc_qpc_bits qpc;

2857
	u8         reserved_at_800[0x80];
2858 2859 2860 2861
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2862
	u8         reserved_at_8[0x18];
2863 2864 2865

	u8         syndrome[0x20];

2866
	u8         reserved_at_40[0x40];
2867 2868 2869 2870
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2871
	u8         reserved_at_10[0x10];
2872

2873
	u8         reserved_at_20[0x10];
2874 2875 2876
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2877
	u8         reserved_at_50[0x10];
2878

2879
	u8         reserved_at_60[0x20];
2880 2881 2882 2883 2884 2885

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2886
	u8         reserved_at_8[0x18];
2887 2888 2889

	u8         syndrome[0x20];

2890
	u8         reserved_at_40[0x40];
2891 2892 2893 2894 2895 2896 2897 2898 2899
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2900
	u8         reserved_at_10[0x10];
2901

2902
	u8         reserved_at_20[0x10];
2903 2904
	u8         op_mod[0x10];

2905
	u8         reserved_at_40[0x20];
2906

2907
	u8         reserved_at_60[0x6];
2908
	u8         demux_mode[0x2];
2909
	u8         reserved_at_68[0x18];
2910 2911 2912 2913
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2914
	u8         reserved_at_8[0x18];
2915 2916 2917

	u8         syndrome[0x20];

2918
	u8         reserved_at_40[0x40];
2919 2920 2921 2922
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2923
	u8         reserved_at_10[0x10];
2924

2925
	u8         reserved_at_20[0x10];
2926 2927
	u8         op_mod[0x10];

2928
	u8         reserved_at_40[0x60];
2929

2930
	u8         reserved_at_a0[0x8];
2931 2932
	u8         table_index[0x18];

2933
	u8         reserved_at_c0[0x20];
2934

2935
	u8         reserved_at_e0[0x13];
2936 2937 2938 2939 2940
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2941
	u8         reserved_at_140[0xc0];
2942 2943 2944 2945
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2946
	u8         reserved_at_8[0x18];
2947 2948 2949

	u8         syndrome[0x20];

2950
	u8         reserved_at_40[0x40];
2951 2952 2953 2954
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2955
	u8         reserved_at_10[0x10];
2956

2957
	u8         reserved_at_20[0x10];
2958 2959
	u8         op_mod[0x10];

2960
	u8         reserved_at_40[0x10];
2961 2962
	u8         current_issi[0x10];

2963
	u8         reserved_at_60[0x20];
2964 2965 2966 2967
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2968
	u8         reserved_at_8[0x18];
2969 2970 2971

	u8         syndrome[0x20];

2972
	u8         reserved_at_40[0x40];
2973 2974 2975 2976
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
2977
	u8         reserved_at_10[0x10];
2978

2979
	u8         reserved_at_20[0x10];
2980 2981
	u8         op_mod[0x10];

2982
	u8         reserved_at_40[0x40];
2983 2984 2985 2986

	union mlx5_ifc_hca_cap_union_bits capability;
};

2987 2988 2989 2990 2991 2992 2993
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

2994 2995
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
2996
	u8         reserved_at_8[0x18];
2997 2998 2999

	u8         syndrome[0x20];

3000
	u8         reserved_at_40[0x40];
3001 3002 3003 3004
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3005
	u8         reserved_at_10[0x10];
3006

3007
	u8         reserved_at_20[0x10];
3008 3009
	u8         op_mod[0x10];

3010 3011 3012 3013 3014
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3015 3016

	u8         table_type[0x8];
3017
	u8         reserved_at_88[0x18];
3018

3019
	u8         reserved_at_a0[0x8];
3020 3021
	u8         table_id[0x18];

3022
	u8         reserved_at_c0[0x18];
3023 3024
	u8         modify_enable_mask[0x8];

3025
	u8         reserved_at_e0[0x20];
3026 3027 3028

	u8         flow_index[0x20];

3029
	u8         reserved_at_120[0xe0];
3030 3031 3032 3033 3034 3035

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3036
	u8         reserved_at_8[0x18];
3037 3038 3039

	u8         syndrome[0x20];

3040
	u8         reserved_at_40[0x40];
3041 3042 3043 3044
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3045
	u8         reserved_at_10[0x10];
3046

3047
	u8         reserved_at_20[0x10];
3048 3049
	u8         op_mod[0x10];

3050
	u8         reserved_at_40[0x8];
3051 3052
	u8         qpn[0x18];

3053
	u8         reserved_at_60[0x20];
3054 3055 3056

	u8         opt_param_mask[0x20];

3057
	u8         reserved_at_a0[0x20];
3058 3059 3060

	struct mlx5_ifc_qpc_bits qpc;

3061
	u8         reserved_at_800[0x80];
3062 3063 3064 3065
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3066
	u8         reserved_at_8[0x18];
3067 3068 3069

	u8         syndrome[0x20];

3070
	u8         reserved_at_40[0x40];
3071 3072 3073 3074
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3075
	u8         reserved_at_10[0x10];
3076

3077
	u8         reserved_at_20[0x10];
3078 3079
	u8         op_mod[0x10];

3080
	u8         reserved_at_40[0x8];
3081 3082
	u8         qpn[0x18];

3083
	u8         reserved_at_60[0x20];
3084 3085 3086

	u8         opt_param_mask[0x20];

3087
	u8         reserved_at_a0[0x20];
3088 3089 3090

	struct mlx5_ifc_qpc_bits qpc;

3091
	u8         reserved_at_800[0x80];
3092 3093 3094 3095
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3096
	u8         reserved_at_8[0x18];
3097 3098 3099

	u8         syndrome[0x20];

3100
	u8         reserved_at_40[0x40];
3101 3102 3103 3104
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3105
	u8         reserved_at_10[0x10];
3106

3107
	u8         reserved_at_20[0x10];
3108 3109
	u8         op_mod[0x10];

3110
	u8         reserved_at_40[0x8];
3111 3112
	u8         qpn[0x18];

3113
	u8         reserved_at_60[0x20];
3114 3115 3116

	u8         opt_param_mask[0x20];

3117
	u8         reserved_at_a0[0x20];
3118 3119 3120

	struct mlx5_ifc_qpc_bits qpc;

3121
	u8         reserved_at_800[0x80];
3122 3123 3124 3125
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3126
	u8         reserved_at_8[0x18];
3127 3128 3129

	u8         syndrome[0x20];

3130
	u8         reserved_at_40[0x40];
3131 3132 3133

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3134
	u8         reserved_at_280[0x600];
3135 3136 3137 3138 3139 3140

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3141
	u8         reserved_at_10[0x10];
3142

3143
	u8         reserved_at_20[0x10];
3144 3145
	u8         op_mod[0x10];

3146
	u8         reserved_at_40[0x8];
3147 3148
	u8         xrc_srqn[0x18];

3149
	u8         reserved_at_60[0x20];
3150 3151 3152 3153 3154 3155 3156 3157 3158
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3159
	u8         reserved_at_8[0x18];
3160 3161 3162

	u8         syndrome[0x20];

3163
	u8         reserved_at_40[0x20];
3164

3165
	u8         reserved_at_60[0x18];
3166 3167 3168 3169 3170 3171
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3172
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3173 3174 3175 3176
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3177
	u8         reserved_at_10[0x10];
3178

3179
	u8         reserved_at_20[0x10];
3180 3181 3182
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3183
	u8         reserved_at_41[0xf];
3184 3185
	u8         vport_number[0x10];

3186
	u8         reserved_at_60[0x20];
3187 3188 3189 3190
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3191
	u8         reserved_at_8[0x18];
3192 3193 3194

	u8         syndrome[0x20];

3195
	u8         reserved_at_40[0x40];
3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3221
	u8         reserved_at_680[0xa00];
3222 3223 3224 3225 3226 3227 3228 3229
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3230
	u8         reserved_at_10[0x10];
3231

3232
	u8         reserved_at_20[0x10];
3233 3234 3235
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3236 3237
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3238 3239
	u8         vport_number[0x10];

3240
	u8         reserved_at_60[0x60];
3241 3242

	u8         clear[0x1];
3243
	u8         reserved_at_c1[0x1f];
3244

3245
	u8         reserved_at_e0[0x20];
3246 3247 3248 3249
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3250
	u8         reserved_at_8[0x18];
3251 3252 3253

	u8         syndrome[0x20];

3254
	u8         reserved_at_40[0x40];
3255 3256 3257 3258 3259 3260

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3261
	u8         reserved_at_10[0x10];
3262

3263
	u8         reserved_at_20[0x10];
3264 3265
	u8         op_mod[0x10];

3266
	u8         reserved_at_40[0x8];
3267 3268
	u8         tisn[0x18];

3269
	u8         reserved_at_60[0x20];
3270 3271 3272 3273
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3274
	u8         reserved_at_8[0x18];
3275 3276 3277

	u8         syndrome[0x20];

3278
	u8         reserved_at_40[0xc0];
3279 3280 3281 3282 3283 3284

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3285
	u8         reserved_at_10[0x10];
3286

3287
	u8         reserved_at_20[0x10];
3288 3289
	u8         op_mod[0x10];

3290
	u8         reserved_at_40[0x8];
3291 3292
	u8         tirn[0x18];

3293
	u8         reserved_at_60[0x20];
3294 3295 3296 3297
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3298
	u8         reserved_at_8[0x18];
3299 3300 3301

	u8         syndrome[0x20];

3302
	u8         reserved_at_40[0x40];
3303 3304 3305

	struct mlx5_ifc_srqc_bits srq_context_entry;

3306
	u8         reserved_at_280[0x600];
3307 3308 3309 3310 3311 3312

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3313
	u8         reserved_at_10[0x10];
3314

3315
	u8         reserved_at_20[0x10];
3316 3317
	u8         op_mod[0x10];

3318
	u8         reserved_at_40[0x8];
3319 3320
	u8         srqn[0x18];

3321
	u8         reserved_at_60[0x20];
3322 3323 3324 3325
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3326
	u8         reserved_at_8[0x18];
3327 3328 3329

	u8         syndrome[0x20];

3330
	u8         reserved_at_40[0xc0];
3331 3332 3333 3334 3335 3336

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3337
	u8         reserved_at_10[0x10];
3338

3339
	u8         reserved_at_20[0x10];
3340 3341
	u8         op_mod[0x10];

3342
	u8         reserved_at_40[0x8];
3343 3344
	u8         sqn[0x18];

3345
	u8         reserved_at_60[0x20];
3346 3347 3348 3349
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3350
	u8         reserved_at_8[0x18];
3351 3352 3353

	u8         syndrome[0x20];

3354
	u8         reserved_at_40[0x20];
3355 3356 3357 3358 3359 3360

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3361
	u8         reserved_at_10[0x10];
3362

3363
	u8         reserved_at_20[0x10];
3364 3365
	u8         op_mod[0x10];

3366
	u8         reserved_at_40[0x40];
3367 3368 3369 3370
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3371
	u8         reserved_at_8[0x18];
3372 3373 3374

	u8         syndrome[0x20];

3375
	u8         reserved_at_40[0xc0];
3376 3377 3378 3379 3380 3381

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3382
	u8         reserved_at_10[0x10];
3383

3384
	u8         reserved_at_20[0x10];
3385 3386
	u8         op_mod[0x10];

3387
	u8         reserved_at_40[0x8];
3388 3389
	u8         rqtn[0x18];

3390
	u8         reserved_at_60[0x20];
3391 3392 3393 3394
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3395
	u8         reserved_at_8[0x18];
3396 3397 3398

	u8         syndrome[0x20];

3399
	u8         reserved_at_40[0xc0];
3400 3401 3402 3403 3404 3405

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3406
	u8         reserved_at_10[0x10];
3407

3408
	u8         reserved_at_20[0x10];
3409 3410
	u8         op_mod[0x10];

3411
	u8         reserved_at_40[0x8];
3412 3413
	u8         rqn[0x18];

3414
	u8         reserved_at_60[0x20];
3415 3416 3417 3418
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3419
	u8         reserved_at_8[0x18];
3420 3421 3422

	u8         syndrome[0x20];

3423
	u8         reserved_at_40[0x40];
3424 3425 3426 3427 3428 3429

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3430
	u8         reserved_at_10[0x10];
3431

3432
	u8         reserved_at_20[0x10];
3433 3434 3435
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3436
	u8         reserved_at_50[0x10];
3437

3438
	u8         reserved_at_60[0x20];
3439 3440 3441 3442
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3443
	u8         reserved_at_8[0x18];
3444 3445 3446

	u8         syndrome[0x20];

3447
	u8         reserved_at_40[0xc0];
3448 3449 3450 3451 3452 3453

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3454
	u8         reserved_at_10[0x10];
3455

3456
	u8         reserved_at_20[0x10];
3457 3458
	u8         op_mod[0x10];

3459
	u8         reserved_at_40[0x8];
3460 3461
	u8         rmpn[0x18];

3462
	u8         reserved_at_60[0x20];
3463 3464 3465 3466
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3467
	u8         reserved_at_8[0x18];
3468 3469 3470

	u8         syndrome[0x20];

3471
	u8         reserved_at_40[0x40];
3472 3473 3474

	u8         opt_param_mask[0x20];

3475
	u8         reserved_at_a0[0x20];
3476 3477 3478

	struct mlx5_ifc_qpc_bits qpc;

3479
	u8         reserved_at_800[0x80];
3480 3481 3482 3483 3484 3485

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3486
	u8         reserved_at_10[0x10];
3487

3488
	u8         reserved_at_20[0x10];
3489 3490
	u8         op_mod[0x10];

3491
	u8         reserved_at_40[0x8];
3492 3493
	u8         qpn[0x18];

3494
	u8         reserved_at_60[0x20];
3495 3496 3497 3498
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3499
	u8         reserved_at_8[0x18];
3500 3501 3502

	u8         syndrome[0x20];

3503
	u8         reserved_at_40[0x40];
3504 3505 3506

	u8         rx_write_requests[0x20];

3507
	u8         reserved_at_a0[0x20];
3508 3509 3510

	u8         rx_read_requests[0x20];

3511
	u8         reserved_at_e0[0x20];
3512 3513 3514

	u8         rx_atomic_requests[0x20];

3515
	u8         reserved_at_120[0x20];
3516 3517 3518

	u8         rx_dct_connect[0x20];

3519
	u8         reserved_at_160[0x20];
3520 3521 3522

	u8         out_of_buffer[0x20];

3523
	u8         reserved_at_1a0[0x20];
3524 3525 3526

	u8         out_of_sequence[0x20];

3527
	u8         reserved_at_1e0[0x620];
3528 3529 3530 3531
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3532
	u8         reserved_at_10[0x10];
3533

3534
	u8         reserved_at_20[0x10];
3535 3536
	u8         op_mod[0x10];

3537
	u8         reserved_at_40[0x80];
3538 3539

	u8         clear[0x1];
3540
	u8         reserved_at_c1[0x1f];
3541

3542
	u8         reserved_at_e0[0x18];
3543 3544 3545 3546 3547
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3548
	u8         reserved_at_8[0x18];
3549 3550 3551

	u8         syndrome[0x20];

3552
	u8         reserved_at_40[0x10];
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3566
	u8         reserved_at_10[0x10];
3567

3568
	u8         reserved_at_20[0x10];
3569 3570
	u8         op_mod[0x10];

3571
	u8         reserved_at_40[0x10];
3572 3573
	u8         function_id[0x10];

3574
	u8         reserved_at_60[0x20];
3575 3576 3577 3578
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3579
	u8         reserved_at_8[0x18];
3580 3581 3582

	u8         syndrome[0x20];

3583
	u8         reserved_at_40[0x40];
3584 3585 3586 3587 3588 3589

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3590
	u8         reserved_at_10[0x10];
3591

3592
	u8         reserved_at_20[0x10];
3593 3594 3595
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3596
	u8         reserved_at_41[0xf];
3597 3598
	u8         vport_number[0x10];

3599
	u8         reserved_at_60[0x5];
3600
	u8         allowed_list_type[0x3];
3601
	u8         reserved_at_68[0x18];
3602 3603 3604 3605
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3606
	u8         reserved_at_8[0x18];
3607 3608 3609

	u8         syndrome[0x20];

3610
	u8         reserved_at_40[0x40];
3611 3612 3613

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3614
	u8         reserved_at_280[0x600];
3615 3616 3617 3618 3619 3620 3621 3622

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3623
	u8         reserved_at_10[0x10];
3624

3625
	u8         reserved_at_20[0x10];
3626 3627
	u8         op_mod[0x10];

3628
	u8         reserved_at_40[0x8];
3629 3630 3631
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3632
	u8         reserved_at_61[0x1f];
3633 3634 3635 3636
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3637
	u8         reserved_at_8[0x18];
3638 3639 3640

	u8         syndrome[0x20];

3641
	u8         reserved_at_40[0x40];
3642 3643 3644 3645 3646 3647

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3648
	u8         reserved_at_10[0x10];
3649

3650
	u8         reserved_at_20[0x10];
3651 3652
	u8         op_mod[0x10];

3653
	u8         reserved_at_40[0x40];
3654 3655 3656 3657
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3658
	u8         reserved_at_8[0x18];
3659 3660 3661

	u8         syndrome[0x20];

3662
	u8         reserved_at_40[0xa0];
3663

3664
	u8         reserved_at_e0[0x13];
3665 3666 3667 3668 3669
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3670
	u8         reserved_at_140[0xc0];
3671 3672 3673 3674
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3675
	u8         reserved_at_10[0x10];
3676

3677
	u8         reserved_at_20[0x10];
3678 3679
	u8         op_mod[0x10];

3680
	u8         reserved_at_40[0x60];
3681

3682
	u8         reserved_at_a0[0x8];
3683 3684
	u8         table_index[0x18];

3685
	u8         reserved_at_c0[0x140];
3686 3687 3688 3689
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3690
	u8         reserved_at_8[0x18];
3691 3692 3693

	u8         syndrome[0x20];

3694
	u8         reserved_at_40[0x10];
3695 3696
	u8         current_issi[0x10];

3697
	u8         reserved_at_60[0xa0];
3698

3699
	u8         reserved_at_100[76][0x8];
3700 3701 3702 3703 3704
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3705
	u8         reserved_at_10[0x10];
3706

3707
	u8         reserved_at_20[0x10];
3708 3709
	u8         op_mod[0x10];

3710
	u8         reserved_at_40[0x40];
3711 3712 3713 3714
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3715
	u8         reserved_at_8[0x18];
3716 3717 3718

	u8         syndrome[0x20];

3719
	u8         reserved_at_40[0x40];
3720 3721 3722 3723 3724 3725

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3726
	u8         reserved_at_10[0x10];
3727

3728
	u8         reserved_at_20[0x10];
3729 3730 3731
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3732
	u8         reserved_at_41[0xb];
3733
	u8         port_num[0x4];
3734 3735
	u8         vport_number[0x10];

3736
	u8         reserved_at_60[0x10];
3737 3738 3739
	u8         pkey_index[0x10];
};

3740 3741 3742 3743 3744 3745
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3746 3747
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3748
	u8         reserved_at_8[0x18];
3749 3750 3751

	u8         syndrome[0x20];

3752
	u8         reserved_at_40[0x20];
3753 3754

	u8         gids_num[0x10];
3755
	u8         reserved_at_70[0x10];
3756 3757 3758 3759 3760 3761

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3762
	u8         reserved_at_10[0x10];
3763

3764
	u8         reserved_at_20[0x10];
3765 3766 3767
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3768
	u8         reserved_at_41[0xb];
3769
	u8         port_num[0x4];
3770 3771
	u8         vport_number[0x10];

3772
	u8         reserved_at_60[0x10];
3773 3774 3775 3776 3777
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3778
	u8         reserved_at_8[0x18];
3779 3780 3781

	u8         syndrome[0x20];

3782
	u8         reserved_at_40[0x40];
3783 3784 3785 3786 3787 3788

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3789
	u8         reserved_at_10[0x10];
3790

3791
	u8         reserved_at_20[0x10];
3792 3793 3794
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3795
	u8         reserved_at_41[0xb];
3796
	u8         port_num[0x4];
3797 3798
	u8         vport_number[0x10];

3799
	u8         reserved_at_60[0x20];
3800 3801 3802 3803
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3804
	u8         reserved_at_8[0x18];
3805 3806 3807

	u8         syndrome[0x20];

3808
	u8         reserved_at_40[0x40];
3809 3810 3811 3812 3813 3814

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3815
	u8         reserved_at_10[0x10];
3816

3817
	u8         reserved_at_20[0x10];
3818 3819
	u8         op_mod[0x10];

3820
	u8         reserved_at_40[0x40];
3821 3822 3823 3824
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3825
	u8         reserved_at_8[0x18];
3826 3827 3828

	u8         syndrome[0x20];

3829
	u8         reserved_at_40[0x80];
3830

3831
	u8         reserved_at_c0[0x8];
3832
	u8         level[0x8];
3833
	u8         reserved_at_d0[0x8];
3834 3835
	u8         log_size[0x8];

3836
	u8         reserved_at_e0[0x120];
3837 3838 3839 3840
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3841
	u8         reserved_at_10[0x10];
3842

3843
	u8         reserved_at_20[0x10];
3844 3845
	u8         op_mod[0x10];

3846
	u8         reserved_at_40[0x40];
3847 3848

	u8         table_type[0x8];
3849
	u8         reserved_at_88[0x18];
3850

3851
	u8         reserved_at_a0[0x8];
3852 3853
	u8         table_id[0x18];

3854
	u8         reserved_at_c0[0x140];
3855 3856 3857 3858
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3859
	u8         reserved_at_8[0x18];
3860 3861 3862

	u8         syndrome[0x20];

3863
	u8         reserved_at_40[0x1c0];
3864 3865 3866 3867 3868 3869

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3870
	u8         reserved_at_10[0x10];
3871

3872
	u8         reserved_at_20[0x10];
3873 3874
	u8         op_mod[0x10];

3875
	u8         reserved_at_40[0x40];
3876 3877

	u8         table_type[0x8];
3878
	u8         reserved_at_88[0x18];
3879

3880
	u8         reserved_at_a0[0x8];
3881 3882
	u8         table_id[0x18];

3883
	u8         reserved_at_c0[0x40];
3884 3885 3886

	u8         flow_index[0x20];

3887
	u8         reserved_at_120[0xe0];
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3898
	u8         reserved_at_8[0x18];
3899 3900 3901

	u8         syndrome[0x20];

3902
	u8         reserved_at_40[0xa0];
3903 3904 3905

	u8         start_flow_index[0x20];

3906
	u8         reserved_at_100[0x20];
3907 3908 3909

	u8         end_flow_index[0x20];

3910
	u8         reserved_at_140[0xa0];
3911

3912
	u8         reserved_at_1e0[0x18];
3913 3914 3915 3916
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3917
	u8         reserved_at_1200[0xe00];
3918 3919 3920 3921
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3922
	u8         reserved_at_10[0x10];
3923

3924
	u8         reserved_at_20[0x10];
3925 3926
	u8         op_mod[0x10];

3927
	u8         reserved_at_40[0x40];
3928 3929

	u8         table_type[0x8];
3930
	u8         reserved_at_88[0x18];
3931

3932
	u8         reserved_at_a0[0x8];
3933 3934 3935 3936
	u8         table_id[0x18];

	u8         group_id[0x20];

3937
	u8         reserved_at_e0[0x120];
3938 3939
};

3940 3941
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3942
	u8         reserved_at_8[0x18];
3943 3944 3945

	u8         syndrome[0x20];

3946
	u8         reserved_at_40[0x40];
3947 3948 3949 3950 3951 3952

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
3953
	u8         reserved_at_10[0x10];
3954

3955
	u8         reserved_at_20[0x10];
3956 3957 3958
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3959
	u8         reserved_at_41[0xf];
3960 3961
	u8         vport_number[0x10];

3962
	u8         reserved_at_60[0x20];
3963 3964 3965 3966
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
3967
	u8         reserved_at_8[0x18];
3968 3969 3970

	u8         syndrome[0x20];

3971
	u8         reserved_at_40[0x40];
3972 3973 3974
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
3975
	u8         reserved_at_0[0x1c];
3976 3977 3978 3979 3980 3981 3982 3983
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
3984
	u8         reserved_at_10[0x10];
3985

3986
	u8         reserved_at_20[0x10];
3987 3988 3989
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3990
	u8         reserved_at_41[0xf];
3991 3992 3993 3994 3995 3996 3997
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

3998 3999
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4000
	u8         reserved_at_8[0x18];
4001 4002 4003

	u8         syndrome[0x20];

4004
	u8         reserved_at_40[0x40];
4005 4006 4007

	struct mlx5_ifc_eqc_bits eq_context_entry;

4008
	u8         reserved_at_280[0x40];
4009 4010 4011

	u8         event_bitmask[0x40];

4012
	u8         reserved_at_300[0x580];
4013 4014 4015 4016 4017 4018

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4019
	u8         reserved_at_10[0x10];
4020

4021
	u8         reserved_at_20[0x10];
4022 4023
	u8         op_mod[0x10];

4024
	u8         reserved_at_40[0x18];
4025 4026
	u8         eq_number[0x8];

4027
	u8         reserved_at_60[0x20];
4028 4029 4030 4031
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4032
	u8         reserved_at_8[0x18];
4033 4034 4035

	u8         syndrome[0x20];

4036
	u8         reserved_at_40[0x40];
4037 4038 4039

	struct mlx5_ifc_dctc_bits dct_context_entry;

4040
	u8         reserved_at_280[0x180];
4041 4042 4043 4044
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4045
	u8         reserved_at_10[0x10];
4046

4047
	u8         reserved_at_20[0x10];
4048 4049
	u8         op_mod[0x10];

4050
	u8         reserved_at_40[0x8];
4051 4052
	u8         dctn[0x18];

4053
	u8         reserved_at_60[0x20];
4054 4055 4056 4057
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4058
	u8         reserved_at_8[0x18];
4059 4060 4061

	u8         syndrome[0x20];

4062
	u8         reserved_at_40[0x40];
4063 4064 4065

	struct mlx5_ifc_cqc_bits cq_context;

4066
	u8         reserved_at_280[0x600];
4067 4068 4069 4070 4071 4072

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4073
	u8         reserved_at_10[0x10];
4074

4075
	u8         reserved_at_20[0x10];
4076 4077
	u8         op_mod[0x10];

4078
	u8         reserved_at_40[0x8];
4079 4080
	u8         cqn[0x18];

4081
	u8         reserved_at_60[0x20];
4082 4083 4084 4085
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4086
	u8         reserved_at_8[0x18];
4087 4088 4089

	u8         syndrome[0x20];

4090
	u8         reserved_at_40[0x20];
4091 4092 4093

	u8         enable[0x1];
	u8         tag_enable[0x1];
4094
	u8         reserved_at_62[0x1e];
4095 4096 4097 4098
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4099
	u8         reserved_at_10[0x10];
4100

4101
	u8         reserved_at_20[0x10];
4102 4103
	u8         op_mod[0x10];

4104
	u8         reserved_at_40[0x18];
4105 4106 4107
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4108
	u8         reserved_at_60[0x20];
4109 4110 4111 4112
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4113
	u8         reserved_at_8[0x18];
4114 4115 4116

	u8         syndrome[0x20];

4117
	u8         reserved_at_40[0x40];
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4131
	u8         reserved_at_140[0x100];
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4147
	u8         reserved_at_320[0x560];
4148 4149 4150 4151
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4152
	u8         reserved_at_10[0x10];
4153

4154
	u8         reserved_at_20[0x10];
4155 4156 4157
	u8         op_mod[0x10];

	u8         clear[0x1];
4158
	u8         reserved_at_41[0x1f];
4159

4160
	u8         reserved_at_60[0x20];
4161 4162 4163 4164
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4165
	u8         reserved_at_8[0x18];
4166 4167 4168

	u8         syndrome[0x20];

4169
	u8         reserved_at_40[0x40];
4170 4171 4172 4173 4174 4175

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4176
	u8         reserved_at_10[0x10];
4177

4178
	u8         reserved_at_20[0x10];
4179 4180
	u8         op_mod[0x10];

4181
	u8         reserved_at_40[0x1c];
4182 4183
	u8         cong_protocol[0x4];

4184
	u8         reserved_at_60[0x20];
4185 4186 4187 4188
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4189
	u8         reserved_at_8[0x18];
4190 4191 4192

	u8         syndrome[0x20];

4193
	u8         reserved_at_40[0x40];
4194 4195 4196 4197 4198 4199

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4200
	u8         reserved_at_10[0x10];
4201

4202
	u8         reserved_at_20[0x10];
4203 4204
	u8         op_mod[0x10];

4205
	u8         reserved_at_40[0x40];
4206 4207 4208 4209
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4210
	u8         reserved_at_8[0x18];
4211 4212 4213

	u8         syndrome[0x20];

4214
	u8         reserved_at_40[0x40];
4215 4216 4217 4218
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4219
	u8         reserved_at_10[0x10];
4220

4221
	u8         reserved_at_20[0x10];
4222 4223
	u8         op_mod[0x10];

4224
	u8         reserved_at_40[0x8];
4225 4226
	u8         qpn[0x18];

4227
	u8         reserved_at_60[0x20];
4228 4229 4230 4231
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4232
	u8         reserved_at_8[0x18];
4233 4234 4235

	u8         syndrome[0x20];

4236
	u8         reserved_at_40[0x40];
4237 4238 4239 4240
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4241
	u8         reserved_at_10[0x10];
4242

4243
	u8         reserved_at_20[0x10];
4244 4245
	u8         op_mod[0x10];

4246
	u8         reserved_at_40[0x8];
4247 4248
	u8         qpn[0x18];

4249
	u8         reserved_at_60[0x20];
4250 4251 4252 4253
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4254
	u8         reserved_at_8[0x18];
4255 4256 4257

	u8         syndrome[0x20];

4258
	u8         reserved_at_40[0x40];
4259 4260 4261 4262
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4263
	u8         reserved_at_10[0x10];
4264

4265
	u8         reserved_at_20[0x10];
4266 4267 4268
	u8         op_mod[0x10];

	u8         error[0x1];
4269
	u8         reserved_at_41[0x4];
4270 4271 4272 4273 4274
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4275
	u8         reserved_at_60[0x20];
4276 4277 4278 4279
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4280
	u8         reserved_at_8[0x18];
4281 4282 4283

	u8         syndrome[0x20];

4284
	u8         reserved_at_40[0x40];
4285 4286 4287 4288
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4289
	u8         reserved_at_10[0x10];
4290

4291
	u8         reserved_at_20[0x10];
4292 4293
	u8         op_mod[0x10];

4294
	u8         reserved_at_40[0x40];
4295 4296 4297 4298
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4299
	u8         reserved_at_8[0x18];
4300 4301 4302

	u8         syndrome[0x20];

4303
	u8         reserved_at_40[0x40];
4304 4305 4306 4307
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4308
	u8         reserved_at_10[0x10];
4309

4310
	u8         reserved_at_20[0x10];
4311 4312 4313
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4314
	u8         reserved_at_41[0xf];
4315 4316
	u8         vport_number[0x10];

4317
	u8         reserved_at_60[0x18];
4318
	u8         admin_state[0x4];
4319
	u8         reserved_at_7c[0x4];
4320 4321 4322 4323
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4324
	u8         reserved_at_8[0x18];
4325 4326 4327

	u8         syndrome[0x20];

4328
	u8         reserved_at_40[0x40];
4329 4330
};

4331
struct mlx5_ifc_modify_tis_bitmask_bits {
4332
	u8         reserved_at_0[0x20];
4333

4334
	u8         reserved_at_20[0x1f];
4335 4336 4337
	u8         prio[0x1];
};

4338 4339
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4340
	u8         reserved_at_10[0x10];
4341

4342
	u8         reserved_at_20[0x10];
4343 4344
	u8         op_mod[0x10];

4345
	u8         reserved_at_40[0x8];
4346 4347
	u8         tisn[0x18];

4348
	u8         reserved_at_60[0x20];
4349

4350
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4351

4352
	u8         reserved_at_c0[0x40];
4353 4354 4355 4356

	struct mlx5_ifc_tisc_bits ctx;
};

4357
struct mlx5_ifc_modify_tir_bitmask_bits {
4358
	u8	   reserved_at_0[0x20];
4359

4360
	u8         reserved_at_20[0x1b];
4361
	u8         self_lb_en[0x1];
4362 4363 4364
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4365 4366 4367
	u8         lro[0x1];
};

4368 4369
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4370
	u8         reserved_at_8[0x18];
4371 4372 4373

	u8         syndrome[0x20];

4374
	u8         reserved_at_40[0x40];
4375 4376 4377 4378
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4379
	u8         reserved_at_10[0x10];
4380

4381
	u8         reserved_at_20[0x10];
4382 4383
	u8         op_mod[0x10];

4384
	u8         reserved_at_40[0x8];
4385 4386
	u8         tirn[0x18];

4387
	u8         reserved_at_60[0x20];
4388

4389
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4390

4391
	u8         reserved_at_c0[0x40];
4392 4393 4394 4395 4396 4397

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4398
	u8         reserved_at_8[0x18];
4399 4400 4401

	u8         syndrome[0x20];

4402
	u8         reserved_at_40[0x40];
4403 4404 4405 4406
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4407
	u8         reserved_at_10[0x10];
4408

4409
	u8         reserved_at_20[0x10];
4410 4411 4412
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4413
	u8         reserved_at_44[0x4];
4414 4415
	u8         sqn[0x18];

4416
	u8         reserved_at_60[0x20];
4417 4418 4419

	u8         modify_bitmask[0x40];

4420
	u8         reserved_at_c0[0x40];
4421 4422 4423 4424 4425 4426

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4427
	u8         reserved_at_8[0x18];
4428 4429 4430

	u8         syndrome[0x20];

4431
	u8         reserved_at_40[0x40];
4432 4433
};

4434
struct mlx5_ifc_rqt_bitmask_bits {
4435
	u8	   reserved_at_0[0x20];
4436

4437
	u8         reserved_at_20[0x1f];
4438 4439 4440
	u8         rqn_list[0x1];
};

4441 4442
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4443
	u8         reserved_at_10[0x10];
4444

4445
	u8         reserved_at_20[0x10];
4446 4447
	u8         op_mod[0x10];

4448
	u8         reserved_at_40[0x8];
4449 4450
	u8         rqtn[0x18];

4451
	u8         reserved_at_60[0x20];
4452

4453
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4454

4455
	u8         reserved_at_c0[0x40];
4456 4457 4458 4459 4460 4461

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4462
	u8         reserved_at_8[0x18];
4463 4464 4465

	u8         syndrome[0x20];

4466
	u8         reserved_at_40[0x40];
4467 4468 4469 4470
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4471
	u8         reserved_at_10[0x10];
4472

4473
	u8         reserved_at_20[0x10];
4474 4475 4476
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4477
	u8         reserved_at_44[0x4];
4478 4479
	u8         rqn[0x18];

4480
	u8         reserved_at_60[0x20];
4481 4482 4483

	u8         modify_bitmask[0x40];

4484
	u8         reserved_at_c0[0x40];
4485 4486 4487 4488 4489 4490

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4491
	u8         reserved_at_8[0x18];
4492 4493 4494

	u8         syndrome[0x20];

4495
	u8         reserved_at_40[0x40];
4496 4497
};

4498
struct mlx5_ifc_rmp_bitmask_bits {
4499
	u8	   reserved_at_0[0x20];
4500

4501
	u8         reserved_at_20[0x1f];
4502 4503 4504
	u8         lwm[0x1];
};

4505 4506
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4507
	u8         reserved_at_10[0x10];
4508

4509
	u8         reserved_at_20[0x10];
4510 4511 4512
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4513
	u8         reserved_at_44[0x4];
4514 4515
	u8         rmpn[0x18];

4516
	u8         reserved_at_60[0x20];
4517

4518
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4519

4520
	u8         reserved_at_c0[0x40];
4521 4522 4523 4524 4525 4526

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4527
	u8         reserved_at_8[0x18];
4528 4529 4530

	u8         syndrome[0x20];

4531
	u8         reserved_at_40[0x40];
4532 4533 4534
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4535
	u8         reserved_at_0[0x19];
4536 4537 4538
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4539 4540 4541
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4542
	u8         reserved_at_1f[0x1];
4543 4544 4545 4546
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4547
	u8         reserved_at_10[0x10];
4548

4549
	u8         reserved_at_20[0x10];
4550 4551 4552
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4553
	u8         reserved_at_41[0xf];
4554 4555 4556 4557
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4558
	u8         reserved_at_80[0x780];
4559 4560 4561 4562 4563 4564

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4565
	u8         reserved_at_8[0x18];
4566 4567 4568

	u8         syndrome[0x20];

4569
	u8         reserved_at_40[0x40];
4570 4571 4572 4573
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4574
	u8         reserved_at_10[0x10];
4575

4576
	u8         reserved_at_20[0x10];
4577 4578 4579
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4580
	u8         reserved_at_41[0xb];
4581
	u8         port_num[0x4];
4582 4583
	u8         vport_number[0x10];

4584
	u8         reserved_at_60[0x20];
4585 4586 4587 4588 4589 4590

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4591
	u8         reserved_at_8[0x18];
4592 4593 4594

	u8         syndrome[0x20];

4595
	u8         reserved_at_40[0x40];
4596 4597 4598 4599 4600 4601 4602 4603 4604
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4605
	u8         reserved_at_10[0x10];
4606

4607
	u8         reserved_at_20[0x10];
4608 4609
	u8         op_mod[0x10];

4610
	u8         reserved_at_40[0x8];
4611 4612 4613 4614 4615 4616
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4617
	u8         reserved_at_280[0x600];
4618 4619 4620 4621 4622 4623

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4624
	u8         reserved_at_8[0x18];
4625 4626 4627

	u8         syndrome[0x20];

4628
	u8         reserved_at_40[0x40];
4629 4630 4631 4632
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4633
	u8         reserved_at_10[0x10];
4634

4635
	u8         reserved_at_20[0x10];
4636 4637
	u8         op_mod[0x10];

4638
	u8         reserved_at_40[0x18];
4639 4640 4641 4642 4643
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4644
	u8         reserved_at_62[0x1e];
4645 4646 4647 4648
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4649
	u8         reserved_at_8[0x18];
4650 4651 4652

	u8         syndrome[0x20];

4653
	u8         reserved_at_40[0x40];
4654 4655 4656 4657
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4658
	u8         reserved_at_10[0x10];
4659

4660
	u8         reserved_at_20[0x10];
4661 4662
	u8         op_mod[0x10];

4663
	u8         reserved_at_40[0x1c];
4664 4665 4666 4667
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4668
	u8         reserved_at_80[0x80];
4669 4670 4671 4672 4673 4674

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4675
	u8         reserved_at_8[0x18];
4676 4677 4678 4679 4680

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4681
	u8         reserved_at_60[0x20];
4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4694
	u8         reserved_at_10[0x10];
4695

4696
	u8         reserved_at_20[0x10];
4697 4698
	u8         op_mod[0x10];

4699
	u8         reserved_at_40[0x10];
4700 4701 4702 4703 4704 4705 4706 4707 4708
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4709
	u8         reserved_at_8[0x18];
4710 4711 4712

	u8         syndrome[0x20];

4713
	u8         reserved_at_40[0x40];
4714 4715 4716 4717 4718 4719

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4720
	u8         reserved_at_10[0x10];
4721

4722
	u8         reserved_at_20[0x10];
4723 4724 4725
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4726
	u8         reserved_at_50[0x8];
4727 4728
	u8         port[0x8];

4729
	u8         reserved_at_60[0x20];
4730 4731 4732 4733 4734 4735

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4736
	u8         reserved_at_8[0x18];
4737 4738 4739

	u8         syndrome[0x20];

4740
	u8         reserved_at_40[0x40];
4741 4742 4743 4744
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4745
	u8         reserved_at_10[0x10];
4746

4747
	u8         reserved_at_20[0x10];
4748 4749
	u8         op_mod[0x10];

4750
	u8         reserved_at_40[0x40];
4751 4752 4753 4754
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4755
	u8         reserved_at_8[0x18];
4756 4757 4758

	u8         syndrome[0x20];

4759
	u8         reserved_at_40[0x40];
4760 4761 4762 4763
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4764
	u8         reserved_at_10[0x10];
4765

4766
	u8         reserved_at_20[0x10];
4767 4768
	u8         op_mod[0x10];

4769
	u8         reserved_at_40[0x8];
4770 4771
	u8         qpn[0x18];

4772
	u8         reserved_at_60[0x20];
4773 4774 4775

	u8         opt_param_mask[0x20];

4776
	u8         reserved_at_a0[0x20];
4777 4778 4779

	struct mlx5_ifc_qpc_bits qpc;

4780
	u8         reserved_at_800[0x80];
4781 4782 4783 4784
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4785
	u8         reserved_at_8[0x18];
4786 4787 4788

	u8         syndrome[0x20];

4789
	u8         reserved_at_40[0x40];
4790 4791 4792 4793
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4794
	u8         reserved_at_10[0x10];
4795

4796
	u8         reserved_at_20[0x10];
4797 4798
	u8         op_mod[0x10];

4799
	u8         reserved_at_40[0x8];
4800 4801
	u8         qpn[0x18];

4802
	u8         reserved_at_60[0x20];
4803 4804 4805

	u8         opt_param_mask[0x20];

4806
	u8         reserved_at_a0[0x20];
4807 4808 4809

	struct mlx5_ifc_qpc_bits qpc;

4810
	u8         reserved_at_800[0x80];
4811 4812 4813 4814
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4815
	u8         reserved_at_8[0x18];
4816 4817 4818

	u8         syndrome[0x20];

4819
	u8         reserved_at_40[0x40];
4820 4821 4822 4823 4824 4825 4826 4827

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4828
	u8         reserved_at_10[0x10];
4829

4830
	u8         reserved_at_20[0x10];
4831 4832
	u8         op_mod[0x10];

4833
	u8         reserved_at_40[0x40];
4834 4835 4836 4837
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4838
	u8         reserved_at_10[0x10];
4839

4840
	u8         reserved_at_20[0x10];
4841 4842
	u8         op_mod[0x10];

4843
	u8         reserved_at_40[0x18];
4844 4845
	u8         eq_number[0x8];

4846
	u8         reserved_at_60[0x20];
4847 4848 4849 4850 4851 4852

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4853
	u8         reserved_at_8[0x18];
4854 4855 4856

	u8         syndrome[0x20];

4857
	u8         reserved_at_40[0x40];
4858 4859 4860 4861
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4862
	u8         reserved_at_8[0x18];
4863 4864 4865

	u8         syndrome[0x20];

4866
	u8         reserved_at_40[0x20];
4867 4868 4869 4870
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4871
	u8         reserved_at_10[0x10];
4872

4873
	u8         reserved_at_20[0x10];
4874 4875
	u8         op_mod[0x10];

4876
	u8         reserved_at_40[0x10];
4877 4878
	u8         function_id[0x10];

4879
	u8         reserved_at_60[0x20];
4880 4881 4882 4883
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4884
	u8         reserved_at_8[0x18];
4885 4886 4887

	u8         syndrome[0x20];

4888
	u8         reserved_at_40[0x40];
4889 4890 4891 4892
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4893
	u8         reserved_at_10[0x10];
4894

4895
	u8         reserved_at_20[0x10];
4896 4897
	u8         op_mod[0x10];

4898
	u8         reserved_at_40[0x8];
4899 4900
	u8         dctn[0x18];

4901
	u8         reserved_at_60[0x20];
4902 4903 4904 4905
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4906
	u8         reserved_at_8[0x18];
4907 4908 4909

	u8         syndrome[0x20];

4910
	u8         reserved_at_40[0x20];
4911 4912 4913 4914
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4915
	u8         reserved_at_10[0x10];
4916

4917
	u8         reserved_at_20[0x10];
4918 4919
	u8         op_mod[0x10];

4920
	u8         reserved_at_40[0x10];
4921 4922
	u8         function_id[0x10];

4923
	u8         reserved_at_60[0x20];
4924 4925 4926 4927
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4928
	u8         reserved_at_8[0x18];
4929 4930 4931

	u8         syndrome[0x20];

4932
	u8         reserved_at_40[0x40];
4933 4934 4935 4936
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4937
	u8         reserved_at_10[0x10];
4938

4939
	u8         reserved_at_20[0x10];
4940 4941
	u8         op_mod[0x10];

4942
	u8         reserved_at_40[0x8];
4943 4944
	u8         qpn[0x18];

4945
	u8         reserved_at_60[0x20];
4946 4947 4948 4949 4950 4951

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
4952
	u8         reserved_at_8[0x18];
4953 4954 4955

	u8         syndrome[0x20];

4956
	u8         reserved_at_40[0x40];
4957 4958 4959 4960
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
4961
	u8         reserved_at_10[0x10];
4962

4963
	u8         reserved_at_20[0x10];
4964 4965
	u8         op_mod[0x10];

4966
	u8         reserved_at_40[0x8];
4967 4968
	u8         xrc_srqn[0x18];

4969
	u8         reserved_at_60[0x20];
4970 4971 4972 4973
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
4974
	u8         reserved_at_8[0x18];
4975 4976 4977

	u8         syndrome[0x20];

4978
	u8         reserved_at_40[0x40];
4979 4980 4981 4982
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
4983
	u8         reserved_at_10[0x10];
4984

4985
	u8         reserved_at_20[0x10];
4986 4987
	u8         op_mod[0x10];

4988
	u8         reserved_at_40[0x8];
4989 4990
	u8         tisn[0x18];

4991
	u8         reserved_at_60[0x20];
4992 4993 4994 4995
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
4996
	u8         reserved_at_8[0x18];
4997 4998 4999

	u8         syndrome[0x20];

5000
	u8         reserved_at_40[0x40];
5001 5002 5003 5004
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5005
	u8         reserved_at_10[0x10];
5006

5007
	u8         reserved_at_20[0x10];
5008 5009
	u8         op_mod[0x10];

5010
	u8         reserved_at_40[0x8];
5011 5012
	u8         tirn[0x18];

5013
	u8         reserved_at_60[0x20];
5014 5015 5016 5017
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5018
	u8         reserved_at_8[0x18];
5019 5020 5021

	u8         syndrome[0x20];

5022
	u8         reserved_at_40[0x40];
5023 5024 5025 5026
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5027
	u8         reserved_at_10[0x10];
5028

5029
	u8         reserved_at_20[0x10];
5030 5031
	u8         op_mod[0x10];

5032
	u8         reserved_at_40[0x8];
5033 5034
	u8         srqn[0x18];

5035
	u8         reserved_at_60[0x20];
5036 5037 5038 5039
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5040
	u8         reserved_at_8[0x18];
5041 5042 5043

	u8         syndrome[0x20];

5044
	u8         reserved_at_40[0x40];
5045 5046 5047 5048
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5049
	u8         reserved_at_10[0x10];
5050

5051
	u8         reserved_at_20[0x10];
5052 5053
	u8         op_mod[0x10];

5054
	u8         reserved_at_40[0x8];
5055 5056
	u8         sqn[0x18];

5057
	u8         reserved_at_60[0x20];
5058 5059 5060 5061
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5062
	u8         reserved_at_8[0x18];
5063 5064 5065

	u8         syndrome[0x20];

5066
	u8         reserved_at_40[0x40];
5067 5068 5069 5070
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5071
	u8         reserved_at_10[0x10];
5072

5073
	u8         reserved_at_20[0x10];
5074 5075
	u8         op_mod[0x10];

5076
	u8         reserved_at_40[0x8];
5077 5078
	u8         rqtn[0x18];

5079
	u8         reserved_at_60[0x20];
5080 5081 5082 5083
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5084
	u8         reserved_at_8[0x18];
5085 5086 5087

	u8         syndrome[0x20];

5088
	u8         reserved_at_40[0x40];
5089 5090 5091 5092
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5093
	u8         reserved_at_10[0x10];
5094

5095
	u8         reserved_at_20[0x10];
5096 5097
	u8         op_mod[0x10];

5098
	u8         reserved_at_40[0x8];
5099 5100
	u8         rqn[0x18];

5101
	u8         reserved_at_60[0x20];
5102 5103 5104 5105
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5106
	u8         reserved_at_8[0x18];
5107 5108 5109

	u8         syndrome[0x20];

5110
	u8         reserved_at_40[0x40];
5111 5112 5113 5114
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5115
	u8         reserved_at_10[0x10];
5116

5117
	u8         reserved_at_20[0x10];
5118 5119
	u8         op_mod[0x10];

5120
	u8         reserved_at_40[0x8];
5121 5122
	u8         rmpn[0x18];

5123
	u8         reserved_at_60[0x20];
5124 5125 5126 5127
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5128
	u8         reserved_at_8[0x18];
5129 5130 5131

	u8         syndrome[0x20];

5132
	u8         reserved_at_40[0x40];
5133 5134 5135 5136
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5137
	u8         reserved_at_10[0x10];
5138

5139
	u8         reserved_at_20[0x10];
5140 5141
	u8         op_mod[0x10];

5142
	u8         reserved_at_40[0x8];
5143 5144
	u8         qpn[0x18];

5145
	u8         reserved_at_60[0x20];
5146 5147 5148 5149
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5150
	u8         reserved_at_8[0x18];
5151 5152 5153

	u8         syndrome[0x20];

5154
	u8         reserved_at_40[0x40];
5155 5156 5157 5158
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5159
	u8         reserved_at_10[0x10];
5160

5161
	u8         reserved_at_20[0x10];
5162 5163
	u8         op_mod[0x10];

5164
	u8         reserved_at_40[0x8];
5165 5166
	u8         psvn[0x18];

5167
	u8         reserved_at_60[0x20];
5168 5169 5170 5171
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5172
	u8         reserved_at_8[0x18];
5173 5174 5175

	u8         syndrome[0x20];

5176
	u8         reserved_at_40[0x40];
5177 5178 5179 5180
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5181
	u8         reserved_at_10[0x10];
5182

5183
	u8         reserved_at_20[0x10];
5184 5185
	u8         op_mod[0x10];

5186
	u8         reserved_at_40[0x8];
5187 5188
	u8         mkey_index[0x18];

5189
	u8         reserved_at_60[0x20];
5190 5191 5192 5193
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5194
	u8         reserved_at_8[0x18];
5195 5196 5197

	u8         syndrome[0x20];

5198
	u8         reserved_at_40[0x40];
5199 5200 5201 5202
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5203
	u8         reserved_at_10[0x10];
5204

5205
	u8         reserved_at_20[0x10];
5206 5207
	u8         op_mod[0x10];

5208 5209 5210 5211 5212
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5213 5214

	u8         table_type[0x8];
5215
	u8         reserved_at_88[0x18];
5216

5217
	u8         reserved_at_a0[0x8];
5218 5219
	u8         table_id[0x18];

5220
	u8         reserved_at_c0[0x140];
5221 5222 5223 5224
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5225
	u8         reserved_at_8[0x18];
5226 5227 5228

	u8         syndrome[0x20];

5229
	u8         reserved_at_40[0x40];
5230 5231 5232 5233
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5234
	u8         reserved_at_10[0x10];
5235

5236
	u8         reserved_at_20[0x10];
5237 5238
	u8         op_mod[0x10];

5239 5240 5241 5242 5243
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5244 5245

	u8         table_type[0x8];
5246
	u8         reserved_at_88[0x18];
5247

5248
	u8         reserved_at_a0[0x8];
5249 5250 5251 5252
	u8         table_id[0x18];

	u8         group_id[0x20];

5253
	u8         reserved_at_e0[0x120];
5254 5255 5256 5257
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5258
	u8         reserved_at_8[0x18];
5259 5260 5261

	u8         syndrome[0x20];

5262
	u8         reserved_at_40[0x40];
5263 5264 5265 5266
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5267
	u8         reserved_at_10[0x10];
5268

5269
	u8         reserved_at_20[0x10];
5270 5271
	u8         op_mod[0x10];

5272
	u8         reserved_at_40[0x18];
5273 5274
	u8         eq_number[0x8];

5275
	u8         reserved_at_60[0x20];
5276 5277 5278 5279
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5280
	u8         reserved_at_8[0x18];
5281 5282 5283

	u8         syndrome[0x20];

5284
	u8         reserved_at_40[0x40];
5285 5286 5287 5288
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5289
	u8         reserved_at_10[0x10];
5290

5291
	u8         reserved_at_20[0x10];
5292 5293
	u8         op_mod[0x10];

5294
	u8         reserved_at_40[0x8];
5295 5296
	u8         dctn[0x18];

5297
	u8         reserved_at_60[0x20];
5298 5299 5300 5301
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5302
	u8         reserved_at_8[0x18];
5303 5304 5305

	u8         syndrome[0x20];

5306
	u8         reserved_at_40[0x40];
5307 5308 5309 5310
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5311
	u8         reserved_at_10[0x10];
5312

5313
	u8         reserved_at_20[0x10];
5314 5315
	u8         op_mod[0x10];

5316
	u8         reserved_at_40[0x8];
5317 5318
	u8         cqn[0x18];

5319
	u8         reserved_at_60[0x20];
5320 5321 5322 5323
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5324
	u8         reserved_at_8[0x18];
5325 5326 5327

	u8         syndrome[0x20];

5328
	u8         reserved_at_40[0x40];
5329 5330 5331 5332
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5333
	u8         reserved_at_10[0x10];
5334

5335
	u8         reserved_at_20[0x10];
5336 5337
	u8         op_mod[0x10];

5338
	u8         reserved_at_40[0x20];
5339

5340
	u8         reserved_at_60[0x10];
5341 5342 5343 5344 5345
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5346
	u8         reserved_at_8[0x18];
5347 5348 5349

	u8         syndrome[0x20];

5350
	u8         reserved_at_40[0x40];
5351 5352 5353 5354
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5355
	u8         reserved_at_10[0x10];
5356

5357
	u8         reserved_at_20[0x10];
5358 5359
	u8         op_mod[0x10];

5360
	u8         reserved_at_40[0x60];
5361

5362
	u8         reserved_at_a0[0x8];
5363 5364
	u8         table_index[0x18];

5365
	u8         reserved_at_c0[0x140];
5366 5367 5368 5369
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5370
	u8         reserved_at_8[0x18];
5371 5372 5373

	u8         syndrome[0x20];

5374
	u8         reserved_at_40[0x40];
5375 5376 5377 5378
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5379
	u8         reserved_at_10[0x10];
5380

5381
	u8         reserved_at_20[0x10];
5382 5383
	u8         op_mod[0x10];

5384 5385 5386 5387 5388
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5389 5390

	u8         table_type[0x8];
5391
	u8         reserved_at_88[0x18];
5392

5393
	u8         reserved_at_a0[0x8];
5394 5395
	u8         table_id[0x18];

5396
	u8         reserved_at_c0[0x40];
5397 5398 5399

	u8         flow_index[0x20];

5400
	u8         reserved_at_120[0xe0];
5401 5402 5403 5404
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5405
	u8         reserved_at_8[0x18];
5406 5407 5408

	u8         syndrome[0x20];

5409
	u8         reserved_at_40[0x40];
5410 5411 5412 5413
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5414
	u8         reserved_at_10[0x10];
5415

5416
	u8         reserved_at_20[0x10];
5417 5418
	u8         op_mod[0x10];

5419
	u8         reserved_at_40[0x8];
5420 5421
	u8         xrcd[0x18];

5422
	u8         reserved_at_60[0x20];
5423 5424 5425 5426
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5427
	u8         reserved_at_8[0x18];
5428 5429 5430

	u8         syndrome[0x20];

5431
	u8         reserved_at_40[0x40];
5432 5433 5434 5435
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5436
	u8         reserved_at_10[0x10];
5437

5438
	u8         reserved_at_20[0x10];
5439 5440
	u8         op_mod[0x10];

5441
	u8         reserved_at_40[0x8];
5442 5443
	u8         uar[0x18];

5444
	u8         reserved_at_60[0x20];
5445 5446 5447 5448
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5449
	u8         reserved_at_8[0x18];
5450 5451 5452

	u8         syndrome[0x20];

5453
	u8         reserved_at_40[0x40];
5454 5455 5456 5457
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5458
	u8         reserved_at_10[0x10];
5459

5460
	u8         reserved_at_20[0x10];
5461 5462
	u8         op_mod[0x10];

5463
	u8         reserved_at_40[0x8];
5464 5465
	u8         transport_domain[0x18];

5466
	u8         reserved_at_60[0x20];
5467 5468 5469 5470
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5471
	u8         reserved_at_8[0x18];
5472 5473 5474

	u8         syndrome[0x20];

5475
	u8         reserved_at_40[0x40];
5476 5477 5478 5479
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5480
	u8         reserved_at_10[0x10];
5481

5482
	u8         reserved_at_20[0x10];
5483 5484
	u8         op_mod[0x10];

5485
	u8         reserved_at_40[0x18];
5486 5487
	u8         counter_set_id[0x8];

5488
	u8         reserved_at_60[0x20];
5489 5490 5491 5492
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5493
	u8         reserved_at_8[0x18];
5494 5495 5496

	u8         syndrome[0x20];

5497
	u8         reserved_at_40[0x40];
5498 5499 5500 5501
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5502
	u8         reserved_at_10[0x10];
5503

5504
	u8         reserved_at_20[0x10];
5505 5506
	u8         op_mod[0x10];

5507
	u8         reserved_at_40[0x8];
5508 5509
	u8         pd[0x18];

5510
	u8         reserved_at_60[0x20];
5511 5512 5513 5514
};

struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5515
	u8         reserved_at_8[0x18];
5516 5517 5518

	u8         syndrome[0x20];

5519
	u8         reserved_at_40[0x8];
5520 5521
	u8         xrc_srqn[0x18];

5522
	u8         reserved_at_60[0x20];
5523 5524 5525 5526
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5527
	u8         reserved_at_10[0x10];
5528

5529
	u8         reserved_at_20[0x10];
5530 5531
	u8         op_mod[0x10];

5532
	u8         reserved_at_40[0x40];
5533 5534 5535

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5536
	u8         reserved_at_280[0x600];
5537 5538 5539 5540 5541 5542

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5543
	u8         reserved_at_8[0x18];
5544 5545 5546

	u8         syndrome[0x20];

5547
	u8         reserved_at_40[0x8];
5548 5549
	u8         tisn[0x18];

5550
	u8         reserved_at_60[0x20];
5551 5552 5553 5554
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5555
	u8         reserved_at_10[0x10];
5556

5557
	u8         reserved_at_20[0x10];
5558 5559
	u8         op_mod[0x10];

5560
	u8         reserved_at_40[0xc0];
5561 5562 5563 5564 5565 5566

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5567
	u8         reserved_at_8[0x18];
5568 5569 5570

	u8         syndrome[0x20];

5571
	u8         reserved_at_40[0x8];
5572 5573
	u8         tirn[0x18];

5574
	u8         reserved_at_60[0x20];
5575 5576 5577 5578
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5579
	u8         reserved_at_10[0x10];
5580

5581
	u8         reserved_at_20[0x10];
5582 5583
	u8         op_mod[0x10];

5584
	u8         reserved_at_40[0xc0];
5585 5586 5587 5588 5589 5590

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5591
	u8         reserved_at_8[0x18];
5592 5593 5594

	u8         syndrome[0x20];

5595
	u8         reserved_at_40[0x8];
5596 5597
	u8         srqn[0x18];

5598
	u8         reserved_at_60[0x20];
5599 5600 5601 5602
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5603
	u8         reserved_at_10[0x10];
5604

5605
	u8         reserved_at_20[0x10];
5606 5607
	u8         op_mod[0x10];

5608
	u8         reserved_at_40[0x40];
5609 5610 5611

	struct mlx5_ifc_srqc_bits srq_context_entry;

5612
	u8         reserved_at_280[0x600];
5613 5614 5615 5616 5617 5618

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5619
	u8         reserved_at_8[0x18];
5620 5621 5622

	u8         syndrome[0x20];

5623
	u8         reserved_at_40[0x8];
5624 5625
	u8         sqn[0x18];

5626
	u8         reserved_at_60[0x20];
5627 5628 5629 5630
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5631
	u8         reserved_at_10[0x10];
5632

5633
	u8         reserved_at_20[0x10];
5634 5635
	u8         op_mod[0x10];

5636
	u8         reserved_at_40[0xc0];
5637 5638 5639 5640 5641 5642

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5643
	u8         reserved_at_8[0x18];
5644 5645 5646

	u8         syndrome[0x20];

5647
	u8         reserved_at_40[0x8];
5648 5649
	u8         rqtn[0x18];

5650
	u8         reserved_at_60[0x20];
5651 5652 5653 5654
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5655
	u8         reserved_at_10[0x10];
5656

5657
	u8         reserved_at_20[0x10];
5658 5659
	u8         op_mod[0x10];

5660
	u8         reserved_at_40[0xc0];
5661 5662 5663 5664 5665 5666

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5667
	u8         reserved_at_8[0x18];
5668 5669 5670

	u8         syndrome[0x20];

5671
	u8         reserved_at_40[0x8];
5672 5673
	u8         rqn[0x18];

5674
	u8         reserved_at_60[0x20];
5675 5676 5677 5678
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5679
	u8         reserved_at_10[0x10];
5680

5681
	u8         reserved_at_20[0x10];
5682 5683
	u8         op_mod[0x10];

5684
	u8         reserved_at_40[0xc0];
5685 5686 5687 5688 5689 5690

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5691
	u8         reserved_at_8[0x18];
5692 5693 5694

	u8         syndrome[0x20];

5695
	u8         reserved_at_40[0x8];
5696 5697
	u8         rmpn[0x18];

5698
	u8         reserved_at_60[0x20];
5699 5700 5701 5702
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5703
	u8         reserved_at_10[0x10];
5704

5705
	u8         reserved_at_20[0x10];
5706 5707
	u8         op_mod[0x10];

5708
	u8         reserved_at_40[0xc0];
5709 5710 5711 5712 5713 5714

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5715
	u8         reserved_at_8[0x18];
5716 5717 5718

	u8         syndrome[0x20];

5719
	u8         reserved_at_40[0x8];
5720 5721
	u8         qpn[0x18];

5722
	u8         reserved_at_60[0x20];
5723 5724 5725 5726
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5727
	u8         reserved_at_10[0x10];
5728

5729
	u8         reserved_at_20[0x10];
5730 5731
	u8         op_mod[0x10];

5732
	u8         reserved_at_40[0x40];
5733 5734 5735

	u8         opt_param_mask[0x20];

5736
	u8         reserved_at_a0[0x20];
5737 5738 5739

	struct mlx5_ifc_qpc_bits qpc;

5740
	u8         reserved_at_800[0x80];
5741 5742 5743 5744 5745 5746

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5747
	u8         reserved_at_8[0x18];
5748 5749 5750

	u8         syndrome[0x20];

5751
	u8         reserved_at_40[0x40];
5752

5753
	u8         reserved_at_80[0x8];
5754 5755
	u8         psv0_index[0x18];

5756
	u8         reserved_at_a0[0x8];
5757 5758
	u8         psv1_index[0x18];

5759
	u8         reserved_at_c0[0x8];
5760 5761
	u8         psv2_index[0x18];

5762
	u8         reserved_at_e0[0x8];
5763 5764 5765 5766 5767
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5768
	u8         reserved_at_10[0x10];
5769

5770
	u8         reserved_at_20[0x10];
5771 5772 5773
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5774
	u8         reserved_at_44[0x4];
5775 5776
	u8         pd[0x18];

5777
	u8         reserved_at_60[0x20];
5778 5779 5780 5781
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5782
	u8         reserved_at_8[0x18];
5783 5784 5785

	u8         syndrome[0x20];

5786
	u8         reserved_at_40[0x8];
5787 5788
	u8         mkey_index[0x18];

5789
	u8         reserved_at_60[0x20];
5790 5791 5792 5793
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5794
	u8         reserved_at_10[0x10];
5795

5796
	u8         reserved_at_20[0x10];
5797 5798
	u8         op_mod[0x10];

5799
	u8         reserved_at_40[0x20];
5800 5801

	u8         pg_access[0x1];
5802
	u8         reserved_at_61[0x1f];
5803 5804 5805

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5806
	u8         reserved_at_280[0x80];
5807 5808 5809

	u8         translations_octword_actual_size[0x20];

5810
	u8         reserved_at_320[0x560];
5811 5812 5813 5814 5815 5816

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5817
	u8         reserved_at_8[0x18];
5818 5819 5820

	u8         syndrome[0x20];

5821
	u8         reserved_at_40[0x8];
5822 5823
	u8         table_id[0x18];

5824
	u8         reserved_at_60[0x20];
5825 5826 5827 5828
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5829
	u8         reserved_at_10[0x10];
5830

5831
	u8         reserved_at_20[0x10];
5832 5833
	u8         op_mod[0x10];

5834 5835 5836 5837 5838
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5839 5840

	u8         table_type[0x8];
5841
	u8         reserved_at_88[0x18];
5842

5843
	u8         reserved_at_a0[0x20];
5844

5845
	u8         reserved_at_c0[0x4];
5846
	u8         table_miss_mode[0x4];
5847
	u8         level[0x8];
5848
	u8         reserved_at_d0[0x8];
5849 5850
	u8         log_size[0x8];

5851
	u8         reserved_at_e0[0x8];
5852 5853
	u8         table_miss_id[0x18];

5854
	u8         reserved_at_100[0x100];
5855 5856 5857 5858
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5859
	u8         reserved_at_8[0x18];
5860 5861 5862

	u8         syndrome[0x20];

5863
	u8         reserved_at_40[0x8];
5864 5865
	u8         group_id[0x18];

5866
	u8         reserved_at_60[0x20];
5867 5868 5869 5870 5871 5872 5873 5874 5875 5876
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5877
	u8         reserved_at_10[0x10];
5878

5879
	u8         reserved_at_20[0x10];
5880 5881
	u8         op_mod[0x10];

5882 5883 5884 5885 5886
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5887 5888

	u8         table_type[0x8];
5889
	u8         reserved_at_88[0x18];
5890

5891
	u8         reserved_at_a0[0x8];
5892 5893
	u8         table_id[0x18];

5894
	u8         reserved_at_c0[0x20];
5895 5896 5897

	u8         start_flow_index[0x20];

5898
	u8         reserved_at_100[0x20];
5899 5900 5901

	u8         end_flow_index[0x20];

5902
	u8         reserved_at_140[0xa0];
5903

5904
	u8         reserved_at_1e0[0x18];
5905 5906 5907 5908
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5909
	u8         reserved_at_1200[0xe00];
5910 5911 5912 5913
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5914
	u8         reserved_at_8[0x18];
5915 5916 5917

	u8         syndrome[0x20];

5918
	u8         reserved_at_40[0x18];
5919 5920
	u8         eq_number[0x8];

5921
	u8         reserved_at_60[0x20];
5922 5923 5924 5925
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
5926
	u8         reserved_at_10[0x10];
5927

5928
	u8         reserved_at_20[0x10];
5929 5930
	u8         op_mod[0x10];

5931
	u8         reserved_at_40[0x40];
5932 5933 5934

	struct mlx5_ifc_eqc_bits eq_context_entry;

5935
	u8         reserved_at_280[0x40];
5936 5937 5938

	u8         event_bitmask[0x40];

5939
	u8         reserved_at_300[0x580];
5940 5941 5942 5943 5944 5945

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
5946
	u8         reserved_at_8[0x18];
5947 5948 5949

	u8         syndrome[0x20];

5950
	u8         reserved_at_40[0x8];
5951 5952
	u8         dctn[0x18];

5953
	u8         reserved_at_60[0x20];
5954 5955 5956 5957
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
5958
	u8         reserved_at_10[0x10];
5959

5960
	u8         reserved_at_20[0x10];
5961 5962
	u8         op_mod[0x10];

5963
	u8         reserved_at_40[0x40];
5964 5965 5966

	struct mlx5_ifc_dctc_bits dct_context_entry;

5967
	u8         reserved_at_280[0x180];
5968 5969 5970 5971
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
5972
	u8         reserved_at_8[0x18];
5973 5974 5975

	u8         syndrome[0x20];

5976
	u8         reserved_at_40[0x8];
5977 5978
	u8         cqn[0x18];

5979
	u8         reserved_at_60[0x20];
5980 5981 5982 5983
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
5984
	u8         reserved_at_10[0x10];
5985

5986
	u8         reserved_at_20[0x10];
5987 5988
	u8         op_mod[0x10];

5989
	u8         reserved_at_40[0x40];
5990 5991 5992

	struct mlx5_ifc_cqc_bits cq_context;

5993
	u8         reserved_at_280[0x600];
5994 5995 5996 5997 5998 5999

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6000
	u8         reserved_at_8[0x18];
6001 6002 6003

	u8         syndrome[0x20];

6004
	u8         reserved_at_40[0x4];
6005 6006 6007
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6008
	u8         reserved_at_60[0x20];
6009 6010 6011 6012 6013 6014 6015 6016 6017
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6018
	u8         reserved_at_10[0x10];
6019

6020
	u8         reserved_at_20[0x10];
6021 6022
	u8         op_mod[0x10];

6023
	u8         reserved_at_40[0x4];
6024 6025 6026
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6027
	u8         reserved_at_60[0x20];
6028 6029 6030 6031
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6032
	u8         reserved_at_8[0x18];
6033 6034 6035

	u8         syndrome[0x20];

6036
	u8         reserved_at_40[0x40];
6037 6038 6039 6040
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6041
	u8         reserved_at_10[0x10];
6042

6043
	u8         reserved_at_20[0x10];
6044 6045
	u8         op_mod[0x10];

6046
	u8         reserved_at_40[0x8];
6047 6048
	u8         qpn[0x18];

6049
	u8         reserved_at_60[0x20];
6050 6051 6052 6053 6054 6055

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6056
	u8         reserved_at_8[0x18];
6057 6058 6059

	u8         syndrome[0x20];

6060
	u8         reserved_at_40[0x40];
6061 6062 6063 6064 6065 6066 6067 6068
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6069
	u8         reserved_at_10[0x10];
6070

6071
	u8         reserved_at_20[0x10];
6072 6073
	u8         op_mod[0x10];

6074
	u8         reserved_at_40[0x8];
6075 6076
	u8         xrc_srqn[0x18];

6077
	u8         reserved_at_60[0x10];
6078 6079 6080 6081 6082
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6083
	u8         reserved_at_8[0x18];
6084 6085 6086

	u8         syndrome[0x20];

6087
	u8         reserved_at_40[0x40];
6088 6089 6090 6091 6092 6093 6094 6095
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6096
	u8         reserved_at_10[0x10];
6097

6098
	u8         reserved_at_20[0x10];
6099 6100
	u8         op_mod[0x10];

6101
	u8         reserved_at_40[0x8];
6102 6103
	u8         srq_number[0x18];

6104
	u8         reserved_at_60[0x10];
6105 6106 6107 6108 6109
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6110
	u8         reserved_at_8[0x18];
6111 6112 6113

	u8         syndrome[0x20];

6114
	u8         reserved_at_40[0x40];
6115 6116 6117 6118
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6119
	u8         reserved_at_10[0x10];
6120

6121
	u8         reserved_at_20[0x10];
6122 6123
	u8         op_mod[0x10];

6124
	u8         reserved_at_40[0x8];
6125 6126
	u8         dct_number[0x18];

6127
	u8         reserved_at_60[0x20];
6128 6129 6130 6131
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6132
	u8         reserved_at_8[0x18];
6133 6134 6135

	u8         syndrome[0x20];

6136
	u8         reserved_at_40[0x8];
6137 6138
	u8         xrcd[0x18];

6139
	u8         reserved_at_60[0x20];
6140 6141 6142 6143
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6144
	u8         reserved_at_10[0x10];
6145

6146
	u8         reserved_at_20[0x10];
6147 6148
	u8         op_mod[0x10];

6149
	u8         reserved_at_40[0x40];
6150 6151 6152 6153
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6154
	u8         reserved_at_8[0x18];
6155 6156 6157

	u8         syndrome[0x20];

6158
	u8         reserved_at_40[0x8];
6159 6160
	u8         uar[0x18];

6161
	u8         reserved_at_60[0x20];
6162 6163 6164 6165
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6166
	u8         reserved_at_10[0x10];
6167

6168
	u8         reserved_at_20[0x10];
6169 6170
	u8         op_mod[0x10];

6171
	u8         reserved_at_40[0x40];
6172 6173 6174 6175
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6176
	u8         reserved_at_8[0x18];
6177 6178 6179

	u8         syndrome[0x20];

6180
	u8         reserved_at_40[0x8];
6181 6182
	u8         transport_domain[0x18];

6183
	u8         reserved_at_60[0x20];
6184 6185 6186 6187
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6188
	u8         reserved_at_10[0x10];
6189

6190
	u8         reserved_at_20[0x10];
6191 6192
	u8         op_mod[0x10];

6193
	u8         reserved_at_40[0x40];
6194 6195 6196 6197
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6198
	u8         reserved_at_8[0x18];
6199 6200 6201

	u8         syndrome[0x20];

6202
	u8         reserved_at_40[0x18];
6203 6204
	u8         counter_set_id[0x8];

6205
	u8         reserved_at_60[0x20];
6206 6207 6208 6209
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6210
	u8         reserved_at_10[0x10];
6211

6212
	u8         reserved_at_20[0x10];
6213 6214
	u8         op_mod[0x10];

6215
	u8         reserved_at_40[0x40];
6216 6217 6218 6219
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6220
	u8         reserved_at_8[0x18];
6221 6222 6223

	u8         syndrome[0x20];

6224
	u8         reserved_at_40[0x8];
6225 6226
	u8         pd[0x18];

6227
	u8         reserved_at_60[0x20];
6228 6229 6230 6231
};

struct mlx5_ifc_alloc_pd_in_bits {
	u8         opcode[0x10];
6232
	u8         reserved_at_10[0x10];
6233

6234
	u8         reserved_at_20[0x10];
6235 6236
	u8         op_mod[0x10];

6237
	u8         reserved_at_40[0x40];
6238 6239 6240 6241
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6242
	u8         reserved_at_8[0x18];
6243 6244 6245

	u8         syndrome[0x20];

6246
	u8         reserved_at_40[0x40];
6247 6248 6249 6250
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6251
	u8         reserved_at_10[0x10];
6252

6253
	u8         reserved_at_20[0x10];
6254 6255
	u8         op_mod[0x10];

6256
	u8         reserved_at_40[0x20];
6257

6258
	u8         reserved_at_60[0x10];
6259 6260 6261 6262 6263
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6264
	u8         reserved_at_8[0x18];
6265 6266 6267

	u8         syndrome[0x20];

6268
	u8         reserved_at_40[0x40];
6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6280
	u8         reserved_at_10[0x10];
6281

6282
	u8         reserved_at_20[0x10];
6283 6284
	u8         op_mod[0x10];

6285
	u8         reserved_at_40[0x10];
6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6298
	u8         reserved_at_12[0x2];
6299
	u8         lane[0x4];
6300
	u8         reserved_at_18[0x8];
6301

6302
	u8         reserved_at_20[0x20];
6303

6304
	u8         reserved_at_40[0x7];
6305 6306 6307 6308 6309
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6310
	u8         reserved_at_60[0xc];
6311 6312 6313 6314
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6315
	u8         reserved_at_80[0x20];
6316 6317 6318 6319 6320 6321 6322
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6323
	u8         reserved_at_12[0x2];
6324
	u8         lane[0x4];
6325
	u8         reserved_at_18[0x8];
6326 6327

	u8         time_to_link_up[0x10];
6328
	u8         reserved_at_30[0xc];
6329 6330 6331 6332 6333
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6334
	u8         reserved_at_60[0x4];
6335 6336 6337 6338 6339 6340
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6341
	u8         reserved_at_a0[0x10];
6342 6343
	u8         height_sigma[0x10];

6344
	u8         reserved_at_c0[0x20];
6345

6346
	u8         reserved_at_e0[0x4];
6347 6348 6349
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6350
	u8         reserved_at_100[0x8];
6351
	u8         phase_eo_pos[0x8];
6352
	u8         reserved_at_110[0x8];
6353 6354 6355 6356 6357 6358 6359
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6360
	u8         reserved_at_0[0x8];
6361
	u8         local_port[0x8];
6362
	u8         reserved_at_10[0x10];
6363

6364
	u8         reserved_at_20[0x1c];
6365 6366
	u8         vl_hw_cap[0x4];

6367
	u8         reserved_at_40[0x1c];
6368 6369
	u8         vl_admin[0x4];

6370
	u8         reserved_at_60[0x1c];
6371 6372 6373 6374 6375 6376
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6377
	u8         reserved_at_10[0x4];
6378
	u8         admin_status[0x4];
6379
	u8         reserved_at_18[0x4];
6380 6381
	u8         oper_status[0x4];

6382
	u8         reserved_at_20[0x60];
6383 6384 6385
};

struct mlx5_ifc_ptys_reg_bits {
6386
	u8         reserved_at_0[0x8];
6387
	u8         local_port[0x8];
6388
	u8         reserved_at_10[0xd];
6389 6390
	u8         proto_mask[0x3];

6391
	u8         reserved_at_20[0x40];
6392 6393 6394 6395 6396 6397

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6398
	u8         reserved_at_a0[0x20];
6399 6400 6401 6402 6403 6404

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6405
	u8         reserved_at_100[0x20];
6406 6407 6408 6409 6410 6411

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6412
	u8         reserved_at_160[0x20];
6413 6414 6415

	u8         eth_proto_lp_advertise[0x20];

6416
	u8         reserved_at_1a0[0x60];
6417 6418
};

6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

6430
struct mlx5_ifc_ptas_reg_bits {
6431
	u8         reserved_at_0[0x20];
6432 6433

	u8         algorithm_options[0x10];
6434
	u8         reserved_at_30[0x4];
6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6460
	u8         reserved_at_110[0x8];
6461 6462 6463 6464 6465
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6466
	u8         reserved_at_140[0x15];
6467 6468 6469 6470 6471 6472 6473
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6474
	u8         reserved_at_18[0x8];
6475

6476
	u8         reserved_at_20[0x20];
6477 6478 6479
};

struct mlx5_ifc_pqdr_reg_bits {
6480
	u8         reserved_at_0[0x8];
6481
	u8         local_port[0x8];
6482
	u8         reserved_at_10[0x5];
6483
	u8         prio[0x3];
6484
	u8         reserved_at_18[0x6];
6485 6486
	u8         mode[0x2];

6487
	u8         reserved_at_20[0x20];
6488

6489
	u8         reserved_at_40[0x10];
6490 6491
	u8         min_threshold[0x10];

6492
	u8         reserved_at_60[0x10];
6493 6494
	u8         max_threshold[0x10];

6495
	u8         reserved_at_80[0x10];
6496 6497
	u8         mark_probability_denominator[0x10];

6498
	u8         reserved_at_a0[0x60];
6499 6500 6501
};

struct mlx5_ifc_ppsc_reg_bits {
6502
	u8         reserved_at_0[0x8];
6503
	u8         local_port[0x8];
6504
	u8         reserved_at_10[0x10];
6505

6506
	u8         reserved_at_20[0x60];
6507

6508
	u8         reserved_at_80[0x1c];
6509 6510
	u8         wrps_admin[0x4];

6511
	u8         reserved_at_a0[0x1c];
6512 6513
	u8         wrps_status[0x4];

6514
	u8         reserved_at_c0[0x8];
6515
	u8         up_threshold[0x8];
6516
	u8         reserved_at_d0[0x8];
6517 6518
	u8         down_threshold[0x8];

6519
	u8         reserved_at_e0[0x20];
6520

6521
	u8         reserved_at_100[0x1c];
6522 6523
	u8         srps_admin[0x4];

6524
	u8         reserved_at_120[0x1c];
6525 6526
	u8         srps_status[0x4];

6527
	u8         reserved_at_140[0x40];
6528 6529 6530
};

struct mlx5_ifc_pplr_reg_bits {
6531
	u8         reserved_at_0[0x8];
6532
	u8         local_port[0x8];
6533
	u8         reserved_at_10[0x10];
6534

6535
	u8         reserved_at_20[0x8];
6536
	u8         lb_cap[0x8];
6537
	u8         reserved_at_30[0x8];
6538 6539 6540 6541
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6542
	u8         reserved_at_0[0x8];
6543
	u8         local_port[0x8];
6544
	u8         reserved_at_10[0x10];
6545

6546
	u8         reserved_at_20[0x20];
6547 6548 6549 6550

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6551
	u8         reserved_at_58[0x8];
6552 6553 6554 6555

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6556
	u8         reserved_at_80[0x20];
6557 6558 6559 6560 6561 6562
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6563
	u8         reserved_at_12[0x8];
6564 6565 6566
	u8         grp[0x6];

	u8         clr[0x1];
6567
	u8         reserved_at_21[0x1c];
6568 6569 6570 6571 6572 6573
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6574
	u8         reserved_at_0[0x3];
6575
	u8         single_mac[0x1];
6576
	u8         reserved_at_4[0x4];
6577 6578 6579 6580 6581
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6582
	u8         reserved_at_40[0x40];
6583 6584 6585
};

struct mlx5_ifc_pmtu_reg_bits {
6586
	u8         reserved_at_0[0x8];
6587
	u8         local_port[0x8];
6588
	u8         reserved_at_10[0x10];
6589 6590

	u8         max_mtu[0x10];
6591
	u8         reserved_at_30[0x10];
6592 6593

	u8         admin_mtu[0x10];
6594
	u8         reserved_at_50[0x10];
6595 6596

	u8         oper_mtu[0x10];
6597
	u8         reserved_at_70[0x10];
6598 6599 6600
};

struct mlx5_ifc_pmpr_reg_bits {
6601
	u8         reserved_at_0[0x8];
6602
	u8         module[0x8];
6603
	u8         reserved_at_10[0x10];
6604

6605
	u8         reserved_at_20[0x18];
6606 6607
	u8         attenuation_5g[0x8];

6608
	u8         reserved_at_40[0x18];
6609 6610
	u8         attenuation_7g[0x8];

6611
	u8         reserved_at_60[0x18];
6612 6613 6614 6615
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6616
	u8         reserved_at_0[0x8];
6617
	u8         module[0x8];
6618
	u8         reserved_at_10[0xc];
6619 6620
	u8         module_status[0x4];

6621
	u8         reserved_at_20[0x60];
6622 6623 6624 6625 6626 6627 6628
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6629
	u8         reserved_at_0[0x4];
6630 6631
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6632
	u8         reserved_at_10[0x10];
6633 6634

	u8         e[0x1];
6635
	u8         reserved_at_21[0x1f];
6636 6637 6638 6639
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6640
	u8         reserved_at_1[0x7];
6641
	u8         local_port[0x8];
6642
	u8         reserved_at_10[0x8];
6643 6644 6645 6646 6647 6648 6649 6650 6651 6652
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6653
	u8         reserved_at_a0[0x160];
6654 6655 6656
};

struct mlx5_ifc_pmaos_reg_bits {
6657
	u8         reserved_at_0[0x8];
6658
	u8         module[0x8];
6659
	u8         reserved_at_10[0x4];
6660
	u8         admin_status[0x4];
6661
	u8         reserved_at_18[0x4];
6662 6663 6664 6665
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6666
	u8         reserved_at_22[0x1c];
6667 6668
	u8         e[0x2];

6669
	u8         reserved_at_40[0x40];
6670 6671 6672
};

struct mlx5_ifc_plpc_reg_bits {
6673
	u8         reserved_at_0[0x4];
6674
	u8         profile_id[0xc];
6675
	u8         reserved_at_10[0x4];
6676
	u8         proto_mask[0x4];
6677
	u8         reserved_at_18[0x8];
6678

6679
	u8         reserved_at_20[0x10];
6680 6681
	u8         lane_speed[0x10];

6682
	u8         reserved_at_40[0x17];
6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6695
	u8         reserved_at_c0[0x80];
6696 6697 6698
};

struct mlx5_ifc_plib_reg_bits {
6699
	u8         reserved_at_0[0x8];
6700
	u8         local_port[0x8];
6701
	u8         reserved_at_10[0x8];
6702 6703
	u8         ib_port[0x8];

6704
	u8         reserved_at_20[0x60];
6705 6706 6707
};

struct mlx5_ifc_plbf_reg_bits {
6708
	u8         reserved_at_0[0x8];
6709
	u8         local_port[0x8];
6710
	u8         reserved_at_10[0xd];
6711 6712
	u8         lbf_mode[0x3];

6713
	u8         reserved_at_20[0x20];
6714 6715 6716
};

struct mlx5_ifc_pipg_reg_bits {
6717
	u8         reserved_at_0[0x8];
6718
	u8         local_port[0x8];
6719
	u8         reserved_at_10[0x10];
6720 6721

	u8         dic[0x1];
6722
	u8         reserved_at_21[0x19];
6723
	u8         ipg[0x4];
6724
	u8         reserved_at_3e[0x2];
6725 6726 6727
};

struct mlx5_ifc_pifr_reg_bits {
6728
	u8         reserved_at_0[0x8];
6729
	u8         local_port[0x8];
6730
	u8         reserved_at_10[0x10];
6731

6732
	u8         reserved_at_20[0xe0];
6733 6734 6735 6736 6737 6738 6739

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6740
	u8         reserved_at_0[0x8];
6741
	u8         local_port[0x8];
6742
	u8         reserved_at_10[0x10];
6743 6744

	u8         ppan[0x4];
6745
	u8         reserved_at_24[0x4];
6746
	u8         prio_mask_tx[0x8];
6747
	u8         reserved_at_30[0x8];
6748 6749 6750 6751
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6752
	u8         reserved_at_42[0x6];
6753
	u8         pfctx[0x8];
6754
	u8         reserved_at_50[0x10];
6755 6756 6757

	u8         pprx[0x1];
	u8         aprx[0x1];
6758
	u8         reserved_at_62[0x6];
6759
	u8         pfcrx[0x8];
6760
	u8         reserved_at_70[0x10];
6761

6762
	u8         reserved_at_80[0x80];
6763 6764 6765 6766
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6767
	u8         reserved_at_4[0x4];
6768
	u8         local_port[0x8];
6769
	u8         reserved_at_10[0x10];
6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6784
	u8         reserved_at_140[0x80];
6785 6786 6787
};

struct mlx5_ifc_peir_reg_bits {
6788
	u8         reserved_at_0[0x8];
6789
	u8         local_port[0x8];
6790
	u8         reserved_at_10[0x10];
6791

6792
	u8         reserved_at_20[0xc];
6793
	u8         error_count[0x4];
6794
	u8         reserved_at_30[0x10];
6795

6796
	u8         reserved_at_40[0xc];
6797
	u8         lane[0x4];
6798
	u8         reserved_at_50[0x8];
6799 6800 6801 6802
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6803
	u8         reserved_at_0[0x8];
6804
	u8         local_port[0x8];
6805
	u8         reserved_at_10[0x10];
6806 6807 6808 6809 6810 6811 6812

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6813
	u8         reserved_at_10[0x4];
6814
	u8         admin_status[0x4];
6815
	u8         reserved_at_18[0x4];
6816 6817 6818 6819
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6820
	u8         reserved_at_22[0x1c];
6821 6822
	u8         e[0x2];

6823
	u8         reserved_at_40[0x40];
6824 6825 6826
};

struct mlx5_ifc_pamp_reg_bits {
6827
	u8         reserved_at_0[0x8];
6828
	u8         opamp_group[0x8];
6829
	u8         reserved_at_10[0xc];
6830 6831 6832
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6833
	u8         reserved_at_30[0x4];
6834 6835 6836 6837 6838
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

6839 6840 6841 6842 6843 6844 6845 6846 6847 6848
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

6849
struct mlx5_ifc_lane_2_module_mapping_bits {
6850
	u8         reserved_at_0[0x6];
6851
	u8         rx_lane[0x2];
6852
	u8         reserved_at_8[0x6];
6853
	u8         tx_lane[0x2];
6854
	u8         reserved_at_10[0x8];
6855 6856 6857 6858
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6859
	u8         reserved_at_0[0x6];
6860 6861
	u8         lossy[0x1];
	u8         epsb[0x1];
6862
	u8         reserved_at_8[0xc];
6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6874
	u8         reserved_at_0[0x18];
6875 6876
	u8         power_settings_level[0x8];

6877
	u8         reserved_at_20[0x60];
6878 6879 6880 6881
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6882
	u8         reserved_at_1[0x1f];
6883

6884
	u8         reserved_at_20[0x60];
6885 6886 6887
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6888
	u8         reserved_at_0[0x20];
6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
6901
	u8         reserved_at_41[0x7];
6902 6903 6904 6905 6906 6907 6908 6909
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

6910
	u8         reserved_at_80[0x20];
6911 6912 6913 6914 6915 6916 6917

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

6918
	u8         reserved_at_e0[0x1];
6919
	u8         grh[0x1];
6920
	u8         reserved_at_e2[0x2];
6921 6922 6923 6924 6925 6926 6927
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
6928
	u8         reserved_at_0[0x10];
6929 6930 6931 6932
	u8         function_id[0x10];

	u8         num_pages[0x20];

6933
	u8         reserved_at_40[0xa0];
6934 6935 6936
};

struct mlx5_ifc_eqe_bits {
6937
	u8         reserved_at_0[0x8];
6938
	u8         event_type[0x8];
6939
	u8         reserved_at_10[0x8];
6940 6941
	u8         event_sub_type[0x8];

6942
	u8         reserved_at_20[0xe0];
6943 6944 6945

	union mlx5_ifc_event_auto_bits event_data;

6946
	u8         reserved_at_1e0[0x10];
6947
	u8         signature[0x8];
6948
	u8         reserved_at_1f8[0x7];
6949 6950 6951 6952 6953 6954 6955 6956 6957
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
6958
	u8         reserved_at_8[0x18];
6959 6960 6961 6962 6963 6964

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
6965
	u8         reserved_at_77[0x9];
6966 6967 6968 6969 6970 6971 6972 6973

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
6974
	u8         reserved_at_1b7[0x9];
6975 6976 6977 6978 6979

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
6980
	u8         reserved_at_1f0[0x8];
6981 6982 6983 6984 6985 6986
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
6987
	u8         reserved_at_8[0x18];
6988 6989 6990 6991 6992 6993 6994 6995

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
6996
	u8         reserved_at_10[0x10];
6997

6998
	u8         reserved_at_20[0x10];
6999 7000 7001 7002 7003 7004 7005 7006
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7007
	u8         reserved_at_1000[0x180];
7008 7009 7010 7011

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7012
	u8         reserved_at_11b6[0xa];
7013 7014 7015

	u8         block_number[0x20];

7016
	u8         reserved_at_11e0[0x8];
7017 7018 7019 7020 7021 7022 7023 7024 7025
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7026
	u8         reserved_at_38[0x6];
7027 7028 7029 7030
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7112
	u8         reserved_at_40[0x40];
7113 7114 7115 7116

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7117
	u8         reserved_at_b4[0x2];
7118 7119 7120 7121 7122 7123
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7124
	u8         reserved_at_e0[0xf00];
7125 7126

	u8         initializing[0x1];
7127
	u8         reserved_at_fe1[0x4];
7128
	u8         nic_interface_supported[0x3];
7129
	u8         reserved_at_fe8[0x18];
7130 7131 7132 7133 7134

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7135
	u8         reserved_at_1220[0x6e40];
7136

7137
	u8         reserved_at_8060[0x1f];
7138 7139 7140 7141 7142
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7143
	u8         reserved_at_80a0[0x17fc0];
7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7162
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
7185
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
7186 7187 7188 7189
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7190
	u8         reserved_at_0[0x60e0];
7191 7192 7193 7194
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7195
	u8         reserved_at_0[0x200];
7196 7197 7198 7199
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7200
	u8         reserved_at_0[0x20060];
7201 7202
};

7203 7204
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7205
	u8         reserved_at_8[0x18];
7206 7207 7208

	u8         syndrome[0x20];

7209
	u8         reserved_at_40[0x40];
7210 7211 7212 7213
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7214
	u8         reserved_at_10[0x10];
7215

7216
	u8         reserved_at_20[0x10];
7217 7218
	u8         op_mod[0x10];

7219 7220 7221 7222 7223
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7224 7225

	u8         table_type[0x8];
7226
	u8         reserved_at_88[0x18];
7227

7228
	u8         reserved_at_a0[0x8];
7229 7230
	u8         table_id[0x18];

7231
	u8         reserved_at_c0[0x140];
7232 7233
};

7234 7235 7236 7237 7238 7239
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7240
	u8         reserved_at_8[0x18];
7241 7242 7243

	u8         syndrome[0x20];

7244
	u8         reserved_at_40[0x40];
7245 7246 7247 7248
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7249
	u8         reserved_at_10[0x10];
7250

7251
	u8         reserved_at_20[0x10];
7252 7253
	u8         op_mod[0x10];

7254 7255 7256
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
7257

7258
	u8         reserved_at_60[0x10];
7259 7260 7261
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7262
	u8         reserved_at_88[0x18];
7263

7264
	u8         reserved_at_a0[0x8];
7265 7266
	u8         table_id[0x18];

7267
	u8         reserved_at_c0[0x4];
7268
	u8         table_miss_mode[0x4];
7269
	u8         reserved_at_c8[0x18];
7270

7271
	u8         reserved_at_e0[0x8];
7272 7273
	u8         table_miss_id[0x18];

7274
	u8         reserved_at_100[0x100];
7275 7276
};

7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

7352
#endif /* MLX5_IFC_H */