tlbex.c 59.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28
#include <linux/string.h>
29
#include <linux/cache.h>
L
Linus Torvalds 已提交
30

31
#include <asm/cacheflush.h>
32
#include <asm/cpu-type.h>
33
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38 39 40 41 42 43 44 45 46
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

47 48 49 50 51 52 53 54 55 56 57 58
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
59

60
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
61 62 63 64 65
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

66
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
67 68 69 70 71
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

72
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
73 74 75 76
{
	return BCM1250_M3_WAR;
}

77
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
78 79 80 81
{
	return R10000_LLSC_WAR;
}

82 83 84 85 86 87
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
88
	case CPU_CAVIUM_OCTEON3:
89 90 91 92 93 94
		return 1;
	default:
		return 0;
	}
}

95 96 97 98
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
99
	case CPU_CAVIUM_OCTEON3:
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
128 129
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
130 131
}
#endif
132 133 134 135 136 137 138 139 140
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
141
static int m4kc_tlbp_war(void)
142 143 144 145 146
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

147
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
148
enum label_id {
149
	label_second_part = 1,
L
Linus Torvalds 已提交
150 151 152
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
153 154
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
155 156
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
157 158 159 160 161
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
162
	label_large_segbits_fault,
163
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
164 165
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
166 167
};

168 169 170 171
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
172
/* _tlbw_hazard_x is handled differently.  */
173
UASM_L_LA(_split)
174 175
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
176 177 178 179 180
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
181
UASM_L_LA(_large_segbits_fault)
182
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
183 184
UASM_L_LA(_tlb_huge_update)
#endif
185

186
static int hazard_instance;
187

188
static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
189 190 191 192 193 194 195 196 197 198
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

199
static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
200 201 202 203 204 205 206 207 208 209
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

210
/*
R
Ralf Baechle 已提交
211 212
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
213
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
214
 * TLB exception handlers.
215
 */
R
Ralf Baechle 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
230
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
231
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
232
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
#endif
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
#endif
#ifdef _PAGE_NO_READ_SHIFT
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
250 251 252
{
	int i;

R
Ralf Baechle 已提交
253 254
	pr_debug("LEAF(%s)\n", symbol);

255 256 257 258
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
259
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
260

R
Ralf Baechle 已提交
261 262 263
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
264 265
}

L
Linus Torvalds 已提交
266 267 268 269 270
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
271 272 273 274 275
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
276
#define C0_PAGEMASK	5, 0
277 278 279 280
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
281

282
#ifdef CONFIG_64BIT
283
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
284
#else
285
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
286 287 288 289 290 291 292 293 294 295
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
296
static u32 tlb_handler[128];
L
Linus Torvalds 已提交
297 298

/* simply assume worst case size for labels and relocs */
299 300
static struct uasm_label labels[128];
static struct uasm_reloc relocs[128];
L
Linus Torvalds 已提交
301

302
static int check_for_high_segbits;
303

304
static unsigned int kscratch_used_mask;
305

306 307 308 309 310 311 312 313 314 315 316
static inline int __maybe_unused c0_kscratch(void)
{
	switch (current_cpu_type()) {
	case CPU_XLP:
	case CPU_XLR:
		return 22;
	default:
		return 31;
	}
}

317
static int allocate_kscratch(void)
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

334 335
static int scratch_reg;
static int pgd_reg;
336 337
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

338
static struct work_registers build_get_work_registers(u32 **p)
339 340 341
{
	struct work_registers r;

342
	if (scratch_reg >= 0) {
343
		/* Save in CPU local C0_KScratch? */
344
		UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
345 346 347 348 349 350 351 352
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
		/* Get smp_processor_id */
353 354
		UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
		UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

374
static void build_restore_work_registers(u32 **p)
375
{
376
	if (scratch_reg >= 0) {
377
		UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
378 379 380 381 382 383 384
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

385
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
386

387 388 389
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
390 391 392
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
393
 */
394
extern unsigned long pgd_current[];
395

L
Linus Torvalds 已提交
396 397 398
/*
 * The R3000 TLB handler is simple.
 */
399
static void build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
400 401 402 403 404 405 406
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
424 425 426 427

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

428 429
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
430

431
	memcpy((void *)ebase, tlb_handler, 0x80);
432

R
Ralf Baechle 已提交
433
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
434
}
435
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
436 437 438 439 440 441 442 443

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
444
static u32 final_handler[64];
L
Linus Torvalds 已提交
445 446 447 448 449 450 451

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
452 453
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
454 455 456 457 458 459 460 461 462 463
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
464
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
465 466 467
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
468
static void __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
469
{
470
	switch (current_cpu_type()) {
471
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
472
	case CPU_R4600:
473
	case CPU_R4700:
L
Linus Torvalds 已提交
474 475
	case CPU_R5000:
	case CPU_NEVADA:
476 477
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
478 479 480
		break;

	default:
481
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
482 483 484 485 486 487
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
488
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
489 490 491
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

492 493 494
static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
				  struct uasm_reloc **r,
				  enum tlb_write_entry wmode)
L
Linus Torvalds 已提交
495 496 497 498
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
499 500
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
501 502
	}

503
	if (cpu_has_mips_r2) {
504 505 506 507 508 509 510 511
		/*
		 * The architecture spec says an ehb is required here,
		 * but a number of cores do not have the hazard and
		 * using an ehb causes an expensive pipeline stall.
		 */
		switch (current_cpu_type()) {
		case CPU_M14KC:
		case CPU_74K:
512
		case CPU_1074K:
513
		case CPU_PROAPTIV:
J
James Hogan 已提交
514
		case CPU_P5600:
515
		case CPU_M5150:
516 517 518
			break;

		default:
519
			uasm_i_ehb(p);
520 521
			break;
		}
522 523 524 525
		tlbw(p);
		return;
	}

526
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
527 528 529 530 531 532 533 534 535 536
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
537
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
538
		tlbw(p);
539 540
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
541
		uasm_i_nop(p);
L
Linus Torvalds 已提交
542 543 544 545
		break;

	case CPU_R4600:
	case CPU_R4700:
546
		uasm_i_nop(p);
547
		tlbw(p);
548
		uasm_i_nop(p);
549 550
		break;

551 552 553 554 555 556 557
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

558
	case CPU_R4300:
L
Linus Torvalds 已提交
559 560
	case CPU_5KC:
	case CPU_TX49XX:
561
	case CPU_PR4450:
562
	case CPU_XLR:
563
		uasm_i_nop(p);
L
Linus Torvalds 已提交
564 565 566 567 568
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
569
	case CPU_R14000:
L
Linus Torvalds 已提交
570
	case CPU_4KC:
571
	case CPU_4KEC:
572
	case CPU_M14KC:
573
	case CPU_M14KEC:
L
Linus Torvalds 已提交
574
	case CPU_SB1:
A
Andrew Isaacson 已提交
575
	case CPU_SB1A:
L
Linus Torvalds 已提交
576 577 578
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
579 580 581 582 583
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
584
	case CPU_LOONGSON2:
585
	case CPU_LOONGSON3:
586
	case CPU_R5500:
587
		if (m4kc_tlbp_war())
588
			uasm_i_nop(p);
589
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
590 591 592 593
		tlbw(p);
		break;

	case CPU_RM7000:
594 595 596 597
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
598 599 600 601 602 603 604 605
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
606 607
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
608
		tlbw(p);
609 610
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
611 612 613 614
		break;

	case CPU_VR4131:
	case CPU_VR4133:
615
	case CPU_R5432:
616 617
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
618 619 620
		tlbw(p);
		break;

621 622 623 624 625
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
626 627
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
628
		      current_cpu_type());
L
Linus Torvalds 已提交
629 630 631 632
		break;
	}
}

633 634
static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
							unsigned int reg)
D
David Daney 已提交
635
{
636
	if (cpu_has_rixi) {
637
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
638 639
	} else {
#ifdef CONFIG_64BIT_PHYS_ADDR
640
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
641 642 643 644 645
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
646

647
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
648

649 650 651
static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
				   unsigned int tmp, enum label_id lid,
				   int restore_scratch)
652
{
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
668
		if (scratch_reg >= 0)
669
			UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
670 671
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
672
	} else {
673 674 675 676 677 678 679 680 681 682 683 684 685 686
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
687 688 689
	}
}

690 691 692 693 694
static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
				       struct uasm_reloc **r,
				       unsigned int tmp,
				       enum tlb_write_entry wmode,
				       int restore_scratch)
695 696 697 698 699 700 701 702
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

703
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
704 705
}

D
David Daney 已提交
706 707 708
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
709
static void
D
David Daney 已提交
710
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
711
		  unsigned int pmd, int lid)
D
David Daney 已提交
712 713
{
	UASM_i_LW(p, tmp, 0, pmd);
714 715 716 717 718 719
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
720 721
}

722 723
static void build_huge_update_entries(u32 **p, unsigned int pte,
				      unsigned int tmp)
D
David Daney 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
738
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
739 740 741
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

742
	build_convert_pte_to_entrylo(p, pte);
743
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
744 745 746 747 748 749
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

750
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
751 752
}

753 754 755 756
static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
				    struct uasm_label **l,
				    unsigned int pte,
				    unsigned int ptr)
D
David Daney 已提交
757 758 759 760 761 762 763 764 765
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
766
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
767
}
768
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
769

770
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
771 772 773 774
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
775
static void
776
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
777 778
		 unsigned int tmp, unsigned int ptr)
{
779
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
780
	long pgdc = (long)pgd_current;
781
#endif
L
Linus Torvalds 已提交
782 783 784
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
785
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
804
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
805

806 807
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
808
		UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
809
	} else {
810
#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
811 812 813 814 815 816 817 818
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
819
		/* 1 0	1 0 1  << 6  xkphys cached */
820 821
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
822
#elif defined(CONFIG_SMP)
823 824 825 826 827 828
		UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
		uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
		UASM_i_LA_mostly(p, tmp, pgdc);
		uasm_i_daddu(p, ptr, ptr, tmp);
		uasm_i_dmfc0(p, tmp, C0_BADVADDR);
		uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
829
#else
830 831
		UASM_i_LA_mostly(p, ptr, pgdc);
		uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
832
#endif
833
	}
L
Linus Torvalds 已提交
834

835
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
836

837 838
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
839 840 841

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
842
#ifndef __PAGETABLE_PMD_FOLDED
843 844
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
845
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
846 847
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
848
#endif
L
Linus Torvalds 已提交
849 850 851 852 853 854
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
855
static void
856
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
857 858
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
859 860
{
	long swpd = (long)swapper_pg_dir;
861 862 863 864
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
865

866
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
867

868
	if (mode != not_refill && check_for_high_segbits) {
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
891
	if (mode != not_refill && check_for_high_segbits) {
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
907 908

		if (mode == refill_scratch) {
909
			if (scratch_reg >= 0)
910
				UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
911 912 913 914 915
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
916 917 918
	}
}

919
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
920 921 922 923 924

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
925
static void __maybe_unused
L
Linus Torvalds 已提交
926 927
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
928 929 930 931 932 933
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
		uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
		uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	} else {
		long pgdc = (long)pgd_current;
L
Linus Torvalds 已提交
934

935
		/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
L
Linus Torvalds 已提交
936
#ifdef CONFIG_SMP
937 938 939 940
		uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
		UASM_i_LA_mostly(p, tmp, pgdc);
		uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
		uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
941
#else
942
		UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
943
#endif
944 945 946
		uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
		uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	}
947 948 949
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
950 951
}

952
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
953

954
static void build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
955
{
R
Ralf Baechle 已提交
956
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
957 958
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

959
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
976 977
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
978 979
}

980
static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
981 982 983 984 985 986 987 988
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
989
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
990
	case CPU_NEVADA:
991
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
992 993 994 995 996
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
997
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
998 999 1000 1001
		break;
	}

	build_adjust_context(p, tmp);
1002
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1003 1004
}

1005
static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
L
Linus Torvalds 已提交
1006 1007 1008 1009 1010 1011 1012
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
1013 1014
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1015
		if (cpu_has_rixi) {
1016
			UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1017
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1018
			UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1019
		} else {
1020
			uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1021
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1022
			uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1023
		}
1024
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
1030
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1031
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1032
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1033
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1034 1035
	}
#else
1036 1037
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1038 1039
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1040
	if (cpu_has_rixi) {
1041
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1042 1043 1044
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1045
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1046 1047 1048 1049 1050 1051 1052 1053 1054
	} else {
		UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
		if (r45k_bvahwbug())
			uasm_i_mfc0(p, tmp, C0_INDEX);
	}
L
Linus Torvalds 已提交
1055
	if (r4k_250MHZhwbug())
1056 1057
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1058 1059 1060
#endif
}

1061 1062 1063 1064 1065
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
};

1066
static struct mips_huge_tlb_info
1067 1068
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
1069
			       unsigned int ptr, int c0_scratch_reg)
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
1083
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1084 1085 1086
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

1087 1088
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
1103
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1104 1105 1106 1107 1108
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

1109 1110
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1123
		/* 1 0	1 0 1  << 6  xkphys cached */
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1141 1142 1143
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1178
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1179 1180 1181
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1182
	 * delay slot.	It cannot issue in the same cycle and may be
1183 1184 1185 1186
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1187
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1204
	if (cpu_has_rixi) {
1205
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1206
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1207
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1208 1209 1210 1211 1212 1213 1214
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

1215 1216
	if (c0_scratch_reg >= 0) {
		UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1236 1237 1238 1239 1240 1241 1242 1243
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1244
static void build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1245 1246
{
	u32 *p = tlb_handler;
1247 1248
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1249 1250
	u32 *f;
	unsigned int final_len;
1251 1252
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
L
Linus Torvalds 已提交
1253 1254 1255 1256 1257 1258

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1259
	if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1283

1284
#ifdef CONFIG_64BIT
1285
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1286
#else
1287
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1288 1289
#endif

1290
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1291
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1292 1293
#endif

1294 1295 1296 1297 1298 1299
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1300
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1301
	uasm_l_tlb_huge_update(&l, p);
1302 1303 1304
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1305 1306
#endif

1307
#ifdef CONFIG_64BIT
1308
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1309 1310 1311 1312 1313 1314
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1315
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1316 1317
	 * unused.
	 */
1318 1319 1320 1321 1322 1323 1324
	switch (boot_cpu_type()) {
	default:
		if (sizeof(long) == 4) {
	case CPU_LOONGSON2:
		/* Loongson2 ebase is different than r4k, we have more space */
			if ((p - tlb_handler) > 64)
				panic("TLB refill handler space exceeded");
1325
			/*
1326
			 * Now fold the handler in the TLB refill handler space.
1327
			 */
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
			f = final_handler;
			/* Simplest case, just copy the handler. */
			uasm_copy_handler(relocs, labels, tlb_handler, p, f);
			final_len = p - tlb_handler;
			break;
		} else {
			if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
			    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
				&& uasm_insn_has_bdelay(relocs,
							tlb_handler + MIPS64_REFILL_INSNS - 3)))
				panic("TLB refill handler space exceeded");
1339
			/*
1340
			 * Now fold the handler in the TLB refill handler space.
1341
			 */
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
			f = final_handler + MIPS64_REFILL_INSNS;
			if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
				/* Just copy the handler. */
				uasm_copy_handler(relocs, labels, tlb_handler, p, f);
				final_len = p - tlb_handler;
			} else {
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
				const enum label_id ls = label_tlb_huge_update;
#else
				const enum label_id ls = label_vmalloc;
#endif
				u32 *split;
				int ov = 0;
				int i;

				for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
					;
				BUG_ON(i == ARRAY_SIZE(labels));
				split = labels[i].addr;

				/*
				 * See if we have overflown one way or the other.
				 */
				if (split > tlb_handler + MIPS64_REFILL_INSNS ||
				    split < p - MIPS64_REFILL_INSNS)
					ov = 1;

				if (ov) {
					/*
					 * Split two instructions before the end.  One
					 * for the branch and one for the instruction
					 * in the delay slot.
					 */
					split = tlb_handler + MIPS64_REFILL_INSNS - 2;

					/*
					 * If the branch would fall in a delay slot,
					 * we must back up an additional instruction
					 * so that it is no longer in a delay slot.
					 */
					if (uasm_insn_has_bdelay(relocs, split - 1))
						split--;
				}
				/* Copy first part of the handler. */
				uasm_copy_handler(relocs, labels, tlb_handler, split, f);
				f += split - tlb_handler;

				if (ov) {
					/* Insert branch. */
					uasm_l_split(&l, final_handler);
					uasm_il_b(&f, &r, label_split);
					if (uasm_insn_has_bdelay(relocs, split))
						uasm_i_nop(&f);
					else {
						uasm_copy_handler(relocs, labels,
								  split, split + 1, f);
						uasm_move_labels(labels, f, f + 1, -1);
						f++;
						split++;
					}
				}

				/* Copy the rest of the handler. */
				uasm_copy_handler(relocs, labels, split, p, final_handler);
				final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
					    (p - split);
1408
			}
L
Linus Torvalds 已提交
1409
		}
1410
		break;
L
Linus Torvalds 已提交
1411 1412
	}

1413 1414 1415
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1416

1417
	memcpy((void *)ebase, final_handler, 0x100);
1418

R
Ralf Baechle 已提交
1419
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1420 1421
}

1422 1423 1424
extern u32 handle_tlbl[], handle_tlbl_end[];
extern u32 handle_tlbs[], handle_tlbs_end[];
extern u32 handle_tlbm[], handle_tlbm_end[];
1425 1426
extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
extern u32 tlbmiss_handler_setup_pgd_end[];
1427

1428
static void build_setup_pgd(void)
1429 1430
{
	const int a0 = 4;
1431 1432
	const int __maybe_unused a1 = 5;
	const int __maybe_unused a2 = 6;
1433
	u32 *p = tlbmiss_handler_setup_pgd_start;
1434
	const int tlbmiss_handler_setup_pgd_size =
1435
		tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
1436 1437 1438
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
	long pgdc = (long)pgd_current;
#endif
1439

1440 1441
	memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
					sizeof(tlbmiss_handler_setup_pgd[0]));
1442 1443 1444
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	pgd_reg = allocate_kscratch();
1445
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1446
	if (pgd_reg == -1) {
1447 1448 1449
		struct uasm_label *l = labels;
		struct uasm_reloc *r = relocs;

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
1469
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1470
	}
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
#else
#ifdef CONFIG_SMP
	/* Save PGD to pgd_current[smp_processor_id()] */
	UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
	UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
	UASM_i_LA_mostly(&p, a2, pgdc);
	UASM_i_ADDU(&p, a2, a2, a1);
	UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
#else
	UASM_i_LA_mostly(&p, a2, pgdc);
	UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
#endif /* SMP */
	uasm_i_jr(&p, 31);

	/* if pgd_reg is allocated, save PGD also to scratch register */
	if (pgd_reg != -1)
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
	else
		uasm_i_nop(&p);
#endif
1491 1492 1493
	if (p >= tlbmiss_handler_setup_pgd_end)
		panic("tlbmiss_handler_setup_pgd space exceeded");

1494
	uasm_resolve_relocs(relocs, labels);
1495 1496
	pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1497

1498 1499
	dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
					tlbmiss_handler_setup_pgd_size);
1500
}
L
Linus Torvalds 已提交
1501

1502
static void
1503
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1504 1505 1506 1507
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1508
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1509 1510
	else
# endif
1511
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1512 1513 1514
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1515
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1516 1517
	else
# endif
1518
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1519 1520 1521
#endif
}

1522
static void
1523
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1524
	unsigned int mode)
L
Linus Torvalds 已提交
1525
{
1526 1527 1528 1529
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

1530
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1531 1532 1533
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1534
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1535 1536
	else
# endif
1537
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1538 1539

	if (r10000_llsc_war())
1540
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1541
	else
1542
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1543 1544 1545

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1546 1547 1548 1549 1550 1551 1552
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1553
	} else
1554
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1555
# else
1556
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1557 1558 1559 1560
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1561
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1562 1563
	else
# endif
1564
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1565 1566 1567

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1568 1569 1570 1571
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1582
static void
1583
build_pte_present(u32 **p, struct uasm_reloc **r,
1584
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1585
{
1586 1587
	int t = scratch >= 0 ? scratch : pte;

1588
	if (cpu_has_rixi) {
1589 1590 1591 1592
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1593 1594 1595 1596 1597
			uasm_i_andi(p, t, pte, _PAGE_PRESENT);
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1598
		}
1599
	} else {
1600 1601 1602 1603 1604 1605
		uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
		uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1606
	}
L
Linus Torvalds 已提交
1607 1608 1609
}

/* Make PTE valid, store result in PTR. */
1610
static void
1611
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1612 1613
		 unsigned int ptr)
{
1614 1615 1616
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1617 1618 1619 1620 1621 1622
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1623
static void
1624
build_pte_writable(u32 **p, struct uasm_reloc **r,
1625 1626
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1627
{
1628 1629 1630 1631 1632 1633 1634
	int t = scratch >= 0 ? scratch : pte;

	uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1635
		iPTE_LW(p, pte, ptr);
1636 1637
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1638 1639 1640 1641 1642
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1643
static void
1644
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1645 1646
		 unsigned int ptr)
{
1647 1648 1649 1650
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655 1656
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1657
static void
1658
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1659 1660
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1661
{
1662 1663 1664 1665
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1666 1667 1668 1669 1670 1671
		int t = scratch >= 0 ? scratch : pte;
		uasm_i_andi(p, t, pte, _PAGE_WRITE);
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1672
	}
L
Linus Torvalds 已提交
1673 1674
}

1675
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1676 1677


L
Linus Torvalds 已提交
1678 1679 1680 1681
/*
 * R3000 style TLB load/store/modify handlers.
 */

1682 1683 1684 1685
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1686
static void
1687
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1688
{
1689 1690 1691 1692 1693
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1694 1695 1696
}

/*
1697 1698 1699 1700
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1701
 */
1702
static void
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1718 1719
}

1720
static void
L
Linus Torvalds 已提交
1721 1722 1723 1724 1725
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1738 1739
}

1740
static void build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1741 1742
{
	u32 *p = handle_tlbl;
1743
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1744 1745
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1746

1747
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1748 1749 1750 1751
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1752
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1753
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1754
	build_make_valid(&p, &r, K0, K1);
1755
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1756

1757 1758 1759
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1760

1761
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
1762 1763
		panic("TLB load handler fastpath space exceeded");

1764 1765 1766
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1767

1768
	dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
1769 1770
}

1771
static void build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1772 1773
{
	u32 *p = handle_tlbs;
1774
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
1775 1776
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1777

1778
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
1779 1780 1781 1782
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1783
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1784
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1785
	build_make_write(&p, &r, K0, K1);
1786
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1787

1788 1789 1790
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1791

1792
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
1793 1794
		panic("TLB store handler fastpath space exceeded");

1795 1796 1797
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1798

1799
	dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
1800 1801
}

1802
static void build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1803 1804
{
	u32 *p = handle_tlbm;
1805
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
1806 1807
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1808

1809
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
1810 1811 1812 1813
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1814
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1815
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1816
	build_make_write(&p, &r, K0, K1);
1817
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1818

1819 1820 1821
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1822

1823
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
1824 1825
		panic("TLB modify handler fastpath space exceeded");

1826 1827 1828
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1829

1830
	dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
1831
}
1832
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1833 1834 1835 1836

/*
 * R4000 style TLB load/store/modify handlers.
 */
1837
static struct work_registers
1838
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1839
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1840
{
1841 1842
	struct work_registers wr = build_get_work_registers(p);

1843
#ifdef CONFIG_64BIT
1844
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1845
#else
1846
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1847 1848
#endif

1849
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1850 1851 1852 1853 1854
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1855
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1856 1857
#endif

1858 1859 1860 1861 1862
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1863 1864

#ifdef CONFIG_SMP
1865 1866
	uasm_l_smp_pgtable_change(l, *p);
#endif
1867
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1868 1869
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
1870
	return wr;
L
Linus Torvalds 已提交
1871 1872
}

1873
static void
1874 1875
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1876 1877
				   unsigned int ptr)
{
1878 1879
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1880 1881
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1882
	uasm_l_leave(l, *p);
1883
	build_restore_work_registers(p);
1884
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1885

1886
#ifdef CONFIG_64BIT
1887
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1888 1889 1890
#endif
}

1891
static void build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1892 1893
{
	u32 *p = handle_tlbl;
1894
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1895 1896
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1897
	struct work_registers wr;
L
Linus Torvalds 已提交
1898

1899
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1900 1901 1902 1903
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1904 1905 1906 1907
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1908
		uasm_i_xor(&p, K0, K0, K1);
1909 1910 1911
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1912
		uasm_i_or(&p, K0, K0, K1);
1913 1914
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1915 1916
	}

1917 1918
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1919 1920
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1921

1922
	if (cpu_has_rixi) {
1923 1924 1925 1926
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1927
		if (use_bbit_insns()) {
1928
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1929 1930
				      label_tlbl_goaround1);
		} else {
1931 1932
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1933
		}
1934 1935 1936
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

1950
		/* Examine  entrylo 0 or 1 based on ptr. */
1951
		if (use_bbit_insns()) {
1952
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1953
		} else {
1954 1955
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1956
		}
1957 1958 1959 1960
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1961
		/*
1962
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
1963 1964
		 * XI must have triggered it.
		 */
1965
		if (use_bbit_insns()) {
1966 1967
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
1968 1969
			uasm_l_tlbl_goaround1(&l, p);
		} else {
1970 1971 1972
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
1973
		}
1974
		uasm_l_tlbl_goaround1(&l, p);
1975
	}
1976 1977
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
1978

1979
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1980 1981 1982 1983 1984
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
1985 1986
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
1987
	build_tlb_probe_entry(&p);
1988

1989
	if (cpu_has_rixi) {
1990 1991 1992 1993
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1994
		if (use_bbit_insns()) {
1995
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1996 1997
				      label_tlbl_goaround2);
		} else {
1998 1999
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2000
		}
2001 2002 2003
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

2017
		/* Examine  entrylo 0 or 1 based on ptr. */
2018
		if (use_bbit_insns()) {
2019
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2020
		} else {
2021 2022
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2023
		}
2024 2025 2026 2027
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2028
		/*
2029
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2030 2031
		 * XI must have triggered it.
		 */
2032
		if (use_bbit_insns()) {
2033
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2034
		} else {
2035 2036
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2037
		}
2038 2039
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2040 2041 2042 2043
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2044
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2045 2046 2047

		uasm_l_tlbl_goaround2(&l, p);
	}
2048 2049
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2050 2051
#endif

2052
	uasm_l_nopage_tlbl(&l, p);
2053
	build_restore_work_registers(&p);
2054 2055 2056 2057 2058 2059 2060
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_0 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
		uasm_i_jr(&p, K0);
	} else
#endif
2061 2062
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2063

2064
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
2065 2066
		panic("TLB load handler fastpath space exceeded");

2067 2068 2069
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2070

2071
	dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
2072 2073
}

2074
static void build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2075 2076
{
	u32 *p = handle_tlbs;
2077
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
2078 2079
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2080
	struct work_registers wr;
L
Linus Torvalds 已提交
2081

2082
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
2083 2084 2085
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2086 2087
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2088 2089
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2090 2091
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2092

2093
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2094 2095 2096 2097 2098
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2099 2100
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2101
	build_tlb_probe_entry(&p);
2102
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2103
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2104
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2105 2106
#endif

2107
	uasm_l_nopage_tlbs(&l, p);
2108
	build_restore_work_registers(&p);
2109 2110 2111 2112 2113 2114 2115
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2116 2117
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2118

2119
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
2120 2121
		panic("TLB store handler fastpath space exceeded");

2122 2123 2124
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2125

2126
	dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
2127 2128
}

2129
static void build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2130 2131
{
	u32 *p = handle_tlbm;
2132
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
2133 2134
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2135
	struct work_registers wr;
L
Linus Torvalds 已提交
2136

2137
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
2138 2139 2140
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2141 2142
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2143 2144
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2145
	/* Present and writable bits set, set accessed and dirty bits. */
2146 2147
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2148

2149
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2150 2151 2152 2153 2154
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2155 2156
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2157
	build_tlb_probe_entry(&p);
2158
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2159
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2160
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2161 2162
#endif

2163
	uasm_l_nopage_tlbm(&l, p);
2164
	build_restore_work_registers(&p);
2165 2166 2167 2168 2169 2170 2171
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2172 2173
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2174

2175
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
2176 2177
		panic("TLB modify handler fastpath space exceeded");

2178 2179 2180
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2181

2182
	dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
2183 2184
}

2185
static void flush_tlb_handlers(void)
2186 2187
{
	local_flush_icache_range((unsigned long)handle_tlbl,
2188
			   (unsigned long)handle_tlbl_end);
2189
	local_flush_icache_range((unsigned long)handle_tlbs,
2190
			   (unsigned long)handle_tlbs_end);
2191
	local_flush_icache_range((unsigned long)handle_tlbm,
2192 2193 2194
			   (unsigned long)handle_tlbm_end);
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
			   (unsigned long)tlbmiss_handler_setup_pgd_end);
2195 2196
}

2197
void build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2198 2199 2200 2201 2202 2203 2204 2205
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2206 2207
	output_pgtable_bits_defines();

2208 2209 2210 2211
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2212
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2213 2214 2215 2216 2217 2218 2219
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2220
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2221 2222
		if (cpu_has_local_ebase)
			build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2223
		if (!run_once) {
2224 2225
			if (!cpu_has_local_ebase)
				build_r3000_tlb_refill_handler();
2226
			build_setup_pgd();
L
Linus Torvalds 已提交
2227 2228 2229
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
2230
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2231 2232
			run_once++;
		}
2233 2234 2235
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2249
			scratch_reg = allocate_kscratch();
2250
			build_setup_pgd();
L
Linus Torvalds 已提交
2251 2252 2253
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
2254 2255
			if (!cpu_has_local_ebase)
				build_r4000_tlb_refill_handler();
2256
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2257 2258
			run_once++;
		}
2259 2260
		if (cpu_has_local_ebase)
			build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2261 2262
	}
}