tlbex.c 59.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28 29
#include <linux/string.h>
#include <linux/init.h>
30
#include <linux/cache.h>
L
Linus Torvalds 已提交
31

32 33
#include <asm/cacheflush.h>
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38 39 40 41 42 43 44 45 46
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

47 48 49 50 51 52 53 54 55 56 57 58
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
59

60
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
61 62 63 64 65
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

66
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
67 68 69 70 71
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

72
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
73 74 75 76
{
	return BCM1250_M3_WAR;
}

77
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
78 79 80 81
{
	return R10000_LLSC_WAR;
}

82 83 84 85 86 87 88 89 90 91 92 93
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
		return 1;
	default:
		return 0;
	}
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
126 127
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
128 129
}
#endif
130 131 132 133 134 135 136 137 138
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
139
static int __cpuinit m4kc_tlbp_war(void)
140 141 142 143 144
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

145
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
146
enum label_id {
147
	label_second_part = 1,
L
Linus Torvalds 已提交
148 149 150
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
151 152
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
153 154
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
155 156 157 158 159
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
160
	label_large_segbits_fault,
161
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
162 163
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
164 165
};

166 167 168 169
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
170
/* _tlbw_hazard_x is handled differently.  */
171
UASM_L_LA(_split)
172 173
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
174 175 176 177 178
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
179
UASM_L_LA(_large_segbits_fault)
180
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
181 182
UASM_L_LA(_tlb_huge_update)
#endif
183

184 185
static int __cpuinitdata hazard_instance;

186 187 188
static void __cpuinit uasm_bgezl_hazard(u32 **p,
					struct uasm_reloc **r,
					int instance)
189 190 191 192 193 194 195 196 197 198
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

199 200 201
static void __cpuinit uasm_bgezl_label(struct uasm_label **l,
				       u32 **p,
				       int instance)
202 203 204 205 206 207 208 209 210 211
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

212
/*
R
Ralf Baechle 已提交
213 214
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
215
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
216
 * TLB exception handlers.
217
 */
R
Ralf Baechle 已提交
218 219 220 221 222 223 224 225 226 227 228 229 230 231
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
232
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
233
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
234
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
#endif
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
#endif
#ifdef _PAGE_NO_READ_SHIFT
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
252 253 254
{
	int i;

R
Ralf Baechle 已提交
255 256
	pr_debug("LEAF(%s)\n", symbol);

257 258 259 260
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
261
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
262

R
Ralf Baechle 已提交
263 264 265
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
266 267
}

L
Linus Torvalds 已提交
268 269 270 271 272
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
273 274 275 276 277
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
278
#define C0_PAGEMASK	5, 0
279 280 281 282
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
283

284
#ifdef CONFIG_64BIT
285
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
286
#else
287
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
288 289 290 291 292 293 294 295 296 297
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
298
static u32 tlb_handler[128] __cpuinitdata;
L
Linus Torvalds 已提交
299 300

/* simply assume worst case size for labels and relocs */
301 302
static struct uasm_label labels[128] __cpuinitdata;
static struct uasm_reloc relocs[128] __cpuinitdata;
L
Linus Torvalds 已提交
303

304
static int check_for_high_segbits __cpuinitdata;
305 306 307

static unsigned int kscratch_used_mask __cpuinitdata;

308 309 310 311 312 313 314 315 316 317 318
static inline int __maybe_unused c0_kscratch(void)
{
	switch (current_cpu_type()) {
	case CPU_XLP:
	case CPU_XLR:
		return 22;
	default:
		return 31;
	}
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
static int __cpuinit allocate_kscratch(void)
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

336
static int scratch_reg __cpuinitdata;
337
static int pgd_reg __cpuinitdata;
338 339
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

340 341 342 343 344 345 346 347
static struct work_registers __cpuinit build_get_work_registers(u32 **p)
{
	struct work_registers r;

	int smp_processor_id_reg;
	int smp_processor_id_sel;
	int smp_processor_id_shift;

348
	if (scratch_reg >= 0) {
349
		/* Save in CPU local C0_KScratch? */
350
		UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
		smp_processor_id_shift = 51;
		smp_processor_id_reg = 20; /* XContext */
		smp_processor_id_sel = 0;
#else
# ifdef CONFIG_32BIT
		smp_processor_id_shift = 25;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
# ifdef CONFIG_64BIT
		smp_processor_id_shift = 26;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
#endif
		/* Get smp_processor_id */
		UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
		UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

static void __cpuinit build_restore_work_registers(u32 **p)
{
398
	if (scratch_reg >= 0) {
399
		UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
400 401 402 403 404 405 406
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

407
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
408

409 410 411
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
412 413 414
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
415
 */
416
extern unsigned long pgd_current[];
417

L
Linus Torvalds 已提交
418 419 420
/*
 * The R3000 TLB handler is simple.
 */
421
static void __cpuinit build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
422 423 424 425 426 427 428
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
446 447 448 449

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

450 451
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
452

453
	memcpy((void *)ebase, tlb_handler, 0x80);
454

R
Ralf Baechle 已提交
455
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
456
}
457
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
458 459 460 461 462 463 464 465

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
466
static u32 final_handler[64] __cpuinitdata;
L
Linus Torvalds 已提交
467 468 469 470 471 472 473

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
474 475
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
476 477 478 479 480 481 482 483 484 485
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
486
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
487 488 489
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
490
static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
491
{
492
	switch (current_cpu_type()) {
493
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
494
	case CPU_R4600:
495
	case CPU_R4700:
L
Linus Torvalds 已提交
496 497
	case CPU_R5000:
	case CPU_NEVADA:
498 499
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
500 501 502
		break;

	default:
503
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
504 505 506 507 508 509
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
510
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
511 512 513
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

514
static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
515
					 struct uasm_reloc **r,
L
Linus Torvalds 已提交
516 517 518 519 520
					 enum tlb_write_entry wmode)
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
521 522
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
523 524
	}

525
	if (cpu_has_mips_r2) {
526 527 528 529 530 531 532 533 534 535 536
		/*
		 * The architecture spec says an ehb is required here,
		 * but a number of cores do not have the hazard and
		 * using an ehb causes an expensive pipeline stall.
		 */
		switch (current_cpu_type()) {
		case CPU_M14KC:
		case CPU_74K:
			break;

		default:
537
			uasm_i_ehb(p);
538 539
			break;
		}
540 541 542 543
		tlbw(p);
		return;
	}

544
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
545 546 547 548 549 550 551 552 553 554
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
555
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
556
		tlbw(p);
557 558
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
559
		uasm_i_nop(p);
L
Linus Torvalds 已提交
560 561 562 563
		break;

	case CPU_R4600:
	case CPU_R4700:
564
		uasm_i_nop(p);
565
		tlbw(p);
566
		uasm_i_nop(p);
567 568
		break;

569 570 571 572 573 574 575
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

576
	case CPU_R4300:
L
Linus Torvalds 已提交
577 578
	case CPU_5KC:
	case CPU_TX49XX:
579
	case CPU_PR4450:
580
	case CPU_XLR:
581
		uasm_i_nop(p);
L
Linus Torvalds 已提交
582 583 584 585 586
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
587
	case CPU_R14000:
L
Linus Torvalds 已提交
588
	case CPU_4KC:
589
	case CPU_4KEC:
590
	case CPU_M14KC:
591
	case CPU_M14KEC:
L
Linus Torvalds 已提交
592
	case CPU_SB1:
A
Andrew Isaacson 已提交
593
	case CPU_SB1A:
L
Linus Torvalds 已提交
594 595 596
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
597 598 599 600 601
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
602
	case CPU_LOONGSON2:
603
	case CPU_R5500:
604
		if (m4kc_tlbp_war())
605
			uasm_i_nop(p);
606
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
607 608 609 610
		tlbw(p);
		break;

	case CPU_RM7000:
611 612 613 614
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
615 616 617 618 619 620 621 622
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
623 624
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
625
		tlbw(p);
626 627
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
628 629 630 631
		break;

	case CPU_VR4131:
	case CPU_VR4133:
632
	case CPU_R5432:
633 634
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
635 636 637
		tlbw(p);
		break;

638 639 640 641 642
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
643 644 645 646 647 648 649
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

650 651
static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
								  unsigned int reg)
D
David Daney 已提交
652
{
653
	if (cpu_has_rixi) {
654
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
655 656
	} else {
#ifdef CONFIG_64BIT_PHYS_ADDR
657
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
658 659 660 661 662
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
663

664
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
665

666 667 668
static __cpuinit void build_restore_pagemask(u32 **p,
					     struct uasm_reloc **r,
					     unsigned int tmp,
669 670
					     enum label_id lid,
					     int restore_scratch)
671
{
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
687
		if (scratch_reg >= 0)
688
			UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
689 690
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
691
	} else {
692 693 694 695 696 697 698 699 700 701 702 703 704 705
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
706 707 708
	}
}

709 710 711 712
static __cpuinit void build_huge_tlb_write_entry(u32 **p,
						 struct uasm_label **l,
						 struct uasm_reloc **r,
						 unsigned int tmp,
713 714
						 enum tlb_write_entry wmode,
						 int restore_scratch)
715 716 717 718 719 720 721 722
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

723
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
724 725
}

D
David Daney 已提交
726 727 728 729 730 731 732 733
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
static void __cpuinit
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
		unsigned int pmd, int lid)
{
	UASM_i_LW(p, tmp, 0, pmd);
734 735 736 737 738 739
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
}

static __cpuinit void build_huge_update_entries(u32 **p,
						unsigned int pte,
						unsigned int tmp)
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
759
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
760 761 762
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

763
	build_convert_pte_to_entrylo(p, pte);
764
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
765 766 767 768 769 770
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

771
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
}

static __cpuinit void build_huge_handler_tail(u32 **p,
					      struct uasm_reloc **r,
					      struct uasm_label **l,
					      unsigned int pte,
					      unsigned int ptr)
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
788
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
789
}
790
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
791

792
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
793 794 795 796
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
797
static void __cpuinit
798
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
799 800
		 unsigned int tmp, unsigned int ptr)
{
801
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
802
	long pgdc = (long)pgd_current;
803
#endif
L
Linus Torvalds 已提交
804 805 806
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
807
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
826
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
827

828
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
829 830
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
831
		UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
832 833 834 835 836 837 838 839 840
	} else {
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
841
		/* 1 0	1 0 1  << 6  xkphys cached */
842 843 844
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}
845
#elif defined(CONFIG_SMP)
R
Ralf Baechle 已提交
846
# ifdef	 CONFIG_MIPS_MT_SMTC
847 848 849
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
850
	uasm_i_mfc0(p, ptr, C0_TCBIND);
851
	uasm_i_dsrl_safe(p, ptr, ptr, 19);
852
# else
L
Linus Torvalds 已提交
853
	/*
854
	 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
L
Linus Torvalds 已提交
855 856
	 * stored in CONTEXT.
	 */
857
	uasm_i_dmfc0(p, ptr, C0_CONTEXT);
858
	uasm_i_dsrl_safe(p, ptr, ptr, 23);
859
# endif
860 861 862 863
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_daddu(p, ptr, ptr, tmp);
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
864
#else
865 866
	UASM_i_LA_mostly(p, ptr, pgdc);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
867 868
#endif

869
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
870

871 872
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
873 874 875

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
876
#ifndef __PAGETABLE_PMD_FOLDED
877 878
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
879
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
880 881
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
882
#endif
L
Linus Torvalds 已提交
883 884 885 886 887 888
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
889
static void __cpuinit
890
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
891 892
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
893 894
{
	long swpd = (long)swapper_pg_dir;
895 896 897 898
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
899

900
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
901

902
	if (mode != not_refill && check_for_high_segbits) {
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
925
	if (mode != not_refill && check_for_high_segbits) {
926 927 928 929 930 931 932 933 934 935 936 937 938 939 940
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
941 942

		if (mode == refill_scratch) {
943
			if (scratch_reg >= 0)
944
				UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
945 946 947 948 949
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
950 951 952
	}
}

953
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
954 955 956 957 958

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
959
static void __cpuinit __maybe_unused
L
Linus Torvalds 已提交
960 961 962 963 964 965
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
#ifdef CONFIG_SMP
R
Ralf Baechle 已提交
966
#ifdef	CONFIG_MIPS_MT_SMTC
967 968 969
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
970 971 972
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 19);
973 974 975
#else
	/*
	 * smp_processor_id() << 3 is stored in CONTEXT.
R
Ralf Baechle 已提交
976
	 */
977 978 979
	uasm_i_mfc0(p, ptr, C0_CONTEXT);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 23);
980
#endif
981
	uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
982
#else
983
	UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
984
#endif
985 986 987 988 989
	uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
990 991
}

992
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
993

994
static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
995
{
R
Ralf Baechle 已提交
996
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
997 998
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

999
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
1016 1017
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
1018 1019
}

1020
static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
1021 1022 1023 1024 1025 1026 1027 1028
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
1029
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1030
	case CPU_NEVADA:
1031
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1032 1033 1034 1035 1036
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
1037
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1038 1039 1040 1041
		break;
	}

	build_adjust_context(p, tmp);
1042
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1043 1044
}

1045
static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
L
Linus Torvalds 已提交
1046 1047 1048 1049 1050 1051 1052 1053
					unsigned int ptep)
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
1054 1055
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1056
		if (cpu_has_rixi) {
1057
			UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1058
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1059
			UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1060
		} else {
1061
			uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1062
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1063
			uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1064
		}
1065
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1066 1067 1068 1069 1070
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
1071
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1072
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1073
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1074
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1075 1076
	}
#else
1077 1078
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1079 1080
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1081
	if (cpu_has_rixi) {
1082
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1083 1084 1085
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1086
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1087 1088 1089 1090 1091 1092 1093 1094 1095
	} else {
		UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
		if (r45k_bvahwbug())
			uasm_i_mfc0(p, tmp, C0_INDEX);
	}
L
Linus Torvalds 已提交
1096
	if (r4k_250MHZhwbug())
1097 1098
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1099 1100 1101
#endif
}

1102 1103 1104 1105 1106 1107 1108 1109
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
};

static struct mips_huge_tlb_info __cpuinit
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
1110
			       unsigned int ptr, int c0_scratch_reg)
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
1124
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1125 1126 1127
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

1128 1129
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
1144
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1145 1146 1147 1148 1149
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

1150 1151
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1164
		/* 1 0	1 0 1  << 6  xkphys cached */
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1182 1183 1184
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1219
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1220 1221 1222
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1223
	 * delay slot.	It cannot issue in the same cycle and may be
1224 1225 1226 1227
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1228
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1245
	if (cpu_has_rixi) {
1246
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1247
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1248
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1249 1250 1251 1252 1253 1254 1255
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

1256 1257
	if (c0_scratch_reg >= 0) {
		UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1277 1278 1279 1280 1281 1282 1283 1284
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1285
static void __cpuinit build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1286 1287
{
	u32 *p = tlb_handler;
1288 1289
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1290 1291
	u32 *f;
	unsigned int final_len;
1292 1293
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
L
Linus Torvalds 已提交
1294 1295 1296 1297 1298 1299

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1300
	if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1324

1325
#ifdef CONFIG_64BIT
1326
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1327
#else
1328
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1329 1330
#endif

1331
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1332
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1333 1334
#endif

1335 1336 1337 1338 1339 1340
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1341
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1342
	uasm_l_tlb_huge_update(&l, p);
1343 1344 1345
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1346 1347
#endif

1348
#ifdef CONFIG_64BIT
1349
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1350 1351 1352 1353 1354 1355
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1356
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1357 1358
	 * unused.
	 */
1359 1360
	/* Loongson2 ebase is different than r4k, we have more space */
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1361 1362 1363
	if ((p - tlb_handler) > 64)
		panic("TLB refill handler space exceeded");
#else
1364 1365 1366 1367
	if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
	    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
		&& uasm_insn_has_bdelay(relocs,
					tlb_handler + MIPS64_REFILL_INSNS - 3)))
L
Linus Torvalds 已提交
1368 1369 1370 1371 1372 1373
		panic("TLB refill handler space exceeded");
#endif

	/*
	 * Now fold the handler in the TLB refill handler space.
	 */
1374
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1375 1376
	f = final_handler;
	/* Simplest case, just copy the handler. */
1377
	uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1378
	final_len = p - tlb_handler;
1379
#else /* CONFIG_64BIT */
1380 1381
	f = final_handler + MIPS64_REFILL_INSNS;
	if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
L
Linus Torvalds 已提交
1382
		/* Just copy the handler. */
1383
		uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1384 1385
		final_len = p - tlb_handler;
	} else {
1386
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1387
		const enum label_id ls = label_tlb_huge_update;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
#else
		const enum label_id ls = label_vmalloc;
#endif
		u32 *split;
		int ov = 0;
		int i;

		for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
			;
		BUG_ON(i == ARRAY_SIZE(labels));
		split = labels[i].addr;
L
Linus Torvalds 已提交
1399 1400

		/*
1401
		 * See if we have overflown one way or the other.
L
Linus Torvalds 已提交
1402
		 */
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
		if (split > tlb_handler + MIPS64_REFILL_INSNS ||
		    split < p - MIPS64_REFILL_INSNS)
			ov = 1;

		if (ov) {
			/*
			 * Split two instructions before the end.  One
			 * for the branch and one for the instruction
			 * in the delay slot.
			 */
			split = tlb_handler + MIPS64_REFILL_INSNS - 2;

			/*
			 * If the branch would fall in a delay slot,
			 * we must back up an additional instruction
			 * so that it is no longer in a delay slot.
			 */
			if (uasm_insn_has_bdelay(relocs, split - 1))
				split--;
		}
L
Linus Torvalds 已提交
1423
		/* Copy first part of the handler. */
1424
		uasm_copy_handler(relocs, labels, tlb_handler, split, f);
L
Linus Torvalds 已提交
1425 1426
		f += split - tlb_handler;

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
		if (ov) {
			/* Insert branch. */
			uasm_l_split(&l, final_handler);
			uasm_il_b(&f, &r, label_split);
			if (uasm_insn_has_bdelay(relocs, split))
				uasm_i_nop(&f);
			else {
				uasm_copy_handler(relocs, labels,
						  split, split + 1, f);
				uasm_move_labels(labels, f, f + 1, -1);
				f++;
				split++;
			}
L
Linus Torvalds 已提交
1440 1441 1442
		}

		/* Copy the rest of the handler. */
1443
		uasm_copy_handler(relocs, labels, split, p, final_handler);
1444 1445
		final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
			    (p - split);
L
Linus Torvalds 已提交
1446
	}
1447
#endif /* CONFIG_64BIT */
L
Linus Torvalds 已提交
1448

1449 1450 1451
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1452

1453
	memcpy((void *)ebase, final_handler, 0x100);
1454

R
Ralf Baechle 已提交
1455
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460 1461 1462 1463
}

/*
 * 128 instructions for the fastpath handler is generous and should
 * never be exceeded.
 */
#define FASTPATH_SIZE 128

1464 1465 1466
u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
1467
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1468
u32 tlbmiss_handler_setup_pgd_array[16] __cacheline_aligned;
1469 1470 1471 1472 1473

static void __cpuinit build_r4000_setup_pgd(void)
{
	const int a0 = 4;
	const int a1 = 5;
1474
	u32 *p = tlbmiss_handler_setup_pgd_array;
1475 1476 1477
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;

1478
	memset(tlbmiss_handler_setup_pgd_array, 0, sizeof(tlbmiss_handler_setup_pgd_array));
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	pgd_reg = allocate_kscratch();

	if (pgd_reg == -1) {
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
1504
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1505
	}
1506 1507
	if (p - tlbmiss_handler_setup_pgd_array > ARRAY_SIZE(tlbmiss_handler_setup_pgd_array))
		panic("tlbmiss_handler_setup_pgd_array space exceeded");
1508
	uasm_resolve_relocs(relocs, labels);
1509 1510
	pr_debug("Wrote tlbmiss_handler_setup_pgd_array (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd_array));
1511

R
Ralf Baechle 已提交
1512
	dump_handler("tlbmiss_handler",
1513 1514
		     tlbmiss_handler_setup_pgd_array,
		     ARRAY_SIZE(tlbmiss_handler_setup_pgd_array));
1515 1516
}
#endif
L
Linus Torvalds 已提交
1517

1518
static void __cpuinit
1519
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1520 1521 1522 1523
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1524
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1525 1526
	else
# endif
1527
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1528 1529 1530
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1531
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1532 1533
	else
# endif
1534
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1535 1536 1537
#endif
}

1538
static void __cpuinit
1539
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1540
	unsigned int mode)
L
Linus Torvalds 已提交
1541
{
1542 1543 1544 1545
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

1546
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1547 1548 1549
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1550
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1551 1552
	else
# endif
1553
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1554 1555

	if (r10000_llsc_war())
1556
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1557
	else
1558
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1559 1560 1561

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1562 1563 1564 1565 1566 1567 1568
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1569
	} else
1570
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1571
# else
1572
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1573 1574 1575 1576
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1577
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1578 1579
	else
# endif
1580
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1581 1582 1583

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1584 1585 1586 1587
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1598
static void __cpuinit
1599
build_pte_present(u32 **p, struct uasm_reloc **r,
1600
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1601
{
1602 1603
	int t = scratch >= 0 ? scratch : pte;

1604
	if (cpu_has_rixi) {
1605 1606 1607 1608
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1609 1610 1611 1612 1613
			uasm_i_andi(p, t, pte, _PAGE_PRESENT);
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1614
		}
1615
	} else {
1616 1617 1618 1619 1620 1621
		uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
		uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1622
	}
L
Linus Torvalds 已提交
1623 1624 1625
}

/* Make PTE valid, store result in PTR. */
1626
static void __cpuinit
1627
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1628 1629
		 unsigned int ptr)
{
1630 1631 1632
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1633 1634 1635 1636 1637 1638
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1639
static void __cpuinit
1640
build_pte_writable(u32 **p, struct uasm_reloc **r,
1641 1642
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1643
{
1644 1645 1646 1647 1648 1649 1650
	int t = scratch >= 0 ? scratch : pte;

	uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1651
		iPTE_LW(p, pte, ptr);
1652 1653
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1654 1655 1656 1657 1658
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1659
static void __cpuinit
1660
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1661 1662
		 unsigned int ptr)
{
1663 1664 1665 1666
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1667 1668 1669 1670 1671 1672
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1673
static void __cpuinit
1674
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1675 1676
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1677
{
1678 1679 1680 1681
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1682 1683 1684 1685 1686 1687
		int t = scratch >= 0 ? scratch : pte;
		uasm_i_andi(p, t, pte, _PAGE_WRITE);
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1688
	}
L
Linus Torvalds 已提交
1689 1690
}

1691
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1692 1693


L
Linus Torvalds 已提交
1694 1695 1696 1697
/*
 * R3000 style TLB load/store/modify handlers.
 */

1698 1699 1700 1701
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1702
static void __cpuinit
1703
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1704
{
1705 1706 1707 1708 1709
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1710 1711 1712
}

/*
1713 1714 1715 1716
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1717
 */
1718
static void __cpuinit
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1734 1735
}

1736
static void __cpuinit
L
Linus Torvalds 已提交
1737 1738 1739 1740 1741
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1754 1755
}

1756
static void __cpuinit build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1757 1758
{
	u32 *p = handle_tlbl;
1759 1760
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1761 1762 1763 1764 1765 1766

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1767
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1768
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1769
	build_make_valid(&p, &r, K0, K1);
1770
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1771

1772 1773 1774
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1775 1776 1777 1778

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

1779 1780 1781
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1782

R
Ralf Baechle 已提交
1783
	dump_handler("r3000_tlb_load", handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
1784 1785
}

1786
static void __cpuinit build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1787 1788
{
	u32 *p = handle_tlbs;
1789 1790
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1791 1792 1793 1794 1795 1796

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1797
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1798
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1799
	build_make_write(&p, &r, K0, K1);
1800
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1801

1802 1803 1804
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1805 1806 1807 1808

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

1809 1810 1811
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1812

R
Ralf Baechle 已提交
1813
	dump_handler("r3000_tlb_store", handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
1814 1815
}

1816
static void __cpuinit build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1817 1818
{
	u32 *p = handle_tlbm;
1819 1820
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1821 1822 1823 1824 1825 1826

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1827
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1828
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1829
	build_make_write(&p, &r, K0, K1);
1830
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1831

1832 1833 1834
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1835 1836 1837 1838

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

1839 1840 1841
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1842

R
Ralf Baechle 已提交
1843
	dump_handler("r3000_tlb_modify", handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
1844
}
1845
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1846 1847 1848 1849

/*
 * R4000 style TLB load/store/modify handlers.
 */
1850
static struct work_registers __cpuinit
1851
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1852
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1853
{
1854 1855
	struct work_registers wr = build_get_work_registers(p);

1856
#ifdef CONFIG_64BIT
1857
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1858
#else
1859
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1860 1861
#endif

1862
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1863 1864 1865 1866 1867
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1868
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1869 1870
#endif

1871 1872 1873 1874 1875
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1876 1877

#ifdef CONFIG_SMP
1878 1879
	uasm_l_smp_pgtable_change(l, *p);
#endif
1880
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1881 1882
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
1883
	return wr;
L
Linus Torvalds 已提交
1884 1885
}

1886
static void __cpuinit
1887 1888
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1889 1890
				   unsigned int ptr)
{
1891 1892
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1893 1894
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1895
	uasm_l_leave(l, *p);
1896
	build_restore_work_registers(p);
1897
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1898

1899
#ifdef CONFIG_64BIT
1900
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1901 1902 1903
#endif
}

1904
static void __cpuinit build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1905 1906
{
	u32 *p = handle_tlbl;
1907 1908
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1909
	struct work_registers wr;
L
Linus Torvalds 已提交
1910 1911 1912 1913 1914 1915

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1916 1917 1918 1919
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1920
		uasm_i_xor(&p, K0, K0, K1);
1921 1922 1923
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1924
		uasm_i_or(&p, K0, K0, K1);
1925 1926
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1927 1928
	}

1929 1930
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1931 1932
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1933

1934
	if (cpu_has_rixi) {
1935 1936 1937 1938
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1939
		if (use_bbit_insns()) {
1940
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1941 1942
				      label_tlbl_goaround1);
		} else {
1943 1944
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1945
		}
1946 1947 1948 1949
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
		/* Examine  entrylo 0 or 1 based on ptr. */
1950
		if (use_bbit_insns()) {
1951
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1952
		} else {
1953 1954
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1955
		}
1956 1957 1958 1959
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1960
		/*
1961
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
1962 1963
		 * XI must have triggered it.
		 */
1964
		if (use_bbit_insns()) {
1965 1966
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
1967 1968
			uasm_l_tlbl_goaround1(&l, p);
		} else {
1969 1970 1971
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
1972
		}
1973
		uasm_l_tlbl_goaround1(&l, p);
1974
	}
1975 1976
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
1977

1978
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1979 1980 1981 1982 1983
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
1984 1985
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
1986
	build_tlb_probe_entry(&p);
1987

1988
	if (cpu_has_rixi) {
1989 1990 1991 1992
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1993
		if (use_bbit_insns()) {
1994
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1995 1996
				      label_tlbl_goaround2);
		} else {
1997 1998
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
1999
		}
2000 2001 2002 2003
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
		/* Examine  entrylo 0 or 1 based on ptr. */
2004
		if (use_bbit_insns()) {
2005
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2006
		} else {
2007 2008
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2009
		}
2010 2011 2012 2013
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2014
		/*
2015
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2016 2017
		 * XI must have triggered it.
		 */
2018
		if (use_bbit_insns()) {
2019
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2020
		} else {
2021 2022
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2023
		}
2024 2025
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2026 2027 2028 2029
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2030
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2031 2032 2033

		uasm_l_tlbl_goaround2(&l, p);
	}
2034 2035
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2036 2037
#endif

2038
	uasm_l_nopage_tlbl(&l, p);
2039
	build_restore_work_registers(&p);
2040 2041 2042 2043 2044 2045 2046
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_0 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
		uasm_i_jr(&p, K0);
	} else
#endif
2047 2048
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2049 2050 2051 2052

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

2053 2054 2055
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2056

R
Ralf Baechle 已提交
2057
	dump_handler("r4000_tlb_load", handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
2058 2059
}

2060
static void __cpuinit build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2061 2062
{
	u32 *p = handle_tlbs;
2063 2064
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2065
	struct work_registers wr;
L
Linus Torvalds 已提交
2066 2067 2068 2069 2070

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2071 2072
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2073 2074
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2075 2076
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2077

2078
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2079 2080 2081 2082 2083
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2084 2085
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2086
	build_tlb_probe_entry(&p);
2087
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2088
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2089
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2090 2091
#endif

2092
	uasm_l_nopage_tlbs(&l, p);
2093
	build_restore_work_registers(&p);
2094 2095 2096 2097 2098 2099 2100
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2101 2102
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2103 2104 2105 2106

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

2107 2108 2109
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2110

R
Ralf Baechle 已提交
2111
	dump_handler("r4000_tlb_store", handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
2112 2113
}

2114
static void __cpuinit build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2115 2116
{
	u32 *p = handle_tlbm;
2117 2118
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2119
	struct work_registers wr;
L
Linus Torvalds 已提交
2120 2121 2122 2123 2124

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2125 2126
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2127 2128
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2129
	/* Present and writable bits set, set accessed and dirty bits. */
2130 2131
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2132

2133
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2134 2135 2136 2137 2138
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2139 2140
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2141
	build_tlb_probe_entry(&p);
2142
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2143
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2144
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2145 2146
#endif

2147
	uasm_l_nopage_tlbm(&l, p);
2148
	build_restore_work_registers(&p);
2149 2150 2151 2152 2153 2154 2155
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2156 2157
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2158 2159 2160 2161

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

2162 2163 2164
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2165

R
Ralf Baechle 已提交
2166
	dump_handler("r4000_tlb_modify", handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
2167 2168
}

2169
void __cpuinit build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2170 2171 2172 2173 2174 2175 2176 2177
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2178 2179
	output_pgtable_bits_defines();

2180 2181 2182 2183
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2184
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2185 2186 2187 2188 2189 2190 2191
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2192
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2193 2194
		if (cpu_has_local_ebase)
			build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2195
		if (!run_once) {
2196 2197
			if (!cpu_has_local_ebase)
				build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2198 2199 2200 2201 2202
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
			run_once++;
		}
2203 2204 2205
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2219
			scratch_reg = allocate_kscratch();
2220 2221 2222
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
			build_r4000_setup_pgd();
#endif
L
Linus Torvalds 已提交
2223 2224 2225
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
2226 2227
			if (!cpu_has_local_ebase)
				build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2228 2229
			run_once++;
		}
2230 2231
		if (cpu_has_local_ebase)
			build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2232 2233
	}
}
2234

2235
void __cpuinit flush_tlb_handlers(void)
2236
{
2237
	local_flush_icache_range((unsigned long)handle_tlbl,
2238
			   (unsigned long)handle_tlbl + sizeof(handle_tlbl));
2239
	local_flush_icache_range((unsigned long)handle_tlbs,
2240
			   (unsigned long)handle_tlbs + sizeof(handle_tlbs));
2241
	local_flush_icache_range((unsigned long)handle_tlbm,
2242
			   (unsigned long)handle_tlbm + sizeof(handle_tlbm));
2243
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2244 2245
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd_array,
			   (unsigned long)tlbmiss_handler_setup_pgd_array + sizeof(handle_tlbm));
2246
#endif
2247
}