tlbex.c 59.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28
#include <linux/string.h>
29
#include <linux/cache.h>
L
Linus Torvalds 已提交
30

31
#include <asm/cacheflush.h>
32
#include <asm/cpu-type.h>
33
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38 39 40 41 42 43 44 45 46
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

47 48 49 50 51 52 53 54 55 56 57 58
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
59

60
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
61 62 63 64 65
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

66
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
67 68 69 70 71
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

72
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
73 74 75 76
{
	return BCM1250_M3_WAR;
}

77
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
78 79 80 81
{
	return R10000_LLSC_WAR;
}

82 83 84 85 86 87
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
88
	case CPU_CAVIUM_OCTEON3:
89 90 91 92 93 94
		return 1;
	default:
		return 0;
	}
}

95 96 97 98
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
99
	case CPU_CAVIUM_OCTEON3:
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
128 129
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
130 131
}
#endif
132 133 134 135 136 137 138 139 140
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
141
static int m4kc_tlbp_war(void)
142 143 144 145 146
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

147
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
148
enum label_id {
149
	label_second_part = 1,
L
Linus Torvalds 已提交
150 151 152
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
153 154
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
155 156
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
157 158 159 160 161
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
162
	label_large_segbits_fault,
163
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
164 165
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
166 167
};

168 169 170 171
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
172
/* _tlbw_hazard_x is handled differently.  */
173
UASM_L_LA(_split)
174 175
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
176 177 178 179 180
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
181
UASM_L_LA(_large_segbits_fault)
182
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
183 184
UASM_L_LA(_tlb_huge_update)
#endif
185

186
static int hazard_instance;
187

188
static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
189 190 191 192 193 194 195 196 197 198
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

199
static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
200 201 202 203 204 205 206 207 208 209
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

210
/*
R
Ralf Baechle 已提交
211 212
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
213
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
214
 * TLB exception handlers.
215
 */
R
Ralf Baechle 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
230
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
231
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
232
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
#endif
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
#endif
#ifdef _PAGE_NO_READ_SHIFT
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
250 251 252
{
	int i;

R
Ralf Baechle 已提交
253 254
	pr_debug("LEAF(%s)\n", symbol);

255 256 257 258
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
259
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
260

R
Ralf Baechle 已提交
261 262 263
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
264 265
}

L
Linus Torvalds 已提交
266 267 268 269 270
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
271 272 273 274 275
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
276
#define C0_PAGEMASK	5, 0
277 278 279 280
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
281

282
#ifdef CONFIG_64BIT
283
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
284
#else
285
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
286 287 288 289 290 291 292 293 294 295
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
296
static u32 tlb_handler[128];
L
Linus Torvalds 已提交
297 298

/* simply assume worst case size for labels and relocs */
299 300
static struct uasm_label labels[128];
static struct uasm_reloc relocs[128];
L
Linus Torvalds 已提交
301

302
static int check_for_high_segbits;
303

304
static unsigned int kscratch_used_mask;
305

306 307 308 309 310 311 312 313 314 315 316
static inline int __maybe_unused c0_kscratch(void)
{
	switch (current_cpu_type()) {
	case CPU_XLP:
	case CPU_XLR:
		return 22;
	default:
		return 31;
	}
}

317
static int allocate_kscratch(void)
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

334 335
static int scratch_reg;
static int pgd_reg;
336 337
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

338
static struct work_registers build_get_work_registers(u32 **p)
339 340 341
{
	struct work_registers r;

342
	if (scratch_reg >= 0) {
343
		/* Save in CPU local C0_KScratch? */
344
		UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
345 346 347 348 349 350 351 352
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
		/* Get smp_processor_id */
353 354
		UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
		UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

374
static void build_restore_work_registers(u32 **p)
375
{
376
	if (scratch_reg >= 0) {
377
		UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
378 379 380 381 382 383 384
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

385
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
386

387 388 389
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
390 391 392
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
393
 */
394
extern unsigned long pgd_current[];
395

L
Linus Torvalds 已提交
396 397 398
/*
 * The R3000 TLB handler is simple.
 */
399
static void build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
400 401 402 403 404 405 406
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
424 425 426 427

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

428 429
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
430

431
	memcpy((void *)ebase, tlb_handler, 0x80);
432

R
Ralf Baechle 已提交
433
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
434
}
435
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
436 437 438 439 440 441 442 443

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
444
static u32 final_handler[64];
L
Linus Torvalds 已提交
445 446 447 448 449 450 451

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
452 453
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
454 455 456 457 458 459 460 461 462 463
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
464
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
465 466 467
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
468
static void __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
469
{
470
	switch (current_cpu_type()) {
471
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
472
	case CPU_R4600:
473
	case CPU_R4700:
L
Linus Torvalds 已提交
474 475
	case CPU_R5000:
	case CPU_NEVADA:
476 477
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
478 479 480
		break;

	default:
481
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
482 483 484 485 486 487
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
488
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
489 490 491
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

492 493 494
static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
				  struct uasm_reloc **r,
				  enum tlb_write_entry wmode)
L
Linus Torvalds 已提交
495 496 497 498
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
499 500
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
501 502
	}

503
	if (cpu_has_mips_r2) {
504 505 506 507 508 509 510 511
		/*
		 * The architecture spec says an ehb is required here,
		 * but a number of cores do not have the hazard and
		 * using an ehb causes an expensive pipeline stall.
		 */
		switch (current_cpu_type()) {
		case CPU_M14KC:
		case CPU_74K:
512
		case CPU_1074K:
513
		case CPU_PROAPTIV:
514 515 516
			break;

		default:
517
			uasm_i_ehb(p);
518 519
			break;
		}
520 521 522 523
		tlbw(p);
		return;
	}

524
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
525 526 527 528 529 530 531 532 533 534
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
535
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
536
		tlbw(p);
537 538
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
539
		uasm_i_nop(p);
L
Linus Torvalds 已提交
540 541 542 543
		break;

	case CPU_R4600:
	case CPU_R4700:
544
		uasm_i_nop(p);
545
		tlbw(p);
546
		uasm_i_nop(p);
547 548
		break;

549 550 551 552 553 554 555
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

556
	case CPU_R4300:
L
Linus Torvalds 已提交
557 558
	case CPU_5KC:
	case CPU_TX49XX:
559
	case CPU_PR4450:
560
	case CPU_XLR:
561
		uasm_i_nop(p);
L
Linus Torvalds 已提交
562 563 564 565 566
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
567
	case CPU_R14000:
L
Linus Torvalds 已提交
568
	case CPU_4KC:
569
	case CPU_4KEC:
570
	case CPU_M14KC:
571
	case CPU_M14KEC:
L
Linus Torvalds 已提交
572
	case CPU_SB1:
A
Andrew Isaacson 已提交
573
	case CPU_SB1A:
L
Linus Torvalds 已提交
574 575 576
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
577 578 579 580 581
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
582
	case CPU_LOONGSON2:
583
	case CPU_R5500:
584
		if (m4kc_tlbp_war())
585
			uasm_i_nop(p);
586
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
587 588 589 590
		tlbw(p);
		break;

	case CPU_RM7000:
591 592 593 594
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
595 596 597 598 599 600 601 602
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
603 604
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
605
		tlbw(p);
606 607
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
608 609 610 611
		break;

	case CPU_VR4131:
	case CPU_VR4133:
612
	case CPU_R5432:
613 614
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
615 616 617
		tlbw(p);
		break;

618 619 620 621 622
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
623 624 625 626 627 628 629
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

630 631
static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
							unsigned int reg)
D
David Daney 已提交
632
{
633
	if (cpu_has_rixi) {
634
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
635 636
	} else {
#ifdef CONFIG_64BIT_PHYS_ADDR
637
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
638 639 640 641 642
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
643

644
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
645

646 647 648
static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
				   unsigned int tmp, enum label_id lid,
				   int restore_scratch)
649
{
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
665
		if (scratch_reg >= 0)
666
			UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
667 668
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
669
	} else {
670 671 672 673 674 675 676 677 678 679 680 681 682 683
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
684 685 686
	}
}

687 688 689 690 691
static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
				       struct uasm_reloc **r,
				       unsigned int tmp,
				       enum tlb_write_entry wmode,
				       int restore_scratch)
692 693 694 695 696 697 698 699
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

700
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
701 702
}

D
David Daney 已提交
703 704 705
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
706
static void
D
David Daney 已提交
707
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
708
		  unsigned int pmd, int lid)
D
David Daney 已提交
709 710
{
	UASM_i_LW(p, tmp, 0, pmd);
711 712 713 714 715 716
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
717 718
}

719 720
static void build_huge_update_entries(u32 **p, unsigned int pte,
				      unsigned int tmp)
D
David Daney 已提交
721 722 723 724 725 726 727 728 729 730 731 732 733 734
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
735
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
736 737 738
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

739
	build_convert_pte_to_entrylo(p, pte);
740
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
741 742 743 744 745 746
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

747
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
748 749
}

750 751 752 753
static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
				    struct uasm_label **l,
				    unsigned int pte,
				    unsigned int ptr)
D
David Daney 已提交
754 755 756 757 758 759 760 761 762
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
763
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
764
}
765
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
766

767
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
768 769 770 771
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
772
static void
773
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
774 775
		 unsigned int tmp, unsigned int ptr)
{
776
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
777
	long pgdc = (long)pgd_current;
778
#endif
L
Linus Torvalds 已提交
779 780 781
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
782
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
801
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
802

803 804
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
805
		UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
806
	} else {
807
#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
808 809 810 811 812 813 814 815
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
816
		/* 1 0	1 0 1  << 6  xkphys cached */
817 818
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
819
#elif defined(CONFIG_SMP)
820 821 822 823 824 825
		UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
		uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
		UASM_i_LA_mostly(p, tmp, pgdc);
		uasm_i_daddu(p, ptr, ptr, tmp);
		uasm_i_dmfc0(p, tmp, C0_BADVADDR);
		uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
826
#else
827 828
		UASM_i_LA_mostly(p, ptr, pgdc);
		uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
829
#endif
830
	}
L
Linus Torvalds 已提交
831

832
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
833

834 835
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
836 837 838

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
839
#ifndef __PAGETABLE_PMD_FOLDED
840 841
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
842
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
843 844
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
845
#endif
L
Linus Torvalds 已提交
846 847 848 849 850 851
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
852
static void
853
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
854 855
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
856 857
{
	long swpd = (long)swapper_pg_dir;
858 859 860 861
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
862

863
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
864

865
	if (mode != not_refill && check_for_high_segbits) {
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
888
	if (mode != not_refill && check_for_high_segbits) {
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
904 905

		if (mode == refill_scratch) {
906
			if (scratch_reg >= 0)
907
				UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
908 909 910 911 912
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
913 914 915
	}
}

916
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
917 918 919 920 921

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
922
static void __maybe_unused
L
Linus Torvalds 已提交
923 924
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
925 926 927 928 929 930
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
		uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
		uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	} else {
		long pgdc = (long)pgd_current;
L
Linus Torvalds 已提交
931

932
		/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
L
Linus Torvalds 已提交
933
#ifdef CONFIG_SMP
934 935 936 937
		uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
		UASM_i_LA_mostly(p, tmp, pgdc);
		uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
		uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
938
#else
939
		UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
940
#endif
941 942 943
		uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
		uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	}
944 945 946
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
947 948
}

949
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
950

951
static void build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
952
{
R
Ralf Baechle 已提交
953
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
954 955
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

956
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
973 974
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
975 976
}

977
static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
978 979 980 981 982 983 984 985
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
986
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
987
	case CPU_NEVADA:
988
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
989 990 991 992 993
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
994
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
995 996 997 998
		break;
	}

	build_adjust_context(p, tmp);
999
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1000 1001
}

1002
static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008 1009
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
1010 1011
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1012
		if (cpu_has_rixi) {
1013
			UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1014
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1015
			UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1016
		} else {
1017
			uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1018
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1019
			uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1020
		}
1021
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1022 1023 1024 1025 1026
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
1027
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1028
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1029
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1030
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1031 1032
	}
#else
1033 1034
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1035 1036
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1037
	if (cpu_has_rixi) {
1038
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1039 1040 1041
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1042
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1043 1044 1045 1046 1047 1048 1049 1050 1051
	} else {
		UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
		if (r45k_bvahwbug())
			uasm_i_mfc0(p, tmp, C0_INDEX);
	}
L
Linus Torvalds 已提交
1052
	if (r4k_250MHZhwbug())
1053 1054
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1055 1056 1057
#endif
}

1058 1059 1060 1061 1062
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
};

1063
static struct mips_huge_tlb_info
1064 1065
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
1066
			       unsigned int ptr, int c0_scratch_reg)
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
1080
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1081 1082 1083
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

1084 1085
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
1100
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1101 1102 1103 1104 1105
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

1106 1107
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1120
		/* 1 0	1 0 1  << 6  xkphys cached */
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1138 1139 1140
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1175
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1176 1177 1178
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1179
	 * delay slot.	It cannot issue in the same cycle and may be
1180 1181 1182 1183
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1184
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1201
	if (cpu_has_rixi) {
1202
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1203
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1204
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1205 1206 1207 1208 1209 1210 1211
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

1212 1213
	if (c0_scratch_reg >= 0) {
		UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1233 1234 1235 1236 1237 1238 1239 1240
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1241
static void build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1242 1243
{
	u32 *p = tlb_handler;
1244 1245
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1246 1247
	u32 *f;
	unsigned int final_len;
1248 1249
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
L
Linus Torvalds 已提交
1250 1251 1252 1253 1254 1255

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1256
	if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1280

1281
#ifdef CONFIG_64BIT
1282
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1283
#else
1284
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1285 1286
#endif

1287
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1288
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1289 1290
#endif

1291 1292 1293 1294 1295 1296
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1297
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1298
	uasm_l_tlb_huge_update(&l, p);
1299 1300 1301
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1302 1303
#endif

1304
#ifdef CONFIG_64BIT
1305
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1306 1307 1308 1309 1310 1311
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1312
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1313 1314
	 * unused.
	 */
1315 1316 1317 1318 1319 1320 1321
	switch (boot_cpu_type()) {
	default:
		if (sizeof(long) == 4) {
	case CPU_LOONGSON2:
		/* Loongson2 ebase is different than r4k, we have more space */
			if ((p - tlb_handler) > 64)
				panic("TLB refill handler space exceeded");
1322
			/*
1323
			 * Now fold the handler in the TLB refill handler space.
1324
			 */
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
			f = final_handler;
			/* Simplest case, just copy the handler. */
			uasm_copy_handler(relocs, labels, tlb_handler, p, f);
			final_len = p - tlb_handler;
			break;
		} else {
			if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
			    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
				&& uasm_insn_has_bdelay(relocs,
							tlb_handler + MIPS64_REFILL_INSNS - 3)))
				panic("TLB refill handler space exceeded");
1336
			/*
1337
			 * Now fold the handler in the TLB refill handler space.
1338
			 */
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
			f = final_handler + MIPS64_REFILL_INSNS;
			if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
				/* Just copy the handler. */
				uasm_copy_handler(relocs, labels, tlb_handler, p, f);
				final_len = p - tlb_handler;
			} else {
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
				const enum label_id ls = label_tlb_huge_update;
#else
				const enum label_id ls = label_vmalloc;
#endif
				u32 *split;
				int ov = 0;
				int i;

				for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
					;
				BUG_ON(i == ARRAY_SIZE(labels));
				split = labels[i].addr;

				/*
				 * See if we have overflown one way or the other.
				 */
				if (split > tlb_handler + MIPS64_REFILL_INSNS ||
				    split < p - MIPS64_REFILL_INSNS)
					ov = 1;

				if (ov) {
					/*
					 * Split two instructions before the end.  One
					 * for the branch and one for the instruction
					 * in the delay slot.
					 */
					split = tlb_handler + MIPS64_REFILL_INSNS - 2;

					/*
					 * If the branch would fall in a delay slot,
					 * we must back up an additional instruction
					 * so that it is no longer in a delay slot.
					 */
					if (uasm_insn_has_bdelay(relocs, split - 1))
						split--;
				}
				/* Copy first part of the handler. */
				uasm_copy_handler(relocs, labels, tlb_handler, split, f);
				f += split - tlb_handler;

				if (ov) {
					/* Insert branch. */
					uasm_l_split(&l, final_handler);
					uasm_il_b(&f, &r, label_split);
					if (uasm_insn_has_bdelay(relocs, split))
						uasm_i_nop(&f);
					else {
						uasm_copy_handler(relocs, labels,
								  split, split + 1, f);
						uasm_move_labels(labels, f, f + 1, -1);
						f++;
						split++;
					}
				}

				/* Copy the rest of the handler. */
				uasm_copy_handler(relocs, labels, split, p, final_handler);
				final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
					    (p - split);
1405
			}
L
Linus Torvalds 已提交
1406
		}
1407
		break;
L
Linus Torvalds 已提交
1408 1409
	}

1410 1411 1412
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1413

1414
	memcpy((void *)ebase, final_handler, 0x100);
1415

R
Ralf Baechle 已提交
1416
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1417 1418
}

1419 1420 1421 1422
extern u32 handle_tlbl[], handle_tlbl_end[];
extern u32 handle_tlbs[], handle_tlbs_end[];
extern u32 handle_tlbm[], handle_tlbm_end[];
extern u32 tlbmiss_handler_setup_pgd[], tlbmiss_handler_setup_pgd_end[];
1423

1424
static void build_setup_pgd(void)
1425 1426
{
	const int a0 = 4;
1427 1428
	const int __maybe_unused a1 = 5;
	const int __maybe_unused a2 = 6;
1429
	u32 *p = tlbmiss_handler_setup_pgd;
1430 1431
	const int tlbmiss_handler_setup_pgd_size =
		tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd;
1432 1433 1434
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
	long pgdc = (long)pgd_current;
#endif
1435

1436 1437
	memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
					sizeof(tlbmiss_handler_setup_pgd[0]));
1438 1439 1440
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	pgd_reg = allocate_kscratch();
1441
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1442
	if (pgd_reg == -1) {
1443 1444 1445
		struct uasm_label *l = labels;
		struct uasm_reloc *r = relocs;

1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
1465
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1466
	}
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
#else
#ifdef CONFIG_SMP
	/* Save PGD to pgd_current[smp_processor_id()] */
	UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
	UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
	UASM_i_LA_mostly(&p, a2, pgdc);
	UASM_i_ADDU(&p, a2, a2, a1);
	UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
#else
	UASM_i_LA_mostly(&p, a2, pgdc);
	UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
#endif /* SMP */
	uasm_i_jr(&p, 31);

	/* if pgd_reg is allocated, save PGD also to scratch register */
	if (pgd_reg != -1)
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
	else
		uasm_i_nop(&p);
#endif
1487 1488 1489
	if (p >= tlbmiss_handler_setup_pgd_end)
		panic("tlbmiss_handler_setup_pgd space exceeded");

1490
	uasm_resolve_relocs(relocs, labels);
1491 1492
	pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1493

1494 1495
	dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
					tlbmiss_handler_setup_pgd_size);
1496
}
L
Linus Torvalds 已提交
1497

1498
static void
1499
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1500 1501 1502 1503
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1504
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1505 1506
	else
# endif
1507
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1508 1509 1510
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1511
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1512 1513
	else
# endif
1514
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1515 1516 1517
#endif
}

1518
static void
1519
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1520
	unsigned int mode)
L
Linus Torvalds 已提交
1521
{
1522 1523 1524 1525
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

1526
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1527 1528 1529
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1530
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1531 1532
	else
# endif
1533
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1534 1535

	if (r10000_llsc_war())
1536
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1537
	else
1538
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1539 1540 1541

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1542 1543 1544 1545 1546 1547 1548
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1549
	} else
1550
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1551
# else
1552
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1553 1554 1555 1556
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1557
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1558 1559
	else
# endif
1560
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1561 1562 1563

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1564 1565 1566 1567
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1578
static void
1579
build_pte_present(u32 **p, struct uasm_reloc **r,
1580
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1581
{
1582 1583
	int t = scratch >= 0 ? scratch : pte;

1584
	if (cpu_has_rixi) {
1585 1586 1587 1588
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1589 1590 1591 1592 1593
			uasm_i_andi(p, t, pte, _PAGE_PRESENT);
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1594
		}
1595
	} else {
1596 1597 1598 1599 1600 1601
		uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
		uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1602
	}
L
Linus Torvalds 已提交
1603 1604 1605
}

/* Make PTE valid, store result in PTR. */
1606
static void
1607
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1608 1609
		 unsigned int ptr)
{
1610 1611 1612
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1613 1614 1615 1616 1617 1618
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1619
static void
1620
build_pte_writable(u32 **p, struct uasm_reloc **r,
1621 1622
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1623
{
1624 1625 1626 1627 1628 1629 1630
	int t = scratch >= 0 ? scratch : pte;

	uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1631
		iPTE_LW(p, pte, ptr);
1632 1633
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1634 1635 1636 1637 1638
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1639
static void
1640
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1641 1642
		 unsigned int ptr)
{
1643 1644 1645 1646
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1647 1648 1649 1650 1651 1652
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1653
static void
1654
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1655 1656
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1657
{
1658 1659 1660 1661
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1662 1663 1664 1665 1666 1667
		int t = scratch >= 0 ? scratch : pte;
		uasm_i_andi(p, t, pte, _PAGE_WRITE);
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1668
	}
L
Linus Torvalds 已提交
1669 1670
}

1671
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1672 1673


L
Linus Torvalds 已提交
1674 1675 1676 1677
/*
 * R3000 style TLB load/store/modify handlers.
 */

1678 1679 1680 1681
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1682
static void
1683
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1684
{
1685 1686 1687 1688 1689
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1690 1691 1692
}

/*
1693 1694 1695 1696
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1697
 */
1698
static void
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1714 1715
}

1716
static void
L
Linus Torvalds 已提交
1717 1718 1719 1720 1721
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1734 1735
}

1736
static void build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1737 1738
{
	u32 *p = handle_tlbl;
1739
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1740 1741
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1742

1743
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1744 1745 1746 1747
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1748
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1749
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1750
	build_make_valid(&p, &r, K0, K1);
1751
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1752

1753 1754 1755
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1756

1757
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
1758 1759
		panic("TLB load handler fastpath space exceeded");

1760 1761 1762
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1763

1764
	dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
1765 1766
}

1767
static void build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1768 1769
{
	u32 *p = handle_tlbs;
1770
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
1771 1772
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1773

1774
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
1775 1776 1777 1778
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1779
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1780
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1781
	build_make_write(&p, &r, K0, K1);
1782
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1783

1784 1785 1786
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1787

1788
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
1789 1790
		panic("TLB store handler fastpath space exceeded");

1791 1792 1793
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1794

1795
	dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
1796 1797
}

1798
static void build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1799 1800
{
	u32 *p = handle_tlbm;
1801
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
1802 1803
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1804

1805
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
1806 1807 1808 1809
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1810
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1811
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1812
	build_make_write(&p, &r, K0, K1);
1813
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1814

1815 1816 1817
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1818

1819
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
1820 1821
		panic("TLB modify handler fastpath space exceeded");

1822 1823 1824
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1825

1826
	dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
1827
}
1828
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1829 1830 1831 1832

/*
 * R4000 style TLB load/store/modify handlers.
 */
1833
static struct work_registers
1834
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1835
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1836
{
1837 1838
	struct work_registers wr = build_get_work_registers(p);

1839
#ifdef CONFIG_64BIT
1840
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1841
#else
1842
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1843 1844
#endif

1845
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1846 1847 1848 1849 1850
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1851
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1852 1853
#endif

1854 1855 1856 1857 1858
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1859 1860

#ifdef CONFIG_SMP
1861 1862
	uasm_l_smp_pgtable_change(l, *p);
#endif
1863
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1864 1865
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
1866
	return wr;
L
Linus Torvalds 已提交
1867 1868
}

1869
static void
1870 1871
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1872 1873
				   unsigned int ptr)
{
1874 1875
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1876 1877
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1878
	uasm_l_leave(l, *p);
1879
	build_restore_work_registers(p);
1880
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1881

1882
#ifdef CONFIG_64BIT
1883
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1884 1885 1886
#endif
}

1887
static void build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1888 1889
{
	u32 *p = handle_tlbl;
1890
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1891 1892
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1893
	struct work_registers wr;
L
Linus Torvalds 已提交
1894

1895
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1896 1897 1898 1899
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1900 1901 1902 1903
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1904
		uasm_i_xor(&p, K0, K0, K1);
1905 1906 1907
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1908
		uasm_i_or(&p, K0, K0, K1);
1909 1910
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1911 1912
	}

1913 1914
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1915 1916
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1917

1918
	if (cpu_has_rixi) {
1919 1920 1921 1922
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1923
		if (use_bbit_insns()) {
1924
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1925 1926
				      label_tlbl_goaround1);
		} else {
1927 1928
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1929
		}
1930 1931 1932
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

1946
		/* Examine  entrylo 0 or 1 based on ptr. */
1947
		if (use_bbit_insns()) {
1948
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1949
		} else {
1950 1951
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1952
		}
1953 1954 1955 1956
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1957
		/*
1958
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
1959 1960
		 * XI must have triggered it.
		 */
1961
		if (use_bbit_insns()) {
1962 1963
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
1964 1965
			uasm_l_tlbl_goaround1(&l, p);
		} else {
1966 1967 1968
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
1969
		}
1970
		uasm_l_tlbl_goaround1(&l, p);
1971
	}
1972 1973
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
1974

1975
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1976 1977 1978 1979 1980
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
1981 1982
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
1983
	build_tlb_probe_entry(&p);
1984

1985
	if (cpu_has_rixi) {
1986 1987 1988 1989
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1990
		if (use_bbit_insns()) {
1991
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1992 1993
				      label_tlbl_goaround2);
		} else {
1994 1995
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
1996
		}
1997 1998 1999
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

2013
		/* Examine  entrylo 0 or 1 based on ptr. */
2014
		if (use_bbit_insns()) {
2015
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2016
		} else {
2017 2018
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2019
		}
2020 2021 2022 2023
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2024
		/*
2025
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2026 2027
		 * XI must have triggered it.
		 */
2028
		if (use_bbit_insns()) {
2029
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2030
		} else {
2031 2032
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2033
		}
2034 2035
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2036 2037 2038 2039
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2040
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2041 2042 2043

		uasm_l_tlbl_goaround2(&l, p);
	}
2044 2045
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2046 2047
#endif

2048
	uasm_l_nopage_tlbl(&l, p);
2049
	build_restore_work_registers(&p);
2050 2051 2052 2053 2054 2055 2056
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_0 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
		uasm_i_jr(&p, K0);
	} else
#endif
2057 2058
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2059

2060
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
2061 2062
		panic("TLB load handler fastpath space exceeded");

2063 2064 2065
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2066

2067
	dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
2068 2069
}

2070
static void build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2071 2072
{
	u32 *p = handle_tlbs;
2073
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
2074 2075
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2076
	struct work_registers wr;
L
Linus Torvalds 已提交
2077

2078
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
2079 2080 2081
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2082 2083
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2084 2085
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2086 2087
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2088

2089
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2090 2091 2092 2093 2094
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2095 2096
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2097
	build_tlb_probe_entry(&p);
2098
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2099
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2100
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2101 2102
#endif

2103
	uasm_l_nopage_tlbs(&l, p);
2104
	build_restore_work_registers(&p);
2105 2106 2107 2108 2109 2110 2111
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2112 2113
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2114

2115
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
2116 2117
		panic("TLB store handler fastpath space exceeded");

2118 2119 2120
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2121

2122
	dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
2123 2124
}

2125
static void build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2126 2127
{
	u32 *p = handle_tlbm;
2128
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
2129 2130
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2131
	struct work_registers wr;
L
Linus Torvalds 已提交
2132

2133
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
2134 2135 2136
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2137 2138
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2139 2140
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2141
	/* Present and writable bits set, set accessed and dirty bits. */
2142 2143
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2144

2145
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2146 2147 2148 2149 2150
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2151 2152
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2153
	build_tlb_probe_entry(&p);
2154
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2155
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2156
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2157 2158
#endif

2159
	uasm_l_nopage_tlbm(&l, p);
2160
	build_restore_work_registers(&p);
2161 2162 2163 2164 2165 2166 2167
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2168 2169
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2170

2171
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
2172 2173
		panic("TLB modify handler fastpath space exceeded");

2174 2175 2176
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2177

2178
	dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
2179 2180
}

2181
static void flush_tlb_handlers(void)
2182 2183
{
	local_flush_icache_range((unsigned long)handle_tlbl,
2184
			   (unsigned long)handle_tlbl_end);
2185
	local_flush_icache_range((unsigned long)handle_tlbs,
2186
			   (unsigned long)handle_tlbs_end);
2187
	local_flush_icache_range((unsigned long)handle_tlbm,
2188 2189 2190
			   (unsigned long)handle_tlbm_end);
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
			   (unsigned long)tlbmiss_handler_setup_pgd_end);
2191 2192
}

2193
void build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2194 2195 2196 2197 2198 2199 2200 2201
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2202 2203
	output_pgtable_bits_defines();

2204 2205 2206 2207
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2208
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2209 2210 2211 2212 2213 2214 2215
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2216
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2217 2218
		if (cpu_has_local_ebase)
			build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2219
		if (!run_once) {
2220 2221
			if (!cpu_has_local_ebase)
				build_r3000_tlb_refill_handler();
2222
			build_setup_pgd();
L
Linus Torvalds 已提交
2223 2224 2225
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
2226
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2227 2228
			run_once++;
		}
2229 2230 2231
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2245
			scratch_reg = allocate_kscratch();
2246
			build_setup_pgd();
L
Linus Torvalds 已提交
2247 2248 2249
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
2250 2251
			if (!cpu_has_local_ebase)
				build_r4000_tlb_refill_handler();
2252
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2253 2254
			run_once++;
		}
2255 2256
		if (cpu_has_local_ebase)
			build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2257 2258
	}
}