tlbex.c 59.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28 29
#include <linux/string.h>
#include <linux/init.h>
30
#include <linux/cache.h>
L
Linus Torvalds 已提交
31

32 33
#include <asm/cacheflush.h>
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38 39 40 41 42 43 44 45 46
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

47 48 49 50 51 52 53 54 55 56 57 58
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
59

60
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
61 62 63 64 65
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

66
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
67 68 69 70 71
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

72
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
73 74 75 76
{
	return BCM1250_M3_WAR;
}

77
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
78 79 80 81
{
	return R10000_LLSC_WAR;
}

82 83 84 85 86 87
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
88
	case CPU_CAVIUM_OCTEON3:
89 90 91 92 93 94
		return 1;
	default:
		return 0;
	}
}

95 96 97 98
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
99
	case CPU_CAVIUM_OCTEON3:
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
128 129
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
130 131
}
#endif
132 133 134 135 136 137 138 139 140
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
141
static int m4kc_tlbp_war(void)
142 143 144 145 146
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

147
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
148
enum label_id {
149
	label_second_part = 1,
L
Linus Torvalds 已提交
150 151 152
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
153 154
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
155 156
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
157 158 159 160 161
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
162
	label_large_segbits_fault,
163
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
164 165
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
166 167
};

168 169 170 171
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
172
/* _tlbw_hazard_x is handled differently.  */
173
UASM_L_LA(_split)
174 175
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
176 177 178 179 180
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
181
UASM_L_LA(_large_segbits_fault)
182
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
183 184
UASM_L_LA(_tlb_huge_update)
#endif
185

186
static int hazard_instance;
187

188
static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
189 190 191 192 193 194 195 196 197 198
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

199
static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
200 201 202 203 204 205 206 207 208 209
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

210
/*
R
Ralf Baechle 已提交
211 212
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
213
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
214
 * TLB exception handlers.
215
 */
R
Ralf Baechle 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
230
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
231
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
232
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
#endif
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
#endif
#ifdef _PAGE_NO_READ_SHIFT
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
250 251 252
{
	int i;

R
Ralf Baechle 已提交
253 254
	pr_debug("LEAF(%s)\n", symbol);

255 256 257 258
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
259
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
260

R
Ralf Baechle 已提交
261 262 263
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
264 265
}

L
Linus Torvalds 已提交
266 267 268 269 270
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
271 272 273 274 275
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
276
#define C0_PAGEMASK	5, 0
277 278 279 280
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
281

282
#ifdef CONFIG_64BIT
283
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
284
#else
285
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
286 287 288 289 290 291 292 293 294 295
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
296
static u32 tlb_handler[128];
L
Linus Torvalds 已提交
297 298

/* simply assume worst case size for labels and relocs */
299 300
static struct uasm_label labels[128];
static struct uasm_reloc relocs[128];
L
Linus Torvalds 已提交
301

302
static int check_for_high_segbits;
303

304
static unsigned int kscratch_used_mask;
305

306 307 308 309 310 311 312 313 314 315 316
static inline int __maybe_unused c0_kscratch(void)
{
	switch (current_cpu_type()) {
	case CPU_XLP:
	case CPU_XLR:
		return 22;
	default:
		return 31;
	}
}

317
static int allocate_kscratch(void)
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

334 335
static int scratch_reg;
static int pgd_reg;
336 337
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

338
static struct work_registers build_get_work_registers(u32 **p)
339 340 341 342 343 344 345
{
	struct work_registers r;

	int smp_processor_id_reg;
	int smp_processor_id_sel;
	int smp_processor_id_shift;

346
	if (scratch_reg >= 0) {
347
		/* Save in CPU local C0_KScratch? */
348
		UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
		smp_processor_id_shift = 51;
		smp_processor_id_reg = 20; /* XContext */
		smp_processor_id_sel = 0;
#else
# ifdef CONFIG_32BIT
		smp_processor_id_shift = 25;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
# ifdef CONFIG_64BIT
		smp_processor_id_shift = 26;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
#endif
		/* Get smp_processor_id */
		UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
		UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

394
static void build_restore_work_registers(u32 **p)
395
{
396
	if (scratch_reg >= 0) {
397
		UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
398 399 400 401 402 403 404
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

405
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
406

407 408 409
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
410 411 412
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
413
 */
414
extern unsigned long pgd_current[];
415

L
Linus Torvalds 已提交
416 417 418
/*
 * The R3000 TLB handler is simple.
 */
419
static void build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
420 421 422 423 424 425 426
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
444 445 446 447

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

448 449
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
450

451
	memcpy((void *)ebase, tlb_handler, 0x80);
452

R
Ralf Baechle 已提交
453
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
454
}
455
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
456 457 458 459 460 461 462 463

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
464
static u32 final_handler[64];
L
Linus Torvalds 已提交
465 466 467 468 469 470 471

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
472 473
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
474 475 476 477 478 479 480 481 482 483
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
484
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
485 486 487
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
488
static void __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
489
{
490
	switch (current_cpu_type()) {
491
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
492
	case CPU_R4600:
493
	case CPU_R4700:
L
Linus Torvalds 已提交
494 495
	case CPU_R5000:
	case CPU_NEVADA:
496 497
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
498 499 500
		break;

	default:
501
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
502 503 504 505 506 507
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
508
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
509 510 511
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

512 513 514
static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
				  struct uasm_reloc **r,
				  enum tlb_write_entry wmode)
L
Linus Torvalds 已提交
515 516 517 518
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
519 520
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
521 522
	}

523
	if (cpu_has_mips_r2) {
524 525 526 527 528 529 530 531 532 533 534
		/*
		 * The architecture spec says an ehb is required here,
		 * but a number of cores do not have the hazard and
		 * using an ehb causes an expensive pipeline stall.
		 */
		switch (current_cpu_type()) {
		case CPU_M14KC:
		case CPU_74K:
			break;

		default:
535
			uasm_i_ehb(p);
536 537
			break;
		}
538 539 540 541
		tlbw(p);
		return;
	}

542
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
543 544 545 546 547 548 549 550 551 552
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
553
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
554
		tlbw(p);
555 556
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
557
		uasm_i_nop(p);
L
Linus Torvalds 已提交
558 559 560 561
		break;

	case CPU_R4600:
	case CPU_R4700:
562
		uasm_i_nop(p);
563
		tlbw(p);
564
		uasm_i_nop(p);
565 566
		break;

567 568 569 570 571 572 573
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

574
	case CPU_R4300:
L
Linus Torvalds 已提交
575 576
	case CPU_5KC:
	case CPU_TX49XX:
577
	case CPU_PR4450:
578
	case CPU_XLR:
579
		uasm_i_nop(p);
L
Linus Torvalds 已提交
580 581 582 583 584
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
585
	case CPU_R14000:
L
Linus Torvalds 已提交
586
	case CPU_4KC:
587
	case CPU_4KEC:
588
	case CPU_M14KC:
589
	case CPU_M14KEC:
L
Linus Torvalds 已提交
590
	case CPU_SB1:
A
Andrew Isaacson 已提交
591
	case CPU_SB1A:
L
Linus Torvalds 已提交
592 593 594
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
595 596 597 598 599
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
600
	case CPU_LOONGSON2:
601
	case CPU_R5500:
602
		if (m4kc_tlbp_war())
603
			uasm_i_nop(p);
604
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
605 606 607 608
		tlbw(p);
		break;

	case CPU_RM7000:
609 610 611 612
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
613 614 615 616 617 618 619 620
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
621 622
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
623
		tlbw(p);
624 625
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
626 627 628 629
		break;

	case CPU_VR4131:
	case CPU_VR4133:
630
	case CPU_R5432:
631 632
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
633 634 635
		tlbw(p);
		break;

636 637 638 639 640
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
641 642 643 644 645 646 647
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

648 649
static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
							unsigned int reg)
D
David Daney 已提交
650
{
651
	if (cpu_has_rixi) {
652
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
653 654
	} else {
#ifdef CONFIG_64BIT_PHYS_ADDR
655
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
656 657 658 659 660
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
661

662
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
663

664 665 666
static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
				   unsigned int tmp, enum label_id lid,
				   int restore_scratch)
667
{
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
683
		if (scratch_reg >= 0)
684
			UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
685 686
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
687
	} else {
688 689 690 691 692 693 694 695 696 697 698 699 700 701
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
702 703 704
	}
}

705 706 707 708 709
static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
				       struct uasm_reloc **r,
				       unsigned int tmp,
				       enum tlb_write_entry wmode,
				       int restore_scratch)
710 711 712 713 714 715 716 717
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

718
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
719 720
}

D
David Daney 已提交
721 722 723
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
724
static void
D
David Daney 已提交
725
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
726
		  unsigned int pmd, int lid)
D
David Daney 已提交
727 728
{
	UASM_i_LW(p, tmp, 0, pmd);
729 730 731 732 733 734
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
735 736
}

737 738
static void build_huge_update_entries(u32 **p, unsigned int pte,
				      unsigned int tmp)
D
David Daney 已提交
739 740 741 742 743 744 745 746 747 748 749 750 751 752
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
753
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
754 755 756
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

757
	build_convert_pte_to_entrylo(p, pte);
758
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
759 760 761 762 763 764
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

765
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
766 767
}

768 769 770 771
static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
				    struct uasm_label **l,
				    unsigned int pte,
				    unsigned int ptr)
D
David Daney 已提交
772 773 774 775 776 777 778 779 780
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
781
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
782
}
783
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
784

785
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
786 787 788 789
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
790
static void
791
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
792 793
		 unsigned int tmp, unsigned int ptr)
{
794
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
795
	long pgdc = (long)pgd_current;
796
#endif
L
Linus Torvalds 已提交
797 798 799
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
800
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
819
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
820

821
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
822 823
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
824
		UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
825 826 827 828 829 830 831 832 833
	} else {
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
834
		/* 1 0	1 0 1  << 6  xkphys cached */
835 836 837
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}
838
#elif defined(CONFIG_SMP)
R
Ralf Baechle 已提交
839
# ifdef	 CONFIG_MIPS_MT_SMTC
840 841 842
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
843
	uasm_i_mfc0(p, ptr, C0_TCBIND);
844
	uasm_i_dsrl_safe(p, ptr, ptr, 19);
845
# else
L
Linus Torvalds 已提交
846
	/*
847
	 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
L
Linus Torvalds 已提交
848 849
	 * stored in CONTEXT.
	 */
850
	uasm_i_dmfc0(p, ptr, C0_CONTEXT);
851
	uasm_i_dsrl_safe(p, ptr, ptr, 23);
852
# endif
853 854 855 856
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_daddu(p, ptr, ptr, tmp);
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
857
#else
858 859
	UASM_i_LA_mostly(p, ptr, pgdc);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
860 861
#endif

862
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
863

864 865
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
866 867 868

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
869
#ifndef __PAGETABLE_PMD_FOLDED
870 871
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
872
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
873 874
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
875
#endif
L
Linus Torvalds 已提交
876 877 878 879 880 881
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
882
static void
883
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
884 885
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
886 887
{
	long swpd = (long)swapper_pg_dir;
888 889 890 891
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
892

893
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
894

895
	if (mode != not_refill && check_for_high_segbits) {
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
918
	if (mode != not_refill && check_for_high_segbits) {
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
934 935

		if (mode == refill_scratch) {
936
			if (scratch_reg >= 0)
937
				UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
938 939 940 941 942
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
943 944 945
	}
}

946
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
947 948 949 950 951

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
952
static void __maybe_unused
L
Linus Torvalds 已提交
953 954 955 956 957 958
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
#ifdef CONFIG_SMP
R
Ralf Baechle 已提交
959
#ifdef	CONFIG_MIPS_MT_SMTC
960 961 962
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
963 964 965
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 19);
966 967
#else
	/*
T
Tony Wu 已提交
968
	 * smp_processor_id() << 2 is stored in CONTEXT.
R
Ralf Baechle 已提交
969
	 */
970 971 972
	uasm_i_mfc0(p, ptr, C0_CONTEXT);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 23);
973
#endif
974
	uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
975
#else
976
	UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
977
#endif
978 979 980 981 982
	uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
983 984
}

985
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
986

987
static void build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
988
{
R
Ralf Baechle 已提交
989
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
990 991
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

992
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
1009 1010
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
1011 1012
}

1013
static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
1014 1015 1016 1017 1018 1019 1020 1021
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
1022
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1023
	case CPU_NEVADA:
1024
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
1030
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1031 1032 1033 1034
		break;
	}

	build_adjust_context(p, tmp);
1035
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1036 1037
}

1038
static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
L
Linus Torvalds 已提交
1039 1040 1041 1042 1043 1044 1045
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
1046 1047
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1048
		if (cpu_has_rixi) {
1049
			UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1050
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1051
			UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1052
		} else {
1053
			uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1054
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1055
			uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1056
		}
1057
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1058 1059 1060 1061 1062
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
1063
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1064
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1065
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1066
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1067 1068
	}
#else
1069 1070
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1071 1072
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1073
	if (cpu_has_rixi) {
1074
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1075 1076 1077
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1078
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1079 1080 1081 1082 1083 1084 1085 1086 1087
	} else {
		UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
		if (r45k_bvahwbug())
			uasm_i_mfc0(p, tmp, C0_INDEX);
	}
L
Linus Torvalds 已提交
1088
	if (r4k_250MHZhwbug())
1089 1090
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1091 1092 1093
#endif
}

1094 1095 1096 1097 1098
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
};

1099
static struct mips_huge_tlb_info
1100 1101
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
1102
			       unsigned int ptr, int c0_scratch_reg)
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
1116
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1117 1118 1119
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

1120 1121
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
1136
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1137 1138 1139 1140 1141
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

1142 1143
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1156
		/* 1 0	1 0 1  << 6  xkphys cached */
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1174 1175 1176
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1211
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1212 1213 1214
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1215
	 * delay slot.	It cannot issue in the same cycle and may be
1216 1217 1218 1219
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1220
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1237
	if (cpu_has_rixi) {
1238
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1239
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1240
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1241 1242 1243 1244 1245 1246 1247
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

1248 1249
	if (c0_scratch_reg >= 0) {
		UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1269 1270 1271 1272 1273 1274 1275 1276
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1277
static void build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1278 1279
{
	u32 *p = tlb_handler;
1280 1281
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1282 1283
	u32 *f;
	unsigned int final_len;
1284 1285
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
L
Linus Torvalds 已提交
1286 1287 1288 1289 1290 1291

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1292
	if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1316

1317
#ifdef CONFIG_64BIT
1318
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1319
#else
1320
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1321 1322
#endif

1323
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1324
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1325 1326
#endif

1327 1328 1329 1330 1331 1332
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1333
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1334
	uasm_l_tlb_huge_update(&l, p);
1335 1336 1337
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1338 1339
#endif

1340
#ifdef CONFIG_64BIT
1341
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1342 1343 1344 1345 1346 1347
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1348
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1349 1350
	 * unused.
	 */
1351 1352
	/* Loongson2 ebase is different than r4k, we have more space */
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1353 1354 1355
	if ((p - tlb_handler) > 64)
		panic("TLB refill handler space exceeded");
#else
1356 1357 1358 1359
	if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
	    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
		&& uasm_insn_has_bdelay(relocs,
					tlb_handler + MIPS64_REFILL_INSNS - 3)))
L
Linus Torvalds 已提交
1360 1361 1362 1363 1364 1365
		panic("TLB refill handler space exceeded");
#endif

	/*
	 * Now fold the handler in the TLB refill handler space.
	 */
1366
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1367 1368
	f = final_handler;
	/* Simplest case, just copy the handler. */
1369
	uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1370
	final_len = p - tlb_handler;
1371
#else /* CONFIG_64BIT */
1372 1373
	f = final_handler + MIPS64_REFILL_INSNS;
	if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
L
Linus Torvalds 已提交
1374
		/* Just copy the handler. */
1375
		uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1376 1377
		final_len = p - tlb_handler;
	} else {
1378
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1379
		const enum label_id ls = label_tlb_huge_update;
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
#else
		const enum label_id ls = label_vmalloc;
#endif
		u32 *split;
		int ov = 0;
		int i;

		for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
			;
		BUG_ON(i == ARRAY_SIZE(labels));
		split = labels[i].addr;
L
Linus Torvalds 已提交
1391 1392

		/*
1393
		 * See if we have overflown one way or the other.
L
Linus Torvalds 已提交
1394
		 */
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
		if (split > tlb_handler + MIPS64_REFILL_INSNS ||
		    split < p - MIPS64_REFILL_INSNS)
			ov = 1;

		if (ov) {
			/*
			 * Split two instructions before the end.  One
			 * for the branch and one for the instruction
			 * in the delay slot.
			 */
			split = tlb_handler + MIPS64_REFILL_INSNS - 2;

			/*
			 * If the branch would fall in a delay slot,
			 * we must back up an additional instruction
			 * so that it is no longer in a delay slot.
			 */
			if (uasm_insn_has_bdelay(relocs, split - 1))
				split--;
		}
L
Linus Torvalds 已提交
1415
		/* Copy first part of the handler. */
1416
		uasm_copy_handler(relocs, labels, tlb_handler, split, f);
L
Linus Torvalds 已提交
1417 1418
		f += split - tlb_handler;

1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
		if (ov) {
			/* Insert branch. */
			uasm_l_split(&l, final_handler);
			uasm_il_b(&f, &r, label_split);
			if (uasm_insn_has_bdelay(relocs, split))
				uasm_i_nop(&f);
			else {
				uasm_copy_handler(relocs, labels,
						  split, split + 1, f);
				uasm_move_labels(labels, f, f + 1, -1);
				f++;
				split++;
			}
L
Linus Torvalds 已提交
1432 1433 1434
		}

		/* Copy the rest of the handler. */
1435
		uasm_copy_handler(relocs, labels, split, p, final_handler);
1436 1437
		final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
			    (p - split);
L
Linus Torvalds 已提交
1438
	}
1439
#endif /* CONFIG_64BIT */
L
Linus Torvalds 已提交
1440

1441 1442 1443
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1444

1445
	memcpy((void *)ebase, final_handler, 0x100);
1446

R
Ralf Baechle 已提交
1447
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1448 1449
}

1450 1451 1452
extern u32 handle_tlbl[], handle_tlbl_end[];
extern u32 handle_tlbs[], handle_tlbs_end[];
extern u32 handle_tlbm[], handle_tlbm_end[];
L
Linus Torvalds 已提交
1453

1454
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1455
extern u32 tlbmiss_handler_setup_pgd[], tlbmiss_handler_setup_pgd_end[];
1456

1457
static void build_r4000_setup_pgd(void)
1458 1459 1460
{
	const int a0 = 4;
	const int a1 = 5;
1461
	u32 *p = tlbmiss_handler_setup_pgd;
1462 1463
	const int tlbmiss_handler_setup_pgd_size =
		tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd;
1464 1465 1466
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;

1467 1468
	memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
					sizeof(tlbmiss_handler_setup_pgd[0]));
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	pgd_reg = allocate_kscratch();

	if (pgd_reg == -1) {
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
1494
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1495
	}
1496 1497 1498
	if (p >= tlbmiss_handler_setup_pgd_end)
		panic("tlbmiss_handler_setup_pgd space exceeded");

1499
	uasm_resolve_relocs(relocs, labels);
1500 1501
	pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1502

1503 1504
	dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
					tlbmiss_handler_setup_pgd_size);
1505 1506
}
#endif
L
Linus Torvalds 已提交
1507

1508
static void
1509
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1510 1511 1512 1513
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1514
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1515 1516
	else
# endif
1517
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1518 1519 1520
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1521
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1522 1523
	else
# endif
1524
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1525 1526 1527
#endif
}

1528
static void
1529
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1530
	unsigned int mode)
L
Linus Torvalds 已提交
1531
{
1532 1533 1534 1535
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

1536
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1537 1538 1539
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1540
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1541 1542
	else
# endif
1543
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1544 1545

	if (r10000_llsc_war())
1546
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1547
	else
1548
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1549 1550 1551

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1552 1553 1554 1555 1556 1557 1558
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1559
	} else
1560
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1561
# else
1562
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1563 1564 1565 1566
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1567
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1568 1569
	else
# endif
1570
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1571 1572 1573

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1574 1575 1576 1577
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1588
static void
1589
build_pte_present(u32 **p, struct uasm_reloc **r,
1590
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1591
{
1592 1593
	int t = scratch >= 0 ? scratch : pte;

1594
	if (cpu_has_rixi) {
1595 1596 1597 1598
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1599 1600 1601 1602 1603
			uasm_i_andi(p, t, pte, _PAGE_PRESENT);
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1604
		}
1605
	} else {
1606 1607 1608 1609 1610 1611
		uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
		uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1612
	}
L
Linus Torvalds 已提交
1613 1614 1615
}

/* Make PTE valid, store result in PTR. */
1616
static void
1617
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1618 1619
		 unsigned int ptr)
{
1620 1621 1622
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1629
static void
1630
build_pte_writable(u32 **p, struct uasm_reloc **r,
1631 1632
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1633
{
1634 1635 1636 1637 1638 1639 1640
	int t = scratch >= 0 ? scratch : pte;

	uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1641
		iPTE_LW(p, pte, ptr);
1642 1643
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1644 1645 1646 1647 1648
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1649
static void
1650
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1651 1652
		 unsigned int ptr)
{
1653 1654 1655 1656
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1657 1658 1659 1660 1661 1662
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1663
static void
1664
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1665 1666
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1667
{
1668 1669 1670 1671
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1672 1673 1674 1675 1676 1677
		int t = scratch >= 0 ? scratch : pte;
		uasm_i_andi(p, t, pte, _PAGE_WRITE);
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1678
	}
L
Linus Torvalds 已提交
1679 1680
}

1681
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1682 1683


L
Linus Torvalds 已提交
1684 1685 1686 1687
/*
 * R3000 style TLB load/store/modify handlers.
 */

1688 1689 1690 1691
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1692
static void
1693
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1694
{
1695 1696 1697 1698 1699
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1700 1701 1702
}

/*
1703 1704 1705 1706
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1707
 */
1708
static void
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1724 1725
}

1726
static void
L
Linus Torvalds 已提交
1727 1728 1729 1730 1731
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1744 1745
}

1746
static void build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1747 1748
{
	u32 *p = handle_tlbl;
1749
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1750 1751
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1752

1753
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1754 1755 1756 1757
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1758
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1759
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1760
	build_make_valid(&p, &r, K0, K1);
1761
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1762

1763 1764 1765
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1766

1767
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
1768 1769
		panic("TLB load handler fastpath space exceeded");

1770 1771 1772
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1773

1774
	dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
1775 1776
}

1777
static void build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1778 1779
{
	u32 *p = handle_tlbs;
1780
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
1781 1782
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1783

1784
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
1785 1786 1787 1788
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1789
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1790
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1791
	build_make_write(&p, &r, K0, K1);
1792
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1793

1794 1795 1796
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1797

1798
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
1799 1800
		panic("TLB store handler fastpath space exceeded");

1801 1802 1803
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1804

1805
	dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
1806 1807
}

1808
static void build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1809 1810
{
	u32 *p = handle_tlbm;
1811
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
1812 1813
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1814

1815
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
1816 1817 1818 1819
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1820
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1821
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1822
	build_make_write(&p, &r, K0, K1);
1823
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1824

1825 1826 1827
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1828

1829
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
1830 1831
		panic("TLB modify handler fastpath space exceeded");

1832 1833 1834
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1835

1836
	dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
1837
}
1838
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1839 1840 1841 1842

/*
 * R4000 style TLB load/store/modify handlers.
 */
1843
static struct work_registers
1844
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1845
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1846
{
1847 1848
	struct work_registers wr = build_get_work_registers(p);

1849
#ifdef CONFIG_64BIT
1850
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1851
#else
1852
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1853 1854
#endif

1855
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1856 1857 1858 1859 1860
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1861
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1862 1863
#endif

1864 1865 1866 1867 1868
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1869 1870

#ifdef CONFIG_SMP
1871 1872
	uasm_l_smp_pgtable_change(l, *p);
#endif
1873
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1874 1875
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
1876
	return wr;
L
Linus Torvalds 已提交
1877 1878
}

1879
static void
1880 1881
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1882 1883
				   unsigned int ptr)
{
1884 1885
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1886 1887
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1888
	uasm_l_leave(l, *p);
1889
	build_restore_work_registers(p);
1890
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1891

1892
#ifdef CONFIG_64BIT
1893
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1894 1895 1896
#endif
}

1897
static void build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1898 1899
{
	u32 *p = handle_tlbl;
1900
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1901 1902
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1903
	struct work_registers wr;
L
Linus Torvalds 已提交
1904

1905
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1906 1907 1908 1909
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1910 1911 1912 1913
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1914
		uasm_i_xor(&p, K0, K0, K1);
1915 1916 1917
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1918
		uasm_i_or(&p, K0, K0, K1);
1919 1920
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1921 1922
	}

1923 1924
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1925 1926
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1927

1928
	if (cpu_has_rixi) {
1929 1930 1931 1932
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1933
		if (use_bbit_insns()) {
1934
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1935 1936
				      label_tlbl_goaround1);
		} else {
1937 1938
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1939
		}
1940 1941 1942
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

1956
		/* Examine  entrylo 0 or 1 based on ptr. */
1957
		if (use_bbit_insns()) {
1958
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1959
		} else {
1960 1961
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1962
		}
1963 1964 1965 1966
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1967
		/*
1968
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
1969 1970
		 * XI must have triggered it.
		 */
1971
		if (use_bbit_insns()) {
1972 1973
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
1974 1975
			uasm_l_tlbl_goaround1(&l, p);
		} else {
1976 1977 1978
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
1979
		}
1980
		uasm_l_tlbl_goaround1(&l, p);
1981
	}
1982 1983
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
1984

1985
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1986 1987 1988 1989 1990
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
1991 1992
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
1993
	build_tlb_probe_entry(&p);
1994

1995
	if (cpu_has_rixi) {
1996 1997 1998 1999
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
2000
		if (use_bbit_insns()) {
2001
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2002 2003
				      label_tlbl_goaround2);
		} else {
2004 2005
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2006
		}
2007 2008 2009
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

2023
		/* Examine  entrylo 0 or 1 based on ptr. */
2024
		if (use_bbit_insns()) {
2025
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2026
		} else {
2027 2028
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2029
		}
2030 2031 2032 2033
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2034
		/*
2035
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2036 2037
		 * XI must have triggered it.
		 */
2038
		if (use_bbit_insns()) {
2039
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2040
		} else {
2041 2042
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2043
		}
2044 2045
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2046 2047 2048 2049
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2050
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2051 2052 2053

		uasm_l_tlbl_goaround2(&l, p);
	}
2054 2055
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2056 2057
#endif

2058
	uasm_l_nopage_tlbl(&l, p);
2059
	build_restore_work_registers(&p);
2060 2061 2062 2063 2064 2065 2066
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_0 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
		uasm_i_jr(&p, K0);
	} else
#endif
2067 2068
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2069

2070
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
2071 2072
		panic("TLB load handler fastpath space exceeded");

2073 2074 2075
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2076

2077
	dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
2078 2079
}

2080
static void build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2081 2082
{
	u32 *p = handle_tlbs;
2083
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
2084 2085
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2086
	struct work_registers wr;
L
Linus Torvalds 已提交
2087

2088
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
2089 2090 2091
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2092 2093
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2094 2095
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2096 2097
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2098

2099
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2100 2101 2102 2103 2104
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2105 2106
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2107
	build_tlb_probe_entry(&p);
2108
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2109
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2110
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2111 2112
#endif

2113
	uasm_l_nopage_tlbs(&l, p);
2114
	build_restore_work_registers(&p);
2115 2116 2117 2118 2119 2120 2121
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2122 2123
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2124

2125
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
2126 2127
		panic("TLB store handler fastpath space exceeded");

2128 2129 2130
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2131

2132
	dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
2133 2134
}

2135
static void build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2136 2137
{
	u32 *p = handle_tlbm;
2138
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
2139 2140
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2141
	struct work_registers wr;
L
Linus Torvalds 已提交
2142

2143
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
2144 2145 2146
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2147 2148
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2149 2150
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2151
	/* Present and writable bits set, set accessed and dirty bits. */
2152 2153
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2154

2155
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2156 2157 2158 2159 2160
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2161 2162
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2163
	build_tlb_probe_entry(&p);
2164
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2165
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2166
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2167 2168
#endif

2169
	uasm_l_nopage_tlbm(&l, p);
2170
	build_restore_work_registers(&p);
2171 2172 2173 2174 2175 2176 2177
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2178 2179
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2180

2181
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
2182 2183
		panic("TLB modify handler fastpath space exceeded");

2184 2185 2186
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2187

2188
	dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
2189 2190
}

2191
static void flush_tlb_handlers(void)
2192 2193
{
	local_flush_icache_range((unsigned long)handle_tlbl,
2194
			   (unsigned long)handle_tlbl_end);
2195
	local_flush_icache_range((unsigned long)handle_tlbs,
2196
			   (unsigned long)handle_tlbs_end);
2197
	local_flush_icache_range((unsigned long)handle_tlbm,
2198
			   (unsigned long)handle_tlbm_end);
2199
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2200 2201
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
			   (unsigned long)tlbmiss_handler_setup_pgd_end);
2202 2203 2204
#endif
}

2205
void build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2206 2207 2208 2209 2210 2211 2212 2213
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2214 2215
	output_pgtable_bits_defines();

2216 2217 2218 2219
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2220
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2221 2222 2223 2224 2225 2226 2227
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2228
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2229 2230
		if (cpu_has_local_ebase)
			build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2231
		if (!run_once) {
2232 2233
			if (!cpu_has_local_ebase)
				build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2234 2235 2236
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
2237
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2238 2239
			run_once++;
		}
2240 2241 2242
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2256
			scratch_reg = allocate_kscratch();
2257 2258 2259
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
			build_r4000_setup_pgd();
#endif
L
Linus Torvalds 已提交
2260 2261 2262
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
2263 2264
			if (!cpu_has_local_ebase)
				build_r4000_tlb_refill_handler();
2265
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2266 2267
			run_once++;
		}
2268 2269
		if (cpu_has_local_ebase)
			build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2270 2271
	}
}