mmu.c 34.1 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 *  linux/arch/arm/mm/mmu.c
 *
 *  Copyright (C) 1995-2005 Russell King
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
10
#include <linux/module.h>
11 12 13 14 15
#include <linux/kernel.h>
#include <linux/errno.h>
#include <linux/init.h>
#include <linux/mman.h>
#include <linux/nodemask.h>
R
Russell King 已提交
16
#include <linux/memblock.h>
17
#include <linux/fs.h>
18
#include <linux/vmalloc.h>
19
#include <linux/sizes.h>
20

21
#include <asm/cp15.h>
22
#include <asm/cputype.h>
R
Russell King 已提交
23
#include <asm/sections.h>
24
#include <asm/cachetype.h>
25
#include <asm/setup.h>
26
#include <asm/smp_plat.h>
27
#include <asm/tlb.h>
N
Nicolas Pitre 已提交
28
#include <asm/highmem.h>
29
#include <asm/system_info.h>
30
#include <asm/traps.h>
31 32 33

#include <asm/mach/arch.h>
#include <asm/mach/map.h>
R
Rob Herring 已提交
34
#include <asm/mach/pci.h>
35 36 37 38 39 40 41 42

#include "mm.h"

/*
 * empty_zero_page is a special page that is used for
 * zero-initialized data and COW.
 */
struct page *empty_zero_page;
43
EXPORT_SYMBOL(empty_zero_page);
44 45 46 47 48 49

/*
 * The pmd table for the upper-most set of pages.
 */
pmd_t *top_pmd;

50 51 52 53 54 55 56 57
#define CPOLICY_UNCACHED	0
#define CPOLICY_BUFFERED	1
#define CPOLICY_WRITETHROUGH	2
#define CPOLICY_WRITEBACK	3
#define CPOLICY_WRITEALLOC	4

static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
static unsigned int ecc_mask __initdata = 0;
58
pgprot_t pgprot_user;
59
pgprot_t pgprot_kernel;
60 61 62
pgprot_t pgprot_hyp_device;
pgprot_t pgprot_s2;
pgprot_t pgprot_s2_device;
63

64
EXPORT_SYMBOL(pgprot_user);
65 66 67 68 69
EXPORT_SYMBOL(pgprot_kernel);

struct cachepolicy {
	const char	policy[16];
	unsigned int	cr_mask;
70
	pmdval_t	pmd;
71
	pteval_t	pte;
72
	pteval_t	pte_s2;
73 74
};

75 76 77 78 79 80
#ifdef CONFIG_ARM_LPAE
#define s2_policy(policy)	policy
#else
#define s2_policy(policy)	0
#endif

81 82 83 84 85
static struct cachepolicy cache_policies[] __initdata = {
	{
		.policy		= "uncached",
		.cr_mask	= CR_W|CR_C,
		.pmd		= PMD_SECT_UNCACHED,
86
		.pte		= L_PTE_MT_UNCACHED,
87
		.pte_s2		= s2_policy(L_PTE_S2_MT_UNCACHED),
88 89 90 91
	}, {
		.policy		= "buffered",
		.cr_mask	= CR_C,
		.pmd		= PMD_SECT_BUFFERED,
92
		.pte		= L_PTE_MT_BUFFERABLE,
93
		.pte_s2		= s2_policy(L_PTE_S2_MT_UNCACHED),
94 95 96 97
	}, {
		.policy		= "writethrough",
		.cr_mask	= 0,
		.pmd		= PMD_SECT_WT,
98
		.pte		= L_PTE_MT_WRITETHROUGH,
99
		.pte_s2		= s2_policy(L_PTE_S2_MT_WRITETHROUGH),
100 101 102 103
	}, {
		.policy		= "writeback",
		.cr_mask	= 0,
		.pmd		= PMD_SECT_WB,
104
		.pte		= L_PTE_MT_WRITEBACK,
105
		.pte_s2		= s2_policy(L_PTE_S2_MT_WRITEBACK),
106 107 108 109
	}, {
		.policy		= "writealloc",
		.cr_mask	= 0,
		.pmd		= PMD_SECT_WBWA,
110
		.pte		= L_PTE_MT_WRITEALLOC,
111
		.pte_s2		= s2_policy(L_PTE_S2_MT_WRITEBACK),
112 113 114
	}
};

115
#ifdef CONFIG_CPU_CP15
116
/*
S
Simon Arlott 已提交
117
 * These are useful for identifying cache coherency
118 119 120 121
 * problems by allowing the cache or the cache and
 * writebuffer to be turned off.  (Note: the write
 * buffer should not be on and the cache off).
 */
122
static int __init early_cachepolicy(char *p)
123 124 125 126 127 128
{
	int i;

	for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
		int len = strlen(cache_policies[i].policy);

129
		if (memcmp(p, cache_policies[i].policy, len) == 0) {
130 131 132 133 134 135 136 137
			cachepolicy = i;
			cr_alignment &= ~cache_policies[i].cr_mask;
			cr_no_alignment &= ~cache_policies[i].cr_mask;
			break;
		}
	}
	if (i == ARRAY_SIZE(cache_policies))
		printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
138 139 140 141 142 143 144
	/*
	 * This restriction is partly to do with the way we boot; it is
	 * unpredictable to have memory mapped using two different sets of
	 * memory attributes (shared, type, and cache attribs).  We can not
	 * change these attributes once the initial assembly has setup the
	 * page tables.
	 */
145 146 147 148
	if (cpu_architecture() >= CPU_ARCH_ARMv6) {
		printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
		cachepolicy = CPOLICY_WRITEBACK;
	}
149 150
	flush_cache_all();
	set_cr(cr_alignment);
151
	return 0;
152
}
153
early_param("cachepolicy", early_cachepolicy);
154

155
static int __init early_nocache(char *__unused)
156 157 158
{
	char *p = "buffered";
	printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
159 160
	early_cachepolicy(p);
	return 0;
161
}
162
early_param("nocache", early_nocache);
163

164
static int __init early_nowrite(char *__unused)
165 166 167
{
	char *p = "uncached";
	printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
168 169
	early_cachepolicy(p);
	return 0;
170
}
171
early_param("nowb", early_nowrite);
172

173
#ifndef CONFIG_ARM_LPAE
174
static int __init early_ecc(char *p)
175
{
176
	if (memcmp(p, "on", 2) == 0)
177
		ecc_mask = PMD_PROTECTION;
178
	else if (memcmp(p, "off", 3) == 0)
179
		ecc_mask = 0;
180
	return 0;
181
}
182
early_param("ecc", early_ecc);
183
#endif
184 185 186 187 188 189 190 191 192 193

static int __init noalign_setup(char *__unused)
{
	cr_alignment &= ~CR_A;
	cr_no_alignment &= ~CR_A;
	set_cr(cr_alignment);
	return 1;
}
__setup("noalign", noalign_setup);

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
#ifndef CONFIG_SMP
void adjust_cr(unsigned long mask, unsigned long set)
{
	unsigned long flags;

	mask &= ~CR_A;

	set &= mask;

	local_irq_save(flags);

	cr_no_alignment = (cr_no_alignment & ~mask) | set;
	cr_alignment = (cr_alignment & ~mask) | set;

	set_cr((get_cr() & ~mask) | set);

	local_irq_restore(flags);
}
#endif

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
#else /* ifdef CONFIG_CPU_CP15 */

static int __init early_cachepolicy(char *p)
{
	pr_warning("cachepolicy kernel parameter not supported without cp15\n");
}
early_param("cachepolicy", early_cachepolicy);

static int __init noalign_setup(char *__unused)
{
	pr_warning("noalign kernel parameter not supported without cp15\n");
}
__setup("noalign", noalign_setup);

#endif /* ifdef CONFIG_CPU_CP15 / else */

230
#define PROT_PTE_DEVICE		L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
231
#define PROT_SECT_DEVICE	PMD_TYPE_SECT|PMD_SECT_AP_WRITE
232

233
static struct mem_type mem_types[] = {
234
	[MT_DEVICE] = {		  /* Strongly ordered / ARMv6 shared device */
235 236
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
				  L_PTE_SHARED,
237
		.prot_l1	= PMD_TYPE_TABLE,
238
		.prot_sect	= PROT_SECT_DEVICE | PMD_SECT_S,
239 240 241
		.domain		= DOMAIN_IO,
	},
	[MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
242
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
243
		.prot_l1	= PMD_TYPE_TABLE,
244
		.prot_sect	= PROT_SECT_DEVICE,
245 246 247
		.domain		= DOMAIN_IO,
	},
	[MT_DEVICE_CACHED] = {	  /* ioremap_cached */
248
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
249 250 251
		.prot_l1	= PMD_TYPE_TABLE,
		.prot_sect	= PROT_SECT_DEVICE | PMD_SECT_WB,
		.domain		= DOMAIN_IO,
R
Rob Herring 已提交
252
	},
253
	[MT_DEVICE_WC] = {	/* ioremap_wc */
254
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
255
		.prot_l1	= PMD_TYPE_TABLE,
256
		.prot_sect	= PROT_SECT_DEVICE,
257
		.domain		= DOMAIN_IO,
258
	},
259 260 261 262 263 264
	[MT_UNCACHED] = {
		.prot_pte	= PROT_PTE_DEVICE,
		.prot_l1	= PMD_TYPE_TABLE,
		.prot_sect	= PMD_TYPE_SECT | PMD_SECT_XN,
		.domain		= DOMAIN_IO,
	},
265
	[MT_CACHECLEAN] = {
266
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
267 268
		.domain    = DOMAIN_KERNEL,
	},
269
#ifndef CONFIG_ARM_LPAE
270
	[MT_MINICLEAN] = {
271
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
272 273
		.domain    = DOMAIN_KERNEL,
	},
274
#endif
275 276
	[MT_LOW_VECTORS] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
277
				L_PTE_RDONLY,
278 279 280 281 282
		.prot_l1   = PMD_TYPE_TABLE,
		.domain    = DOMAIN_USER,
	},
	[MT_HIGH_VECTORS] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
283
				L_PTE_USER | L_PTE_RDONLY,
284 285 286 287
		.prot_l1   = PMD_TYPE_TABLE,
		.domain    = DOMAIN_USER,
	},
	[MT_MEMORY] = {
288
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
289
		.prot_l1   = PMD_TYPE_TABLE,
290
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
291 292 293
		.domain    = DOMAIN_KERNEL,
	},
	[MT_ROM] = {
294
		.prot_sect = PMD_TYPE_SECT,
295 296
		.domain    = DOMAIN_KERNEL,
	},
297
	[MT_MEMORY_NONCACHED] = {
298
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
299
				L_PTE_MT_BUFFERABLE,
300
		.prot_l1   = PMD_TYPE_TABLE,
301 302 303
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
		.domain    = DOMAIN_KERNEL,
	},
304
	[MT_MEMORY_DTCM] = {
305
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
306
				L_PTE_XN,
307 308 309
		.prot_l1   = PMD_TYPE_TABLE,
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
		.domain    = DOMAIN_KERNEL,
310 311
	},
	[MT_MEMORY_ITCM] = {
312
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
313
		.prot_l1   = PMD_TYPE_TABLE,
314
		.domain    = DOMAIN_KERNEL,
315
	},
316 317
	[MT_MEMORY_SO] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
318
				L_PTE_MT_UNCACHED | L_PTE_XN,
319 320 321 322 323
		.prot_l1   = PMD_TYPE_TABLE,
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
				PMD_SECT_UNCACHED | PMD_SECT_XN,
		.domain    = DOMAIN_KERNEL,
	},
324 325 326 327 328
	[MT_MEMORY_DMA_READY] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
		.prot_l1   = PMD_TYPE_TABLE,
		.domain    = DOMAIN_KERNEL,
	},
329 330
};

331 332 333 334
const struct mem_type *get_mem_type(unsigned int type)
{
	return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
}
335
EXPORT_SYMBOL(get_mem_type);
336

337 338 339 340 341 342 343
/*
 * Adjust the PMD section entries according to the CPU in use.
 */
static void __init build_mem_type_table(void)
{
	struct cachepolicy *cp;
	unsigned int cr = get_cr();
344
	pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
345
	pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
346 347 348
	int cpu_arch = cpu_architecture();
	int i;

349
	if (cpu_arch < CPU_ARCH_ARMv6) {
350
#if defined(CONFIG_CPU_DCACHE_DISABLE)
351 352
		if (cachepolicy > CPOLICY_BUFFERED)
			cachepolicy = CPOLICY_BUFFERED;
353
#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
354 355
		if (cachepolicy > CPOLICY_WRITETHROUGH)
			cachepolicy = CPOLICY_WRITETHROUGH;
356
#endif
357
	}
358 359 360 361 362
	if (cpu_arch < CPU_ARCH_ARMv5) {
		if (cachepolicy >= CPOLICY_WRITEALLOC)
			cachepolicy = CPOLICY_WRITEBACK;
		ecc_mask = 0;
	}
363 364
	if (is_smp())
		cachepolicy = CPOLICY_WRITEALLOC;
365

366
	/*
367 368 369
	 * Strip out features not present on earlier architectures.
	 * Pre-ARMv5 CPUs don't have TEX bits.  Pre-ARMv6 CPUs or those
	 * without extended page tables don't have the 'Shared' bit.
370
	 */
371 372 373 374 375 376
	if (cpu_arch < CPU_ARCH_ARMv5)
		for (i = 0; i < ARRAY_SIZE(mem_types); i++)
			mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
	if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
		for (i = 0; i < ARRAY_SIZE(mem_types); i++)
			mem_types[i].prot_sect &= ~PMD_SECT_S;
377 378

	/*
379 380 381
	 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
	 * "update-able on write" bit on ARM610).  However, Xscale and
	 * Xscale3 require this bit to be cleared.
382
	 */
383
	if (cpu_is_xscale() || cpu_is_xsc3()) {
384
		for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
385
			mem_types[i].prot_sect &= ~PMD_BIT4;
386 387 388 389
			mem_types[i].prot_l1 &= ~PMD_BIT4;
		}
	} else if (cpu_arch < CPU_ARCH_ARMv6) {
		for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
390 391
			if (mem_types[i].prot_l1)
				mem_types[i].prot_l1 |= PMD_BIT4;
392 393 394 395
			if (mem_types[i].prot_sect)
				mem_types[i].prot_sect |= PMD_BIT4;
		}
	}
396

397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
	/*
	 * Mark the device areas according to the CPU/architecture.
	 */
	if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
		if (!cpu_is_xsc3()) {
			/*
			 * Mark device regions on ARMv6+ as execute-never
			 * to prevent speculative instruction fetches.
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
			mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
		}
		if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
			/*
			 * For ARMv7 with TEX remapping,
			 * - shared device is SXCB=1100
			 * - nonshared device is SXCB=0100
			 * - write combine device mem is SXCB=0001
			 * (Uncached Normal memory)
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
		} else if (cpu_is_xsc3()) {
			/*
			 * For Xscale3,
			 * - shared device is TEXCB=00101
			 * - nonshared device is TEXCB=01000
			 * - write combine device mem is TEXCB=00100
			 * (Inner/Outer Uncacheable in xsc3 parlance)
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
		} else {
			/*
			 * For ARMv6 and ARMv7 without TEX remapping,
			 * - shared device is TEXCB=00001
			 * - nonshared device is TEXCB=01000
			 * - write combine device mem is TEXCB=00100
			 * (Uncached Normal in ARMv6 parlance).
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
		}
	} else {
		/*
		 * On others, write combining is "Uncached/Buffered"
		 */
		mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
	}

	/*
	 * Now deal with the memory-type mappings
	 */
455
	cp = &cache_policies[cachepolicy];
456
	vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
457 458
	s2_pgprot = cp->pte_s2;
	hyp_device_pgprot = s2_device_pgprot = mem_types[MT_DEVICE].prot_pte;
459

460 461 462 463
	/*
	 * ARMv6 and above have extended page tables.
	 */
	if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
464
#ifndef CONFIG_ARM_LPAE
465 466 467 468 469 470 471
		/*
		 * Mark cache clean areas and XIP ROM read only
		 * from SVC mode and no access from userspace.
		 */
		mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
		mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
		mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
472
#endif
473

474 475 476 477 478 479 480 481
		if (is_smp()) {
			/*
			 * Mark memory with the "shared" attribute
			 * for SMP systems
			 */
			user_pgprot |= L_PTE_SHARED;
			kern_pgprot |= L_PTE_SHARED;
			vecs_pgprot |= L_PTE_SHARED;
482
			s2_pgprot |= L_PTE_SHARED;
483 484 485 486 487 488
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
			mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
			mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
			mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
			mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
			mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
489
			mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
490 491 492
			mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
			mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
		}
493 494
	}

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
	/*
	 * Non-cacheable Normal - intended for memory areas that must
	 * not cause dirty cache line writebacks when used
	 */
	if (cpu_arch >= CPU_ARCH_ARMv6) {
		if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
			/* Non-cacheable Normal is XCB = 001 */
			mem_types[MT_MEMORY_NONCACHED].prot_sect |=
				PMD_SECT_BUFFERED;
		} else {
			/* For both ARMv6 and non-TEX-remapping ARMv7 */
			mem_types[MT_MEMORY_NONCACHED].prot_sect |=
				PMD_SECT_TEX(1);
		}
	} else {
		mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
	}

513 514 515 516 517 518
#ifdef CONFIG_ARM_LPAE
	/*
	 * Do not generate access flag faults for the kernel mappings.
	 */
	for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
		mem_types[i].prot_pte |= PTE_EXT_AF;
519 520
		if (mem_types[i].prot_sect)
			mem_types[i].prot_sect |= PMD_SECT_AF;
521 522 523 524 525
	}
	kern_pgprot |= PTE_EXT_AF;
	vecs_pgprot |= PTE_EXT_AF;
#endif

526
	for (i = 0; i < 16; i++) {
527
		pteval_t v = pgprot_val(protection_map[i]);
528
		protection_map[i] = __pgprot(v | user_pgprot);
529 530
	}

531 532
	mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
	mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
533

534
	pgprot_user   = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
535
	pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
536
				 L_PTE_DIRTY | kern_pgprot);
537 538 539
	pgprot_s2  = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
	pgprot_s2_device  = __pgprot(s2_device_pgprot);
	pgprot_hyp_device  = __pgprot(hyp_device_pgprot);
540 541 542 543

	mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
	mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
	mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
544
	mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
545
	mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
546
	mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
547 548 549 550 551 552 553 554 555 556 557 558 559
	mem_types[MT_ROM].prot_sect |= cp->pmd;

	switch (cp->pmd) {
	case PMD_SECT_WT:
		mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
		break;
	case PMD_SECT_WB:
	case PMD_SECT_WBWA:
		mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
		break;
	}
	printk("Memory policy: ECC %sabled, Data cache %s\n",
		ecc_mask ? "en" : "dis", cp->policy);
560 561 562 563 564 565 566 567

	for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
		struct mem_type *t = &mem_types[i];
		if (t->prot_l1)
			t->prot_l1 |= PMD_DOMAIN(t->domain);
		if (t->prot_sect)
			t->prot_sect |= PMD_DOMAIN(t->domain);
	}
568 569
}

570 571 572 573 574 575 576 577 578 579 580 581 582
#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
			      unsigned long size, pgprot_t vma_prot)
{
	if (!pfn_valid(pfn))
		return pgprot_noncached(vma_prot);
	else if (file->f_flags & O_SYNC)
		return pgprot_writecombine(vma_prot);
	return vma_prot;
}
EXPORT_SYMBOL(phys_mem_access_prot);
#endif

583 584
#define vectors_base()	(vectors_high() ? 0xffff0000 : 0)

585
static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
R
Russell King 已提交
586
{
587
	void *ptr = __va(memblock_alloc(sz, align));
R
Russell King 已提交
588 589
	memset(ptr, 0, sz);
	return ptr;
R
Russell King 已提交
590 591
}

592 593 594 595 596
static void __init *early_alloc(unsigned long sz)
{
	return early_alloc_aligned(sz, sz);
}

R
Russell King 已提交
597
static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
598
{
599
	if (pmd_none(*pmd)) {
600
		pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
601
		__pmd_populate(pmd, __pa(pte), prot);
602
	}
R
Russell King 已提交
603 604 605
	BUG_ON(pmd_bad(*pmd));
	return pte_offset_kernel(pmd, addr);
}
606

R
Russell King 已提交
607 608 609 610 611
static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
				  unsigned long end, unsigned long pfn,
				  const struct mem_type *type)
{
	pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
612
	do {
613
		set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
614 615
		pfn++;
	} while (pte++, addr += PAGE_SIZE, addr != end);
616 617
}

R
Russell King 已提交
618
static void __init alloc_init_section(pud_t *pud, unsigned long addr,
619
				      unsigned long end, phys_addr_t phys,
620
				      const struct mem_type *type)
621
{
R
Russell King 已提交
622
	pmd_t *pmd = pmd_offset(pud, addr);
623

624 625 626 627 628 629
	/*
	 * Try a section mapping - end, addr and phys must all be aligned
	 * to a section boundary.  Note that PMDs refer to the individual
	 * L1 entries, whereas PGDs refer to a group of L1 entries making
	 * up one logical pointer to an L2 table.
	 */
630
	if (type->prot_sect && ((addr | end | phys) & ~SECTION_MASK) == 0) {
631
		pmd_t *p = pmd;
632

633
#ifndef CONFIG_ARM_LPAE
634 635
		if (addr & SECTION_SIZE)
			pmd++;
636
#endif
637 638 639 640 641

		do {
			*pmd = __pmd(phys | type->prot_sect);
			phys += SECTION_SIZE;
		} while (pmd++, addr += SECTION_SIZE, addr != end);
642

643 644 645 646 647 648 649 650
		flush_pmd_entry(p);
	} else {
		/*
		 * No need to loop; pte's aren't interested in the
		 * individual L1 entries.
		 */
		alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
	}
651 652
}

653 654
static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
	unsigned long end, unsigned long phys, const struct mem_type *type)
R
Russell King 已提交
655 656 657 658 659 660 661 662 663 664 665
{
	pud_t *pud = pud_offset(pgd, addr);
	unsigned long next;

	do {
		next = pud_addr_end(addr, end);
		alloc_init_section(pud, addr, next, phys, type);
		phys += next - addr;
	} while (pud++, addr = next, addr != end);
}

666
#ifndef CONFIG_ARM_LPAE
667 668 669
static void __init create_36bit_mapping(struct map_desc *md,
					const struct mem_type *type)
{
670 671
	unsigned long addr, length, end;
	phys_addr_t phys;
672 673 674
	pgd_t *pgd;

	addr = md->virtual;
675
	phys = __pfn_to_phys(md->pfn);
676 677 678 679 680
	length = PAGE_ALIGN(md->length);

	if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
		printk(KERN_ERR "MM: CPU does not support supersection "
		       "mapping for 0x%08llx at 0x%08lx\n",
681
		       (long long)__pfn_to_phys((u64)md->pfn), addr);
682 683 684 685 686 687 688 689 690 691 692 693
		return;
	}

	/* N.B.	ARMv6 supersections are only defined to work with domain 0.
	 *	Since domain assignments can in fact be arbitrary, the
	 *	'domain == 0' check below is required to insure that ARMv6
	 *	supersections are only allocated for domain 0 regardless
	 *	of the actual domain assignments in use.
	 */
	if (type->domain) {
		printk(KERN_ERR "MM: invalid domain in supersection "
		       "mapping for 0x%08llx at 0x%08lx\n",
694
		       (long long)__pfn_to_phys((u64)md->pfn), addr);
695 696 697 698
		return;
	}

	if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
699 700 701
		printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
		       " at 0x%08lx invalid alignment\n",
		       (long long)__pfn_to_phys((u64)md->pfn), addr);
702 703 704 705 706 707 708 709 710 711 712 713
		return;
	}

	/*
	 * Shift bits [35:32] of address into bits [23:20] of PMD
	 * (See ARMv6 spec).
	 */
	phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);

	pgd = pgd_offset_k(addr);
	end = addr + length;
	do {
R
Russell King 已提交
714 715
		pud_t *pud = pud_offset(pgd, addr);
		pmd_t *pmd = pmd_offset(pud, addr);
716 717 718 719 720 721 722 723 724 725
		int i;

		for (i = 0; i < 16; i++)
			*pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);

		addr += SUPERSECTION_SIZE;
		phys += SUPERSECTION_SIZE;
		pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
	} while (addr != end);
}
726
#endif	/* !CONFIG_ARM_LPAE */
727

728 729 730 731 732 733 734
/*
 * Create the page directory entries and any necessary
 * page tables for the mapping specified by `md'.  We
 * are able to cope here with varying sizes and address
 * offsets, and we take full advantage of sections and
 * supersections.
 */
735
static void __init create_mapping(struct map_desc *md)
736
{
737 738
	unsigned long addr, length, end;
	phys_addr_t phys;
739
	const struct mem_type *type;
740
	pgd_t *pgd;
741 742

	if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
743 744 745
		printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
		       " at 0x%08lx in user region\n",
		       (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
746 747 748 749
		return;
	}

	if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
750 751
	    md->virtual >= PAGE_OFFSET &&
	    (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
752
		printk(KERN_WARNING "BUG: mapping for 0x%08llx"
753
		       " at 0x%08lx out of vmalloc space\n",
754
		       (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
755 756
	}

757
	type = &mem_types[md->type];
758

759
#ifndef CONFIG_ARM_LPAE
760 761 762
	/*
	 * Catch 36-bit addresses
	 */
763 764 765
	if (md->pfn >= 0x100000) {
		create_36bit_mapping(md, type);
		return;
766
	}
767
#endif
768

769
	addr = md->virtual & PAGE_MASK;
770
	phys = __pfn_to_phys(md->pfn);
771
	length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
772

773
	if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
774
		printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
775
		       "be mapped using pages, ignoring.\n",
776
		       (long long)__pfn_to_phys(md->pfn), addr);
777 778 779
		return;
	}

780 781 782 783
	pgd = pgd_offset_k(addr);
	end = addr + length;
	do {
		unsigned long next = pgd_addr_end(addr, end);
784

R
Russell King 已提交
785
		alloc_init_pud(pgd, addr, next, phys, type);
786

787 788 789
		phys += next - addr;
		addr = next;
	} while (pgd++, addr != end);
790 791 792 793 794 795 796
}

/*
 * Create the architecture specific mappings
 */
void __init iotable_init(struct map_desc *io_desc, int nr)
{
797 798
	struct map_desc *md;
	struct vm_struct *vm;
799
	struct static_vm *svm;
800 801 802

	if (!nr)
		return;
803

804
	svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
805 806 807

	for (md = io_desc; nr; md++, nr--) {
		create_mapping(md);
808 809

		vm = &svm->vm;
810 811
		vm->addr = (void *)(md->virtual & PAGE_MASK);
		vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
R
Rob Herring 已提交
812 813
		vm->phys_addr = __pfn_to_phys(md->pfn);
		vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
814
		vm->flags |= VM_ARM_MTYPE(md->type);
815
		vm->caller = iotable_init;
816
		add_static_vm_early(svm++);
817
	}
818 819
}

R
Rob Herring 已提交
820 821 822 823
void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
				  void *caller)
{
	struct vm_struct *vm;
824 825 826
	struct static_vm *svm;

	svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
R
Rob Herring 已提交
827

828
	vm = &svm->vm;
R
Rob Herring 已提交
829 830
	vm->addr = (void *)addr;
	vm->size = size;
831
	vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
R
Rob Herring 已提交
832
	vm->caller = caller;
833
	add_static_vm_early(svm);
R
Rob Herring 已提交
834 835
}

836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
#ifndef CONFIG_ARM_LPAE

/*
 * The Linux PMD is made of two consecutive section entries covering 2MB
 * (see definition in include/asm/pgtable-2level.h).  However a call to
 * create_mapping() may optimize static mappings by using individual
 * 1MB section mappings.  This leaves the actual PMD potentially half
 * initialized if the top or bottom section entry isn't used, leaving it
 * open to problems if a subsequent ioremap() or vmalloc() tries to use
 * the virtual space left free by that unused section entry.
 *
 * Let's avoid the issue by inserting dummy vm entries covering the unused
 * PMD halves once the static mappings are in place.
 */

static void __init pmd_empty_section_gap(unsigned long addr)
{
R
Rob Herring 已提交
853
	vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
854 855 856 857
}

static void __init fill_pmd_gaps(void)
{
858
	struct static_vm *svm;
859 860 861 862
	struct vm_struct *vm;
	unsigned long addr, next = 0;
	pmd_t *pmd;

863 864
	list_for_each_entry(svm, &static_vmlist, list) {
		vm = &svm->vm;
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
		addr = (unsigned long)vm->addr;
		if (addr < next)
			continue;

		/*
		 * Check if this vm starts on an odd section boundary.
		 * If so and the first section entry for this PMD is free
		 * then we block the corresponding virtual address.
		 */
		if ((addr & ~PMD_MASK) == SECTION_SIZE) {
			pmd = pmd_off_k(addr);
			if (pmd_none(*pmd))
				pmd_empty_section_gap(addr & PMD_MASK);
		}

		/*
		 * Then check if this vm ends on an odd section boundary.
		 * If so and the second section entry for this PMD is empty
		 * then we block the corresponding virtual address.
		 */
		addr += vm->size;
		if ((addr & ~PMD_MASK) == SECTION_SIZE) {
			pmd = pmd_off_k(addr) + 1;
			if (pmd_none(*pmd))
				pmd_empty_section_gap(addr);
		}

		/* no need to look at any vm entry until we hit the next PMD */
		next = (addr + PMD_SIZE - 1) & PMD_MASK;
	}
}

#else
#define fill_pmd_gaps() do { } while (0)
#endif

R
Rob Herring 已提交
901 902 903
#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
static void __init pci_reserve_io(void)
{
904
	struct static_vm *svm;
R
Rob Herring 已提交
905

906 907 908
	svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
	if (svm)
		return;
R
Rob Herring 已提交
909 910 911 912 913 914 915

	vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
}
#else
#define pci_reserve_io() do { } while (0)
#endif

R
Rob Herring 已提交
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
#ifdef CONFIG_DEBUG_LL
void __init debug_ll_io_init(void)
{
	struct map_desc map;

	debug_ll_addr(&map.pfn, &map.virtual);
	if (!map.pfn || !map.virtual)
		return;
	map.pfn = __phys_to_pfn(map.pfn);
	map.virtual &= PAGE_MASK;
	map.length = PAGE_SIZE;
	map.type = MT_DEVICE;
	create_mapping(&map);
}
#endif

932 933
static void * __initdata vmalloc_min =
	(void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
934 935 936 937

/*
 * vmalloc=size forces the vmalloc area to be exactly 'size'
 * bytes. This can be used to increase (or decrease) the vmalloc
938
 * area - the default is 240m.
939
 */
940
static int __init early_vmalloc(char *arg)
941
{
R
Russell King 已提交
942
	unsigned long vmalloc_reserve = memparse(arg, NULL);
943 944 945 946 947 948 949

	if (vmalloc_reserve < SZ_16M) {
		vmalloc_reserve = SZ_16M;
		printk(KERN_WARNING
			"vmalloc area too small, limiting to %luMB\n",
			vmalloc_reserve >> 20);
	}
950 951 952 953 954 955 956

	if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
		vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
		printk(KERN_WARNING
			"vmalloc area is too big, limiting to %luMB\n",
			vmalloc_reserve >> 20);
	}
R
Russell King 已提交
957 958

	vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
959
	return 0;
960
}
961
early_param("vmalloc", early_vmalloc);
962

963
phys_addr_t arm_lowmem_limit __initdata = 0;
964

965
void __init sanity_check_meminfo(void)
966
{
R
Russell King 已提交
967
	int i, j, highmem = 0;
968

969
	for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
970 971
		struct membank *bank = &meminfo.bank[j];
		*bank = meminfo.bank[i];
972

973 974 975
		if (bank->start > ULONG_MAX)
			highmem = 1;

976
#ifdef CONFIG_HIGHMEM
977
		if (__va(bank->start) >= vmalloc_min ||
R
Russell King 已提交
978 979 980 981 982
		    __va(bank->start) < (void *)PAGE_OFFSET)
			highmem = 1;

		bank->highmem = highmem;

983 984 985 986
		/*
		 * Split those memory banks which are partially overlapping
		 * the vmalloc area greatly simplifying things later.
		 */
987
		if (!highmem && __va(bank->start) < vmalloc_min &&
R
Russell King 已提交
988
		    bank->size > vmalloc_min - __va(bank->start)) {
989 990 991 992 993 994 995 996
			if (meminfo.nr_banks >= NR_BANKS) {
				printk(KERN_CRIT "NR_BANKS too low, "
						 "ignoring high memory\n");
			} else {
				memmove(bank + 1, bank,
					(meminfo.nr_banks - i) * sizeof(*bank));
				meminfo.nr_banks++;
				i++;
R
Russell King 已提交
997 998
				bank[1].size -= vmalloc_min - __va(bank->start);
				bank[1].start = __pa(vmalloc_min - 1) + 1;
R
Russell King 已提交
999
				bank[1].highmem = highmem = 1;
1000 1001
				j++;
			}
R
Russell King 已提交
1002
			bank->size = vmalloc_min - __va(bank->start);
1003 1004
		}
#else
1005 1006
		bank->highmem = highmem;

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		/*
		 * Highmem banks not allowed with !CONFIG_HIGHMEM.
		 */
		if (highmem) {
			printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
			       "(!CONFIG_HIGHMEM).\n",
			       (unsigned long long)bank->start,
			       (unsigned long long)bank->start + bank->size - 1);
			continue;
		}

1018 1019 1020 1021
		/*
		 * Check whether this memory bank would entirely overlap
		 * the vmalloc area.
		 */
R
Russell King 已提交
1022
		if (__va(bank->start) >= vmalloc_min ||
1023
		    __va(bank->start) < (void *)PAGE_OFFSET) {
1024
			printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1025
			       "(vmalloc region overlap).\n",
1026 1027
			       (unsigned long long)bank->start,
			       (unsigned long long)bank->start + bank->size - 1);
1028 1029
			continue;
		}
1030

1031 1032 1033 1034
		/*
		 * Check whether this memory bank would partially overlap
		 * the vmalloc area.
		 */
1035 1036
		if (__va(bank->start + bank->size - 1) >= vmalloc_min ||
		    __va(bank->start + bank->size - 1) <= __va(bank->start)) {
R
Russell King 已提交
1037
			unsigned long newsize = vmalloc_min - __va(bank->start);
1038 1039 1040 1041 1042
			printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
			       "to -%.8llx (vmalloc region overlap).\n",
			       (unsigned long long)bank->start,
			       (unsigned long long)bank->start + bank->size - 1,
			       (unsigned long long)bank->start + newsize - 1);
1043 1044 1045
			bank->size = newsize;
		}
#endif
1046 1047
		if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit)
			arm_lowmem_limit = bank->start + bank->size;
1048

1049
		j++;
1050
	}
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
#ifdef CONFIG_HIGHMEM
	if (highmem) {
		const char *reason = NULL;

		if (cache_is_vipt_aliasing()) {
			/*
			 * Interactions between kmap and other mappings
			 * make highmem support with aliasing VIPT caches
			 * rather difficult.
			 */
			reason = "with VIPT aliasing cache";
		}
		if (reason) {
			printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
				reason);
			while (j > 0 && meminfo.bank[j - 1].highmem)
				j--;
		}
	}
#endif
1071
	meminfo.nr_banks = j;
1072 1073
	high_memory = __va(arm_lowmem_limit - 1) + 1;
	memblock_set_current_limit(arm_lowmem_limit);
1074 1075
}

1076
static inline void prepare_page_table(void)
1077 1078
{
	unsigned long addr;
1079
	phys_addr_t end;
1080 1081 1082 1083

	/*
	 * Clear out all the mappings below the kernel image.
	 */
1084
	for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
1085 1086 1087 1088
		pmd_clear(pmd_off_k(addr));

#ifdef CONFIG_XIP_KERNEL
	/* The XIP kernel is mapped in the module area -- skip over it */
1089
	addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
1090
#endif
1091
	for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
1092 1093
		pmd_clear(pmd_off_k(addr));

1094 1095 1096 1097
	/*
	 * Find the end of the first block of lowmem.
	 */
	end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
1098 1099
	if (end >= arm_lowmem_limit)
		end = arm_lowmem_limit;
1100

1101 1102
	/*
	 * Clear out all the kernel space mappings, except for the first
1103
	 * memory bank, up to the vmalloc region.
1104
	 */
1105
	for (addr = __phys_to_virt(end);
1106
	     addr < VMALLOC_START; addr += PMD_SIZE)
1107 1108 1109
		pmd_clear(pmd_off_k(addr));
}

1110 1111 1112 1113 1114
#ifdef CONFIG_ARM_LPAE
/* the first page is reserved for pgd */
#define SWAPPER_PG_DIR_SIZE	(PAGE_SIZE + \
				 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
#else
1115
#define SWAPPER_PG_DIR_SIZE	(PTRS_PER_PGD * sizeof(pgd_t))
1116
#endif
1117

1118
/*
R
Russell King 已提交
1119
 * Reserve the special regions of memory
1120
 */
R
Russell King 已提交
1121
void __init arm_mm_memblock_reserve(void)
1122 1123 1124 1125 1126
{
	/*
	 * Reserve the page tables.  These are already in use,
	 * and can only be in node 0.
	 */
1127
	memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
1128 1129 1130 1131 1132 1133

#ifdef CONFIG_SA1111
	/*
	 * Because of the SA1111 DMA bug, we want to preserve our
	 * precious DMA-able memory...
	 */
R
Russell King 已提交
1134
	memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
1135 1136 1137 1138
#endif
}

/*
1139 1140
 * Set up the device mappings.  Since we clear out the page tables for all
 * mappings above VMALLOC_START, we will remove any debug device mappings.
1141 1142 1143 1144 1145 1146 1147 1148
 * This means you have to be careful how you debug this function, or any
 * called function.  This means you can't use any function or debugging
 * method which may touch any device, otherwise the kernel _will_ crash.
 */
static void __init devicemaps_init(struct machine_desc *mdesc)
{
	struct map_desc map;
	unsigned long addr;
1149
	void *vectors;
1150 1151 1152 1153

	/*
	 * Allocate the vector page early.
	 */
1154 1155 1156
	vectors = early_alloc(PAGE_SIZE);

	early_trap_init(vectors);
1157

1158
	for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
1159 1160 1161 1162 1163 1164 1165 1166
		pmd_clear(pmd_off_k(addr));

	/*
	 * Map the kernel if it is XIP.
	 * It is always first in the modulearea.
	 */
#ifdef CONFIG_XIP_KERNEL
	map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
1167
	map.virtual = MODULES_VADDR;
R
Russell King 已提交
1168
	map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	map.type = MT_ROM;
	create_mapping(&map);
#endif

	/*
	 * Map the cache flushing regions.
	 */
#ifdef FLUSH_BASE
	map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
	map.virtual = FLUSH_BASE;
	map.length = SZ_1M;
	map.type = MT_CACHECLEAN;
	create_mapping(&map);
#endif
#ifdef FLUSH_BASE_MINICACHE
	map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
	map.virtual = FLUSH_BASE_MINICACHE;
	map.length = SZ_1M;
	map.type = MT_MINICLEAN;
	create_mapping(&map);
#endif

	/*
	 * Create a mapping for the machine vectors at the high-vectors
	 * location (0xffff0000).  If we aren't using high-vectors, also
	 * create a mapping at the low-vectors virtual address.
	 */
1196
	map.pfn = __phys_to_pfn(virt_to_phys(vectors));
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	map.virtual = 0xffff0000;
	map.length = PAGE_SIZE;
	map.type = MT_HIGH_VECTORS;
	create_mapping(&map);

	if (!vectors_high()) {
		map.virtual = 0;
		map.type = MT_LOW_VECTORS;
		create_mapping(&map);
	}

	/*
	 * Ask the machine support to map in the statically mapped devices.
	 */
	if (mdesc->map_io)
		mdesc->map_io();
1213
	fill_pmd_gaps();
1214

R
Rob Herring 已提交
1215 1216 1217
	/* Reserve fixed i/o space in VMALLOC region */
	pci_reserve_io();

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	/*
	 * Finally flush the caches and tlb to ensure that we're in a
	 * consistent state wrt the writebuffer.  This also ensures that
	 * any write-allocated cache lines in the vector page are written
	 * back.  After this point, we can start to touch devices again.
	 */
	local_flush_tlb_all();
	flush_cache_all();
}

N
Nicolas Pitre 已提交
1228 1229 1230
static void __init kmap_init(void)
{
#ifdef CONFIG_HIGHMEM
R
Russell King 已提交
1231 1232
	pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
		PKMAP_BASE, _PAGE_KERNEL_TABLE);
N
Nicolas Pitre 已提交
1233 1234 1235
#endif
}

1236 1237
static void __init map_lowmem(void)
{
1238
	struct memblock_region *reg;
1239 1240

	/* Map all the lowmem memory banks. */
1241 1242 1243 1244 1245
	for_each_memblock(memory, reg) {
		phys_addr_t start = reg->base;
		phys_addr_t end = start + reg->size;
		struct map_desc map;

1246 1247
		if (end > arm_lowmem_limit)
			end = arm_lowmem_limit;
1248 1249 1250 1251 1252 1253 1254
		if (start >= end)
			break;

		map.pfn = __phys_to_pfn(start);
		map.virtual = __phys_to_virt(start);
		map.length = end - start;
		map.type = MT_MEMORY;
1255

1256
		create_mapping(&map);
1257 1258 1259
	}
}

1260 1261 1262 1263
/*
 * paging_init() sets up the page tables, initialises the zone memory
 * maps, and sets up the zero page, bad page and bad page tables.
 */
1264
void __init paging_init(struct machine_desc *mdesc)
1265 1266 1267
{
	void *zero_page;

1268
	memblock_set_current_limit(arm_lowmem_limit);
1269

1270
	build_mem_type_table();
1271
	prepare_page_table();
1272
	map_lowmem();
1273
	dma_contiguous_remap();
1274
	devicemaps_init(mdesc);
N
Nicolas Pitre 已提交
1275
	kmap_init();
1276 1277 1278

	top_pmd = pmd_off_k(0xffff0000);

R
Russell King 已提交
1279 1280
	/* allocate the zero page. */
	zero_page = early_alloc(PAGE_SIZE);
R
Russell King 已提交
1281

1282
	bootmem_init();
R
Russell King 已提交
1283

1284
	empty_zero_page = virt_to_page(zero_page);
1285
	__flush_dcache_page(NULL, empty_zero_page);
1286
}