mmu.c 33.1 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 *  linux/arch/arm/mm/mmu.c
 *
 *  Copyright (C) 1995-2005 Russell King
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
10
#include <linux/module.h>
11 12 13 14 15
#include <linux/kernel.h>
#include <linux/errno.h>
#include <linux/init.h>
#include <linux/mman.h>
#include <linux/nodemask.h>
R
Russell King 已提交
16
#include <linux/memblock.h>
17
#include <linux/fs.h>
18
#include <linux/vmalloc.h>
19
#include <linux/sizes.h>
20

21
#include <asm/cp15.h>
22
#include <asm/cputype.h>
R
Russell King 已提交
23
#include <asm/sections.h>
24
#include <asm/cachetype.h>
25
#include <asm/setup.h>
26
#include <asm/smp_plat.h>
27
#include <asm/tlb.h>
N
Nicolas Pitre 已提交
28
#include <asm/highmem.h>
29
#include <asm/system_info.h>
30
#include <asm/traps.h>
31 32 33

#include <asm/mach/arch.h>
#include <asm/mach/map.h>
R
Rob Herring 已提交
34
#include <asm/mach/pci.h>
35 36 37 38 39 40 41 42

#include "mm.h"

/*
 * empty_zero_page is a special page that is used for
 * zero-initialized data and COW.
 */
struct page *empty_zero_page;
43
EXPORT_SYMBOL(empty_zero_page);
44 45 46 47 48 49

/*
 * The pmd table for the upper-most set of pages.
 */
pmd_t *top_pmd;

50 51 52 53 54 55 56 57
#define CPOLICY_UNCACHED	0
#define CPOLICY_BUFFERED	1
#define CPOLICY_WRITETHROUGH	2
#define CPOLICY_WRITEBACK	3
#define CPOLICY_WRITEALLOC	4

static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
static unsigned int ecc_mask __initdata = 0;
58
pgprot_t pgprot_user;
59 60
pgprot_t pgprot_kernel;

61
EXPORT_SYMBOL(pgprot_user);
62 63 64 65 66
EXPORT_SYMBOL(pgprot_kernel);

struct cachepolicy {
	const char	policy[16];
	unsigned int	cr_mask;
67
	pmdval_t	pmd;
68
	pteval_t	pte;
69 70 71 72 73 74 75
};

static struct cachepolicy cache_policies[] __initdata = {
	{
		.policy		= "uncached",
		.cr_mask	= CR_W|CR_C,
		.pmd		= PMD_SECT_UNCACHED,
76
		.pte		= L_PTE_MT_UNCACHED,
77 78 79 80
	}, {
		.policy		= "buffered",
		.cr_mask	= CR_C,
		.pmd		= PMD_SECT_BUFFERED,
81
		.pte		= L_PTE_MT_BUFFERABLE,
82 83 84 85
	}, {
		.policy		= "writethrough",
		.cr_mask	= 0,
		.pmd		= PMD_SECT_WT,
86
		.pte		= L_PTE_MT_WRITETHROUGH,
87 88 89 90
	}, {
		.policy		= "writeback",
		.cr_mask	= 0,
		.pmd		= PMD_SECT_WB,
91
		.pte		= L_PTE_MT_WRITEBACK,
92 93 94 95
	}, {
		.policy		= "writealloc",
		.cr_mask	= 0,
		.pmd		= PMD_SECT_WBWA,
96
		.pte		= L_PTE_MT_WRITEALLOC,
97 98 99 100
	}
};

/*
S
Simon Arlott 已提交
101
 * These are useful for identifying cache coherency
102 103 104 105
 * problems by allowing the cache or the cache and
 * writebuffer to be turned off.  (Note: the write
 * buffer should not be on and the cache off).
 */
106
static int __init early_cachepolicy(char *p)
107 108 109 110 111 112
{
	int i;

	for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
		int len = strlen(cache_policies[i].policy);

113
		if (memcmp(p, cache_policies[i].policy, len) == 0) {
114 115 116 117 118 119 120 121
			cachepolicy = i;
			cr_alignment &= ~cache_policies[i].cr_mask;
			cr_no_alignment &= ~cache_policies[i].cr_mask;
			break;
		}
	}
	if (i == ARRAY_SIZE(cache_policies))
		printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
122 123 124 125 126 127 128
	/*
	 * This restriction is partly to do with the way we boot; it is
	 * unpredictable to have memory mapped using two different sets of
	 * memory attributes (shared, type, and cache attribs).  We can not
	 * change these attributes once the initial assembly has setup the
	 * page tables.
	 */
129 130 131 132
	if (cpu_architecture() >= CPU_ARCH_ARMv6) {
		printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
		cachepolicy = CPOLICY_WRITEBACK;
	}
133 134
	flush_cache_all();
	set_cr(cr_alignment);
135
	return 0;
136
}
137
early_param("cachepolicy", early_cachepolicy);
138

139
static int __init early_nocache(char *__unused)
140 141 142
{
	char *p = "buffered";
	printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
143 144
	early_cachepolicy(p);
	return 0;
145
}
146
early_param("nocache", early_nocache);
147

148
static int __init early_nowrite(char *__unused)
149 150 151
{
	char *p = "uncached";
	printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
152 153
	early_cachepolicy(p);
	return 0;
154
}
155
early_param("nowb", early_nowrite);
156

157
#ifndef CONFIG_ARM_LPAE
158
static int __init early_ecc(char *p)
159
{
160
	if (memcmp(p, "on", 2) == 0)
161
		ecc_mask = PMD_PROTECTION;
162
	else if (memcmp(p, "off", 3) == 0)
163
		ecc_mask = 0;
164
	return 0;
165
}
166
early_param("ecc", early_ecc);
167
#endif
168 169 170 171 172 173 174 175 176 177

static int __init noalign_setup(char *__unused)
{
	cr_alignment &= ~CR_A;
	cr_no_alignment &= ~CR_A;
	set_cr(cr_alignment);
	return 1;
}
__setup("noalign", noalign_setup);

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
#ifndef CONFIG_SMP
void adjust_cr(unsigned long mask, unsigned long set)
{
	unsigned long flags;

	mask &= ~CR_A;

	set &= mask;

	local_irq_save(flags);

	cr_no_alignment = (cr_no_alignment & ~mask) | set;
	cr_alignment = (cr_alignment & ~mask) | set;

	set_cr((get_cr() & ~mask) | set);

	local_irq_restore(flags);
}
#endif

198
#define PROT_PTE_DEVICE		L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
199
#define PROT_SECT_DEVICE	PMD_TYPE_SECT|PMD_SECT_AP_WRITE
200

201
static struct mem_type mem_types[] = {
202
	[MT_DEVICE] = {		  /* Strongly ordered / ARMv6 shared device */
203 204
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
				  L_PTE_SHARED,
205
		.prot_l1	= PMD_TYPE_TABLE,
206
		.prot_sect	= PROT_SECT_DEVICE | PMD_SECT_S,
207 208 209
		.domain		= DOMAIN_IO,
	},
	[MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
210
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
211
		.prot_l1	= PMD_TYPE_TABLE,
212
		.prot_sect	= PROT_SECT_DEVICE,
213 214 215
		.domain		= DOMAIN_IO,
	},
	[MT_DEVICE_CACHED] = {	  /* ioremap_cached */
216
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
217 218 219
		.prot_l1	= PMD_TYPE_TABLE,
		.prot_sect	= PROT_SECT_DEVICE | PMD_SECT_WB,
		.domain		= DOMAIN_IO,
R
Rob Herring 已提交
220
	},
221
	[MT_DEVICE_WC] = {	/* ioremap_wc */
222
		.prot_pte	= PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
223
		.prot_l1	= PMD_TYPE_TABLE,
224
		.prot_sect	= PROT_SECT_DEVICE,
225
		.domain		= DOMAIN_IO,
226
	},
227 228 229 230 231 232
	[MT_UNCACHED] = {
		.prot_pte	= PROT_PTE_DEVICE,
		.prot_l1	= PMD_TYPE_TABLE,
		.prot_sect	= PMD_TYPE_SECT | PMD_SECT_XN,
		.domain		= DOMAIN_IO,
	},
233
	[MT_CACHECLEAN] = {
234
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
235 236
		.domain    = DOMAIN_KERNEL,
	},
237
#ifndef CONFIG_ARM_LPAE
238
	[MT_MINICLEAN] = {
239
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
240 241
		.domain    = DOMAIN_KERNEL,
	},
242
#endif
243 244
	[MT_LOW_VECTORS] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
245
				L_PTE_RDONLY,
246 247 248 249 250
		.prot_l1   = PMD_TYPE_TABLE,
		.domain    = DOMAIN_USER,
	},
	[MT_HIGH_VECTORS] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
251
				L_PTE_USER | L_PTE_RDONLY,
252 253 254 255
		.prot_l1   = PMD_TYPE_TABLE,
		.domain    = DOMAIN_USER,
	},
	[MT_MEMORY] = {
256
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
257
		.prot_l1   = PMD_TYPE_TABLE,
258
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
259 260 261
		.domain    = DOMAIN_KERNEL,
	},
	[MT_ROM] = {
262
		.prot_sect = PMD_TYPE_SECT,
263 264
		.domain    = DOMAIN_KERNEL,
	},
265
	[MT_MEMORY_NONCACHED] = {
266
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
267
				L_PTE_MT_BUFFERABLE,
268
		.prot_l1   = PMD_TYPE_TABLE,
269 270 271
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
		.domain    = DOMAIN_KERNEL,
	},
272
	[MT_MEMORY_DTCM] = {
273
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
274
				L_PTE_XN,
275 276 277
		.prot_l1   = PMD_TYPE_TABLE,
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
		.domain    = DOMAIN_KERNEL,
278 279
	},
	[MT_MEMORY_ITCM] = {
280
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
281
		.prot_l1   = PMD_TYPE_TABLE,
282
		.domain    = DOMAIN_KERNEL,
283
	},
284 285 286 287 288 289 290 291
	[MT_MEMORY_SO] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
				L_PTE_MT_UNCACHED,
		.prot_l1   = PMD_TYPE_TABLE,
		.prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
				PMD_SECT_UNCACHED | PMD_SECT_XN,
		.domain    = DOMAIN_KERNEL,
	},
292 293 294 295 296
	[MT_MEMORY_DMA_READY] = {
		.prot_pte  = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
		.prot_l1   = PMD_TYPE_TABLE,
		.domain    = DOMAIN_KERNEL,
	},
297 298
};

299 300 301 302
const struct mem_type *get_mem_type(unsigned int type)
{
	return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
}
303
EXPORT_SYMBOL(get_mem_type);
304

305 306 307 308 309 310 311
/*
 * Adjust the PMD section entries according to the CPU in use.
 */
static void __init build_mem_type_table(void)
{
	struct cachepolicy *cp;
	unsigned int cr = get_cr();
312
	pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
313 314 315
	int cpu_arch = cpu_architecture();
	int i;

316
	if (cpu_arch < CPU_ARCH_ARMv6) {
317
#if defined(CONFIG_CPU_DCACHE_DISABLE)
318 319
		if (cachepolicy > CPOLICY_BUFFERED)
			cachepolicy = CPOLICY_BUFFERED;
320
#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
321 322
		if (cachepolicy > CPOLICY_WRITETHROUGH)
			cachepolicy = CPOLICY_WRITETHROUGH;
323
#endif
324
	}
325 326 327 328 329
	if (cpu_arch < CPU_ARCH_ARMv5) {
		if (cachepolicy >= CPOLICY_WRITEALLOC)
			cachepolicy = CPOLICY_WRITEBACK;
		ecc_mask = 0;
	}
330 331
	if (is_smp())
		cachepolicy = CPOLICY_WRITEALLOC;
332

333
	/*
334 335 336
	 * Strip out features not present on earlier architectures.
	 * Pre-ARMv5 CPUs don't have TEX bits.  Pre-ARMv6 CPUs or those
	 * without extended page tables don't have the 'Shared' bit.
337
	 */
338 339 340 341 342 343
	if (cpu_arch < CPU_ARCH_ARMv5)
		for (i = 0; i < ARRAY_SIZE(mem_types); i++)
			mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
	if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
		for (i = 0; i < ARRAY_SIZE(mem_types); i++)
			mem_types[i].prot_sect &= ~PMD_SECT_S;
344 345

	/*
346 347 348
	 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
	 * "update-able on write" bit on ARM610).  However, Xscale and
	 * Xscale3 require this bit to be cleared.
349
	 */
350
	if (cpu_is_xscale() || cpu_is_xsc3()) {
351
		for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
352
			mem_types[i].prot_sect &= ~PMD_BIT4;
353 354 355 356
			mem_types[i].prot_l1 &= ~PMD_BIT4;
		}
	} else if (cpu_arch < CPU_ARCH_ARMv6) {
		for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
357 358
			if (mem_types[i].prot_l1)
				mem_types[i].prot_l1 |= PMD_BIT4;
359 360 361 362
			if (mem_types[i].prot_sect)
				mem_types[i].prot_sect |= PMD_BIT4;
		}
	}
363

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
	/*
	 * Mark the device areas according to the CPU/architecture.
	 */
	if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
		if (!cpu_is_xsc3()) {
			/*
			 * Mark device regions on ARMv6+ as execute-never
			 * to prevent speculative instruction fetches.
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
			mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
		}
		if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
			/*
			 * For ARMv7 with TEX remapping,
			 * - shared device is SXCB=1100
			 * - nonshared device is SXCB=0100
			 * - write combine device mem is SXCB=0001
			 * (Uncached Normal memory)
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
		} else if (cpu_is_xsc3()) {
			/*
			 * For Xscale3,
			 * - shared device is TEXCB=00101
			 * - nonshared device is TEXCB=01000
			 * - write combine device mem is TEXCB=00100
			 * (Inner/Outer Uncacheable in xsc3 parlance)
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
		} else {
			/*
			 * For ARMv6 and ARMv7 without TEX remapping,
			 * - shared device is TEXCB=00001
			 * - nonshared device is TEXCB=01000
			 * - write combine device mem is TEXCB=00100
			 * (Uncached Normal in ARMv6 parlance).
			 */
			mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
			mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
		}
	} else {
		/*
		 * On others, write combining is "Uncached/Buffered"
		 */
		mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
	}

	/*
	 * Now deal with the memory-type mappings
	 */
422
	cp = &cache_policies[cachepolicy];
423 424
	vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;

425 426 427 428
	/*
	 * ARMv6 and above have extended page tables.
	 */
	if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
429
#ifndef CONFIG_ARM_LPAE
430 431 432 433 434 435 436
		/*
		 * Mark cache clean areas and XIP ROM read only
		 * from SVC mode and no access from userspace.
		 */
		mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
		mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
		mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
437
#endif
438

439 440 441 442 443 444 445 446 447 448 449 450 451 452
		if (is_smp()) {
			/*
			 * Mark memory with the "shared" attribute
			 * for SMP systems
			 */
			user_pgprot |= L_PTE_SHARED;
			kern_pgprot |= L_PTE_SHARED;
			vecs_pgprot |= L_PTE_SHARED;
			mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
			mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
			mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
			mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
			mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
			mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
453
			mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
454 455 456
			mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
			mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
		}
457 458
	}

459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	/*
	 * Non-cacheable Normal - intended for memory areas that must
	 * not cause dirty cache line writebacks when used
	 */
	if (cpu_arch >= CPU_ARCH_ARMv6) {
		if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
			/* Non-cacheable Normal is XCB = 001 */
			mem_types[MT_MEMORY_NONCACHED].prot_sect |=
				PMD_SECT_BUFFERED;
		} else {
			/* For both ARMv6 and non-TEX-remapping ARMv7 */
			mem_types[MT_MEMORY_NONCACHED].prot_sect |=
				PMD_SECT_TEX(1);
		}
	} else {
		mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
	}

477 478 479 480 481 482
#ifdef CONFIG_ARM_LPAE
	/*
	 * Do not generate access flag faults for the kernel mappings.
	 */
	for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
		mem_types[i].prot_pte |= PTE_EXT_AF;
483 484
		if (mem_types[i].prot_sect)
			mem_types[i].prot_sect |= PMD_SECT_AF;
485 486 487 488 489
	}
	kern_pgprot |= PTE_EXT_AF;
	vecs_pgprot |= PTE_EXT_AF;
#endif

490
	for (i = 0; i < 16; i++) {
491
		pteval_t v = pgprot_val(protection_map[i]);
492
		protection_map[i] = __pgprot(v | user_pgprot);
493 494
	}

495 496
	mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
	mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
497

498
	pgprot_user   = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
499
	pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
500
				 L_PTE_DIRTY | kern_pgprot);
501 502 503 504

	mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
	mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
	mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
505
	mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
506
	mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
507
	mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
508 509 510 511 512 513 514 515 516 517 518 519 520
	mem_types[MT_ROM].prot_sect |= cp->pmd;

	switch (cp->pmd) {
	case PMD_SECT_WT:
		mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
		break;
	case PMD_SECT_WB:
	case PMD_SECT_WBWA:
		mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
		break;
	}
	printk("Memory policy: ECC %sabled, Data cache %s\n",
		ecc_mask ? "en" : "dis", cp->policy);
521 522 523 524 525 526 527 528

	for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
		struct mem_type *t = &mem_types[i];
		if (t->prot_l1)
			t->prot_l1 |= PMD_DOMAIN(t->domain);
		if (t->prot_sect)
			t->prot_sect |= PMD_DOMAIN(t->domain);
	}
529 530
}

531 532 533 534 535 536 537 538 539 540 541 542 543
#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
			      unsigned long size, pgprot_t vma_prot)
{
	if (!pfn_valid(pfn))
		return pgprot_noncached(vma_prot);
	else if (file->f_flags & O_SYNC)
		return pgprot_writecombine(vma_prot);
	return vma_prot;
}
EXPORT_SYMBOL(phys_mem_access_prot);
#endif

544 545
#define vectors_base()	(vectors_high() ? 0xffff0000 : 0)

546
static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
R
Russell King 已提交
547
{
548
	void *ptr = __va(memblock_alloc(sz, align));
R
Russell King 已提交
549 550
	memset(ptr, 0, sz);
	return ptr;
R
Russell King 已提交
551 552
}

553 554 555 556 557
static void __init *early_alloc(unsigned long sz)
{
	return early_alloc_aligned(sz, sz);
}

R
Russell King 已提交
558
static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
559
{
560
	if (pmd_none(*pmd)) {
561
		pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
562
		__pmd_populate(pmd, __pa(pte), prot);
563
	}
R
Russell King 已提交
564 565 566
	BUG_ON(pmd_bad(*pmd));
	return pte_offset_kernel(pmd, addr);
}
567

R
Russell King 已提交
568 569 570 571 572
static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
				  unsigned long end, unsigned long pfn,
				  const struct mem_type *type)
{
	pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
573
	do {
574
		set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
575 576
		pfn++;
	} while (pte++, addr += PAGE_SIZE, addr != end);
577 578
}

R
Russell King 已提交
579
static void __init alloc_init_section(pud_t *pud, unsigned long addr,
580
				      unsigned long end, phys_addr_t phys,
581
				      const struct mem_type *type)
582
{
R
Russell King 已提交
583
	pmd_t *pmd = pmd_offset(pud, addr);
584

585 586 587 588 589 590
	/*
	 * Try a section mapping - end, addr and phys must all be aligned
	 * to a section boundary.  Note that PMDs refer to the individual
	 * L1 entries, whereas PGDs refer to a group of L1 entries making
	 * up one logical pointer to an L2 table.
	 */
591
	if (type->prot_sect && ((addr | end | phys) & ~SECTION_MASK) == 0) {
592
		pmd_t *p = pmd;
593

594
#ifndef CONFIG_ARM_LPAE
595 596
		if (addr & SECTION_SIZE)
			pmd++;
597
#endif
598 599 600 601 602

		do {
			*pmd = __pmd(phys | type->prot_sect);
			phys += SECTION_SIZE;
		} while (pmd++, addr += SECTION_SIZE, addr != end);
603

604 605 606 607 608 609 610 611
		flush_pmd_entry(p);
	} else {
		/*
		 * No need to loop; pte's aren't interested in the
		 * individual L1 entries.
		 */
		alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
	}
612 613
}

614 615
static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
	unsigned long end, unsigned long phys, const struct mem_type *type)
R
Russell King 已提交
616 617 618 619 620 621 622 623 624 625 626
{
	pud_t *pud = pud_offset(pgd, addr);
	unsigned long next;

	do {
		next = pud_addr_end(addr, end);
		alloc_init_section(pud, addr, next, phys, type);
		phys += next - addr;
	} while (pud++, addr = next, addr != end);
}

627
#ifndef CONFIG_ARM_LPAE
628 629 630
static void __init create_36bit_mapping(struct map_desc *md,
					const struct mem_type *type)
{
631 632
	unsigned long addr, length, end;
	phys_addr_t phys;
633 634 635
	pgd_t *pgd;

	addr = md->virtual;
636
	phys = __pfn_to_phys(md->pfn);
637 638 639 640 641
	length = PAGE_ALIGN(md->length);

	if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
		printk(KERN_ERR "MM: CPU does not support supersection "
		       "mapping for 0x%08llx at 0x%08lx\n",
642
		       (long long)__pfn_to_phys((u64)md->pfn), addr);
643 644 645 646 647 648 649 650 651 652 653 654
		return;
	}

	/* N.B.	ARMv6 supersections are only defined to work with domain 0.
	 *	Since domain assignments can in fact be arbitrary, the
	 *	'domain == 0' check below is required to insure that ARMv6
	 *	supersections are only allocated for domain 0 regardless
	 *	of the actual domain assignments in use.
	 */
	if (type->domain) {
		printk(KERN_ERR "MM: invalid domain in supersection "
		       "mapping for 0x%08llx at 0x%08lx\n",
655
		       (long long)__pfn_to_phys((u64)md->pfn), addr);
656 657 658 659
		return;
	}

	if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
660 661 662
		printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
		       " at 0x%08lx invalid alignment\n",
		       (long long)__pfn_to_phys((u64)md->pfn), addr);
663 664 665 666 667 668 669 670 671 672 673 674
		return;
	}

	/*
	 * Shift bits [35:32] of address into bits [23:20] of PMD
	 * (See ARMv6 spec).
	 */
	phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);

	pgd = pgd_offset_k(addr);
	end = addr + length;
	do {
R
Russell King 已提交
675 676
		pud_t *pud = pud_offset(pgd, addr);
		pmd_t *pmd = pmd_offset(pud, addr);
677 678 679 680 681 682 683 684 685 686
		int i;

		for (i = 0; i < 16; i++)
			*pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);

		addr += SUPERSECTION_SIZE;
		phys += SUPERSECTION_SIZE;
		pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
	} while (addr != end);
}
687
#endif	/* !CONFIG_ARM_LPAE */
688

689 690 691 692 693 694 695
/*
 * Create the page directory entries and any necessary
 * page tables for the mapping specified by `md'.  We
 * are able to cope here with varying sizes and address
 * offsets, and we take full advantage of sections and
 * supersections.
 */
696
static void __init create_mapping(struct map_desc *md)
697
{
698 699
	unsigned long addr, length, end;
	phys_addr_t phys;
700
	const struct mem_type *type;
701
	pgd_t *pgd;
702 703

	if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
704 705 706
		printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
		       " at 0x%08lx in user region\n",
		       (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
707 708 709 710
		return;
	}

	if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
711 712
	    md->virtual >= PAGE_OFFSET &&
	    (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
713
		printk(KERN_WARNING "BUG: mapping for 0x%08llx"
714
		       " at 0x%08lx out of vmalloc space\n",
715
		       (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
716 717
	}

718
	type = &mem_types[md->type];
719

720
#ifndef CONFIG_ARM_LPAE
721 722 723
	/*
	 * Catch 36-bit addresses
	 */
724 725 726
	if (md->pfn >= 0x100000) {
		create_36bit_mapping(md, type);
		return;
727
	}
728
#endif
729

730
	addr = md->virtual & PAGE_MASK;
731
	phys = __pfn_to_phys(md->pfn);
732
	length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
733

734
	if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
735
		printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
736
		       "be mapped using pages, ignoring.\n",
737
		       (long long)__pfn_to_phys(md->pfn), addr);
738 739 740
		return;
	}

741 742 743 744
	pgd = pgd_offset_k(addr);
	end = addr + length;
	do {
		unsigned long next = pgd_addr_end(addr, end);
745

R
Russell King 已提交
746
		alloc_init_pud(pgd, addr, next, phys, type);
747

748 749 750
		phys += next - addr;
		addr = next;
	} while (pgd++, addr != end);
751 752 753 754 755 756 757
}

/*
 * Create the architecture specific mappings
 */
void __init iotable_init(struct map_desc *io_desc, int nr)
{
758 759 760 761 762
	struct map_desc *md;
	struct vm_struct *vm;

	if (!nr)
		return;
763

764 765 766 767 768 769
	vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm));

	for (md = io_desc; nr; md++, nr--) {
		create_mapping(md);
		vm->addr = (void *)(md->virtual & PAGE_MASK);
		vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
R
Rob Herring 已提交
770 771
		vm->phys_addr = __pfn_to_phys(md->pfn);
		vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
772
		vm->flags |= VM_ARM_MTYPE(md->type);
773 774 775
		vm->caller = iotable_init;
		vm_area_add_early(vm++);
	}
776 777
}

R
Rob Herring 已提交
778 779 780 781 782 783 784 785
void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
				  void *caller)
{
	struct vm_struct *vm;

	vm = early_alloc_aligned(sizeof(*vm), __alignof__(*vm));
	vm->addr = (void *)addr;
	vm->size = size;
786
	vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
R
Rob Herring 已提交
787 788 789 790
	vm->caller = caller;
	vm_area_add_early(vm);
}

791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
#ifndef CONFIG_ARM_LPAE

/*
 * The Linux PMD is made of two consecutive section entries covering 2MB
 * (see definition in include/asm/pgtable-2level.h).  However a call to
 * create_mapping() may optimize static mappings by using individual
 * 1MB section mappings.  This leaves the actual PMD potentially half
 * initialized if the top or bottom section entry isn't used, leaving it
 * open to problems if a subsequent ioremap() or vmalloc() tries to use
 * the virtual space left free by that unused section entry.
 *
 * Let's avoid the issue by inserting dummy vm entries covering the unused
 * PMD halves once the static mappings are in place.
 */

static void __init pmd_empty_section_gap(unsigned long addr)
{
R
Rob Herring 已提交
808
	vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
809 810 811 812 813 814 815 816 817 818
}

static void __init fill_pmd_gaps(void)
{
	struct vm_struct *vm;
	unsigned long addr, next = 0;
	pmd_t *pmd;

	/* we're still single threaded hence no lock needed here */
	for (vm = vmlist; vm; vm = vm->next) {
819
		if (!(vm->flags & (VM_ARM_STATIC_MAPPING | VM_ARM_EMPTY_MAPPING)))
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
			continue;
		addr = (unsigned long)vm->addr;
		if (addr < next)
			continue;

		/*
		 * Check if this vm starts on an odd section boundary.
		 * If so and the first section entry for this PMD is free
		 * then we block the corresponding virtual address.
		 */
		if ((addr & ~PMD_MASK) == SECTION_SIZE) {
			pmd = pmd_off_k(addr);
			if (pmd_none(*pmd))
				pmd_empty_section_gap(addr & PMD_MASK);
		}

		/*
		 * Then check if this vm ends on an odd section boundary.
		 * If so and the second section entry for this PMD is empty
		 * then we block the corresponding virtual address.
		 */
		addr += vm->size;
		if ((addr & ~PMD_MASK) == SECTION_SIZE) {
			pmd = pmd_off_k(addr) + 1;
			if (pmd_none(*pmd))
				pmd_empty_section_gap(addr);
		}

		/* no need to look at any vm entry until we hit the next PMD */
		next = (addr + PMD_SIZE - 1) & PMD_MASK;
	}
}

#else
#define fill_pmd_gaps() do { } while (0)
#endif

R
Rob Herring 已提交
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
static void __init pci_reserve_io(void)
{
	struct vm_struct *vm;
	unsigned long addr;

	/* we're still single threaded hence no lock needed here */
	for (vm = vmlist; vm; vm = vm->next) {
		if (!(vm->flags & VM_ARM_STATIC_MAPPING))
			continue;
		addr = (unsigned long)vm->addr;
		addr &= ~(SZ_2M - 1);
		if (addr == PCI_IO_VIRT_BASE)
			return;

	}
	vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
}
#else
#define pci_reserve_io() do { } while (0)
#endif

R
Rob Herring 已提交
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
#ifdef CONFIG_DEBUG_LL
void __init debug_ll_io_init(void)
{
	struct map_desc map;

	debug_ll_addr(&map.pfn, &map.virtual);
	if (!map.pfn || !map.virtual)
		return;
	map.pfn = __phys_to_pfn(map.pfn);
	map.virtual &= PAGE_MASK;
	map.length = PAGE_SIZE;
	map.type = MT_DEVICE;
	create_mapping(&map);
}
#endif

895 896
static void * __initdata vmalloc_min =
	(void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
897 898 899 900

/*
 * vmalloc=size forces the vmalloc area to be exactly 'size'
 * bytes. This can be used to increase (or decrease) the vmalloc
901
 * area - the default is 240m.
902
 */
903
static int __init early_vmalloc(char *arg)
904
{
R
Russell King 已提交
905
	unsigned long vmalloc_reserve = memparse(arg, NULL);
906 907 908 909 910 911 912

	if (vmalloc_reserve < SZ_16M) {
		vmalloc_reserve = SZ_16M;
		printk(KERN_WARNING
			"vmalloc area too small, limiting to %luMB\n",
			vmalloc_reserve >> 20);
	}
913 914 915 916 917 918 919

	if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
		vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
		printk(KERN_WARNING
			"vmalloc area is too big, limiting to %luMB\n",
			vmalloc_reserve >> 20);
	}
R
Russell King 已提交
920 921

	vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
922
	return 0;
923
}
924
early_param("vmalloc", early_vmalloc);
925

926
phys_addr_t arm_lowmem_limit __initdata = 0;
927

928
void __init sanity_check_meminfo(void)
929
{
R
Russell King 已提交
930
	int i, j, highmem = 0;
931

932
	for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
933 934
		struct membank *bank = &meminfo.bank[j];
		*bank = meminfo.bank[i];
935

936 937 938
		if (bank->start > ULONG_MAX)
			highmem = 1;

939
#ifdef CONFIG_HIGHMEM
940
		if (__va(bank->start) >= vmalloc_min ||
R
Russell King 已提交
941 942 943 944 945
		    __va(bank->start) < (void *)PAGE_OFFSET)
			highmem = 1;

		bank->highmem = highmem;

946 947 948 949
		/*
		 * Split those memory banks which are partially overlapping
		 * the vmalloc area greatly simplifying things later.
		 */
950
		if (!highmem && __va(bank->start) < vmalloc_min &&
R
Russell King 已提交
951
		    bank->size > vmalloc_min - __va(bank->start)) {
952 953 954 955 956 957 958 959
			if (meminfo.nr_banks >= NR_BANKS) {
				printk(KERN_CRIT "NR_BANKS too low, "
						 "ignoring high memory\n");
			} else {
				memmove(bank + 1, bank,
					(meminfo.nr_banks - i) * sizeof(*bank));
				meminfo.nr_banks++;
				i++;
R
Russell King 已提交
960 961
				bank[1].size -= vmalloc_min - __va(bank->start);
				bank[1].start = __pa(vmalloc_min - 1) + 1;
R
Russell King 已提交
962
				bank[1].highmem = highmem = 1;
963 964
				j++;
			}
R
Russell King 已提交
965
			bank->size = vmalloc_min - __va(bank->start);
966 967
		}
#else
968 969
		bank->highmem = highmem;

970 971 972 973 974 975 976 977 978 979 980
		/*
		 * Highmem banks not allowed with !CONFIG_HIGHMEM.
		 */
		if (highmem) {
			printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
			       "(!CONFIG_HIGHMEM).\n",
			       (unsigned long long)bank->start,
			       (unsigned long long)bank->start + bank->size - 1);
			continue;
		}

981 982 983 984
		/*
		 * Check whether this memory bank would entirely overlap
		 * the vmalloc area.
		 */
R
Russell King 已提交
985
		if (__va(bank->start) >= vmalloc_min ||
986
		    __va(bank->start) < (void *)PAGE_OFFSET) {
987
			printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
988
			       "(vmalloc region overlap).\n",
989 990
			       (unsigned long long)bank->start,
			       (unsigned long long)bank->start + bank->size - 1);
991 992
			continue;
		}
993

994 995 996 997
		/*
		 * Check whether this memory bank would partially overlap
		 * the vmalloc area.
		 */
998 999
		if (__va(bank->start + bank->size - 1) >= vmalloc_min ||
		    __va(bank->start + bank->size - 1) <= __va(bank->start)) {
R
Russell King 已提交
1000
			unsigned long newsize = vmalloc_min - __va(bank->start);
1001 1002 1003 1004 1005
			printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
			       "to -%.8llx (vmalloc region overlap).\n",
			       (unsigned long long)bank->start,
			       (unsigned long long)bank->start + bank->size - 1,
			       (unsigned long long)bank->start + newsize - 1);
1006 1007 1008
			bank->size = newsize;
		}
#endif
1009 1010
		if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit)
			arm_lowmem_limit = bank->start + bank->size;
1011

1012
		j++;
1013
	}
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
#ifdef CONFIG_HIGHMEM
	if (highmem) {
		const char *reason = NULL;

		if (cache_is_vipt_aliasing()) {
			/*
			 * Interactions between kmap and other mappings
			 * make highmem support with aliasing VIPT caches
			 * rather difficult.
			 */
			reason = "with VIPT aliasing cache";
		}
		if (reason) {
			printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
				reason);
			while (j > 0 && meminfo.bank[j - 1].highmem)
				j--;
		}
	}
#endif
1034
	meminfo.nr_banks = j;
1035 1036
	high_memory = __va(arm_lowmem_limit - 1) + 1;
	memblock_set_current_limit(arm_lowmem_limit);
1037 1038
}

1039
static inline void prepare_page_table(void)
1040 1041
{
	unsigned long addr;
1042
	phys_addr_t end;
1043 1044 1045 1046

	/*
	 * Clear out all the mappings below the kernel image.
	 */
1047
	for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
1048 1049 1050 1051
		pmd_clear(pmd_off_k(addr));

#ifdef CONFIG_XIP_KERNEL
	/* The XIP kernel is mapped in the module area -- skip over it */
1052
	addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
1053
#endif
1054
	for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
1055 1056
		pmd_clear(pmd_off_k(addr));

1057 1058 1059 1060
	/*
	 * Find the end of the first block of lowmem.
	 */
	end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
1061 1062
	if (end >= arm_lowmem_limit)
		end = arm_lowmem_limit;
1063

1064 1065
	/*
	 * Clear out all the kernel space mappings, except for the first
1066
	 * memory bank, up to the vmalloc region.
1067
	 */
1068
	for (addr = __phys_to_virt(end);
1069
	     addr < VMALLOC_START; addr += PMD_SIZE)
1070 1071 1072
		pmd_clear(pmd_off_k(addr));
}

1073 1074 1075 1076 1077
#ifdef CONFIG_ARM_LPAE
/* the first page is reserved for pgd */
#define SWAPPER_PG_DIR_SIZE	(PAGE_SIZE + \
				 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
#else
1078
#define SWAPPER_PG_DIR_SIZE	(PTRS_PER_PGD * sizeof(pgd_t))
1079
#endif
1080

1081
/*
R
Russell King 已提交
1082
 * Reserve the special regions of memory
1083
 */
R
Russell King 已提交
1084
void __init arm_mm_memblock_reserve(void)
1085 1086 1087 1088 1089
{
	/*
	 * Reserve the page tables.  These are already in use,
	 * and can only be in node 0.
	 */
1090
	memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
1091 1092 1093 1094 1095 1096

#ifdef CONFIG_SA1111
	/*
	 * Because of the SA1111 DMA bug, we want to preserve our
	 * precious DMA-able memory...
	 */
R
Russell King 已提交
1097
	memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
1098 1099 1100 1101
#endif
}

/*
1102 1103
 * Set up the device mappings.  Since we clear out the page tables for all
 * mappings above VMALLOC_START, we will remove any debug device mappings.
1104 1105 1106 1107 1108 1109 1110 1111
 * This means you have to be careful how you debug this function, or any
 * called function.  This means you can't use any function or debugging
 * method which may touch any device, otherwise the kernel _will_ crash.
 */
static void __init devicemaps_init(struct machine_desc *mdesc)
{
	struct map_desc map;
	unsigned long addr;
1112
	void *vectors;
1113 1114 1115 1116

	/*
	 * Allocate the vector page early.
	 */
1117 1118 1119
	vectors = early_alloc(PAGE_SIZE);

	early_trap_init(vectors);
1120

1121
	for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
1122 1123 1124 1125 1126 1127 1128 1129
		pmd_clear(pmd_off_k(addr));

	/*
	 * Map the kernel if it is XIP.
	 * It is always first in the modulearea.
	 */
#ifdef CONFIG_XIP_KERNEL
	map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
1130
	map.virtual = MODULES_VADDR;
R
Russell King 已提交
1131
	map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	map.type = MT_ROM;
	create_mapping(&map);
#endif

	/*
	 * Map the cache flushing regions.
	 */
#ifdef FLUSH_BASE
	map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
	map.virtual = FLUSH_BASE;
	map.length = SZ_1M;
	map.type = MT_CACHECLEAN;
	create_mapping(&map);
#endif
#ifdef FLUSH_BASE_MINICACHE
	map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
	map.virtual = FLUSH_BASE_MINICACHE;
	map.length = SZ_1M;
	map.type = MT_MINICLEAN;
	create_mapping(&map);
#endif

	/*
	 * Create a mapping for the machine vectors at the high-vectors
	 * location (0xffff0000).  If we aren't using high-vectors, also
	 * create a mapping at the low-vectors virtual address.
	 */
1159
	map.pfn = __phys_to_pfn(virt_to_phys(vectors));
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
	map.virtual = 0xffff0000;
	map.length = PAGE_SIZE;
	map.type = MT_HIGH_VECTORS;
	create_mapping(&map);

	if (!vectors_high()) {
		map.virtual = 0;
		map.type = MT_LOW_VECTORS;
		create_mapping(&map);
	}

	/*
	 * Ask the machine support to map in the statically mapped devices.
	 */
	if (mdesc->map_io)
		mdesc->map_io();
1176
	fill_pmd_gaps();
1177

R
Rob Herring 已提交
1178 1179 1180
	/* Reserve fixed i/o space in VMALLOC region */
	pci_reserve_io();

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
	/*
	 * Finally flush the caches and tlb to ensure that we're in a
	 * consistent state wrt the writebuffer.  This also ensures that
	 * any write-allocated cache lines in the vector page are written
	 * back.  After this point, we can start to touch devices again.
	 */
	local_flush_tlb_all();
	flush_cache_all();
}

N
Nicolas Pitre 已提交
1191 1192 1193
static void __init kmap_init(void)
{
#ifdef CONFIG_HIGHMEM
R
Russell King 已提交
1194 1195
	pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
		PKMAP_BASE, _PAGE_KERNEL_TABLE);
N
Nicolas Pitre 已提交
1196 1197 1198
#endif
}

1199 1200
static void __init map_lowmem(void)
{
1201
	struct memblock_region *reg;
1202 1203

	/* Map all the lowmem memory banks. */
1204 1205 1206 1207 1208
	for_each_memblock(memory, reg) {
		phys_addr_t start = reg->base;
		phys_addr_t end = start + reg->size;
		struct map_desc map;

1209 1210
		if (end > arm_lowmem_limit)
			end = arm_lowmem_limit;
1211 1212 1213 1214 1215 1216 1217
		if (start >= end)
			break;

		map.pfn = __phys_to_pfn(start);
		map.virtual = __phys_to_virt(start);
		map.length = end - start;
		map.type = MT_MEMORY;
1218

1219
		create_mapping(&map);
1220 1221 1222
	}
}

1223 1224 1225 1226
/*
 * paging_init() sets up the page tables, initialises the zone memory
 * maps, and sets up the zero page, bad page and bad page tables.
 */
1227
void __init paging_init(struct machine_desc *mdesc)
1228 1229 1230
{
	void *zero_page;

1231
	memblock_set_current_limit(arm_lowmem_limit);
1232

1233
	build_mem_type_table();
1234
	prepare_page_table();
1235
	map_lowmem();
1236
	dma_contiguous_remap();
1237
	devicemaps_init(mdesc);
N
Nicolas Pitre 已提交
1238
	kmap_init();
1239 1240 1241

	top_pmd = pmd_off_k(0xffff0000);

R
Russell King 已提交
1242 1243
	/* allocate the zero page. */
	zero_page = early_alloc(PAGE_SIZE);
R
Russell King 已提交
1244

1245
	bootmem_init();
R
Russell King 已提交
1246

1247
	empty_zero_page = virt_to_page(zero_page);
1248
	__flush_dcache_page(NULL, empty_zero_page);
1249
}