ixgbe_main.c 216.7 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/if_bridge.h>
48
#include <linux/prefetch.h>
49
#include <scsi/fc/fc_fcoe.h>
50 51 52

#include "ixgbe.h"
#include "ixgbe_common.h"
53
#include "ixgbe_dcb_82599.h"
54
#include "ixgbe_sriov.h"
55 56

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
57
static const char ixgbe_driver_string[] =
58
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
59
#ifdef IXGBE_FCOE
60 61
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
62 63 64 65
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
D
Don Skidmore 已提交
66
#define DRV_VERSION "3.11.33-k"
S
Stephen Hemminger 已提交
67
const char ixgbe_driver_version[] = DRV_VERSION;
68
static const char ixgbe_copyright[] =
D
Don Skidmore 已提交
69
				"Copyright (c) 1999-2013 Intel Corporation.";
70 71

static const struct ixgbe_info *ixgbe_info_tbl[] = {
72
	[board_82598] = &ixgbe_82598_info,
73
	[board_82599] = &ixgbe_82599_info,
74
	[board_X540] = &ixgbe_X540_info,
75 76 77 78 79 80 81 82 83 84
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
85
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
113
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
115 116 117 118 119
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

120
#ifdef CONFIG_IXGBE_DCA
121
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
122
			    void *p);
123 124 125 126 127 128 129
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

130 131 132
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
133
MODULE_PARM_DESC(max_vfs,
134
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
135 136
#endif /* CONFIG_PCI_IOV */

137 138 139 140 141
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

142 143 144 145 146
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

147 148 149 150 151
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

152 153 154 155 156 157 158 159 160 161 162
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
163
	/* flush memory to make sure state is correct before next watchdog */
164 165 166 167
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
273
		pr_info("%-15s %08x\n", reginfo->name,
274 275 276 277 278 279
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
280
		pr_err("%-15s", rname);
281
		for (j = 0; j < 8; j++)
282 283
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
284 285 286 287 288 289 290 291 292 293 294 295 296 297
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
298
	struct ixgbe_tx_buffer *tx_buffer;
299 300 301 302 303 304 305 306 307 308 309 310 311 312
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
313
		pr_info("Device Name     state            "
314
			"trans_start      last_rx\n");
315 316 317 318 319
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
320 321 322 323
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
324
	pr_info(" Register Name   Value\n");
325 326 327 328 329 330 331 332 333 334
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
335 336 337
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
338 339
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
340
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
341
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
342
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
343 344 345 346
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
347 348 349 350 351 352 353 354 355 356
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
357
	 * 82598 Advanced Transmit Descriptor
358 359 360
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
361
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
362 363
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
388 389 390 391
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
392 393 394
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
395 396 397 398
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
399 400

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
401
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
402
			tx_buffer = &tx_ring->tx_buffer_info[i];
403
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
404 405 406 407 408 409
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
410
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
432 433 434 435 436 437
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
438
	pr_info("Queue [NTU] [NTC]\n");
439 440
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
441 442
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
443 444 445 446 447 448 449 450
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

451 452 453
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
454 455 456 457 458 459 460 461
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
462
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
463 464 465
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
466 467 468
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
469 470 471 472
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
494
	 */
495

496 497
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
498 499 500
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
501 502 503
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
504
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
505 506 507
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
508 509 510 511
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
512
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
513 514 515 516
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
517
				pr_info("RWB[0x%03X]     %016llX "
518 519 520 521 522
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
523
				pr_info("R  [0x%03X]     %016llX "
524 525 526 527 528 529
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

530 531
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
532 533
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
534 535
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
536
					   ixgbe_rx_bufsz(rx_ring), true);
537 538 539 540
				}
			}

			if (i == rx_ring->next_to_use)
541
				pr_cont(" NTU\n");
542
			else if (i == rx_ring->next_to_clean)
543
				pr_cont(" NTC\n");
544
			else
545
				pr_cont("\n");
546 547 548 549 550 551 552 553

		}
	}

exit:
	return;
}

554 555 556 557 558 559 560
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
561
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
562 563 564 565 566 567 568 569 570
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
571
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
572
}
573

574
/**
575 576 577 578 579 580 581 582
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
583
			   u8 queue, u8 msix_vector)
584 585
{
	u32 ivar, index;
586 587 588 589 590 591 592 593 594 595 596 597 598
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
599
	case ixgbe_mac_X540:
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
622 623
}

624
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
625
					  u64 qmask)
626 627 628
{
	u32 mask;

629 630
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
631 632
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
633 634
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
635
	case ixgbe_mac_X540:
636 637 638 639
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
640 641 642
		break;
	default:
		break;
643 644 645
	}
}

646 647
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
648
{
649 650 651
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
652
			dma_unmap_single(ring->dev,
653 654 655 656 657 658 659 660
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
661
	}
662 663 664 665
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
666 667
}

668
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
669 670 671 672
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
673
	u32 data;
674

675 676 677
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
678

679 680 681 682 683 684 685 686
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
687

688 689
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
690
		return;
691 692 693 694 695 696 697 698 699 700 701

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
702
	u8 tc;
703 704 705 706 707 708 709 710
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
711
		return;
712
	}
713 714 715

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
716 717
		u32 pxoffrxc;

718 719
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
720
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
721
			break;
722
		default:
723
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
724
		}
725 726 727 728
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
729 730 731 732 733 734
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

735
		tc = tx_ring->dcb_tc;
736 737
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
738 739 740
	}
}

741
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
742
{
743
	return ring->stats.packets;
744 745 746 747 748
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
749 750
	struct ixgbe_hw *hw = &adapter->hw;

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
768
	clear_check_for_tx_hang(tx_ring);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
791 792
	}

793
	return ret;
794 795
}

796 797 798 799 800 801 802 803 804 805
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
806
		e_warn(drv, "initiating reset due to tx timeout\n");
807 808 809
		ixgbe_service_event_schedule(adapter);
	}
}
810

811 812
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
813
 * @q_vector: structure containing interrupt and ring information
814
 * @tx_ring: tx ring to clean
815
 **/
816
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
817
			       struct ixgbe_ring *tx_ring)
818
{
819
	struct ixgbe_adapter *adapter = q_vector->adapter;
820 821
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
822
	unsigned int total_bytes = 0, total_packets = 0;
823
	unsigned int budget = q_vector->tx.work_limit;
824 825 826 827
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
828

829
	tx_buffer = &tx_ring->tx_buffer_info[i];
830
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
831
	i -= tx_ring->count;
832

833
	do {
834 835 836 837 838 839
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

840
		/* prevent any other reads prior to eop_desc */
841
		read_barrier_depends();
842

843 844 845
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
846

847 848
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
849

850 851 852 853
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

854 855 856
		/* free the skb */
		dev_kfree_skb_any(tx_buffer->skb);

857 858 859 860 861 862
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

863 864
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
865
		dma_unmap_len_set(tx_buffer, len, 0);
866

867 868
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
869 870
			tx_buffer++;
			tx_desc++;
871
			i++;
872 873
			if (unlikely(!i)) {
				i -= tx_ring->count;
874
				tx_buffer = tx_ring->tx_buffer_info;
875
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
876
			}
877

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
900

901 902 903 904 905
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
906
	tx_ring->next_to_clean = i;
907
	u64_stats_update_begin(&tx_ring->syncp);
908
	tx_ring->stats.bytes += total_bytes;
909
	tx_ring->stats.packets += total_packets;
910
	u64_stats_update_end(&tx_ring->syncp);
911 912
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
913

914 915 916 917 918 919 920 921 922 923 924 925 926 927
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
928 929
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
930 931 932 933 934 935 936

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

937
		/* schedule immediate reset if we believe we hung */
938
		ixgbe_tx_timeout_reset(adapter);
939 940

		/* the adapter is about to reset, no point in enabling stuff */
941
		return true;
942
	}
943

944 945 946
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

947
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
948
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
949
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
950 951 952 953
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
954 955 956 957 958
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
959
			++tx_ring->tx_stats.restart_queue;
960
		}
961
	}
962

963
	return !!budget;
964 965
}

966
#ifdef CONFIG_IXGBE_DCA
967 968
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
969
				int cpu)
970
{
971
	struct ixgbe_hw *hw = &adapter->hw;
972 973
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
	u16 reg_offset;
974 975 976

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
977
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
978 979
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
980
	case ixgbe_mac_X540:
981 982
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
983 984
		break;
	default:
985 986
		/* for unknown hardware do not write register */
		return;
987
	}
988 989 990 991 992 993 994 995 996 997 998

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
999 1000
}

1001 1002
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1003
				int cpu)
1004
{
1005
	struct ixgbe_hw *hw = &adapter->hw;
1006 1007 1008
	u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
	u8 reg_idx = rx_ring->reg_idx;

1009 1010 1011

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1012
	case ixgbe_mac_X540:
1013
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1014 1015 1016 1017
		break;
	default:
		break;
	}
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1028 1029 1030 1031 1032
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1033
	struct ixgbe_ring *ring;
1034 1035
	int cpu = get_cpu();

1036 1037 1038
	if (q_vector->cpu == cpu)
		goto out_no_update;

1039
	ixgbe_for_each_ring(ring, q_vector->tx)
1040
		ixgbe_update_tx_dca(adapter, ring, cpu);
1041

1042
	ixgbe_for_each_ring(ring, q_vector->rx)
1043
		ixgbe_update_rx_dca(adapter, ring, cpu);
1044 1045 1046

	q_vector->cpu = cpu;
out_no_update:
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1057 1058 1059
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1060
	for (i = 0; i < adapter->num_q_vectors; i++) {
1061 1062
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1063 1064 1065 1066 1067
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1068
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1069 1070
	unsigned long event = *(unsigned long *)data;

1071
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1072 1073
		return 0;

1074 1075
	switch (event) {
	case DCA_PROVIDER_ADD:
1076 1077 1078
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1079
		if (dca_add_requester(dev) == 0) {
1080
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1094
	return 0;
1095
}
E
Emil Tantilov 已提交
1096

1097
#endif /* CONFIG_IXGBE_DCA */
1098 1099
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1100 1101
				 struct sk_buff *skb)
{
1102 1103
	if (ring->netdev->features & NETIF_F_RXHASH)
		skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
E
Emil Tantilov 已提交
1104 1105
}

1106
#ifdef IXGBE_FCOE
1107 1108
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1109
 * @ring: structure containing ring specific data
1110 1111 1112 1113
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1114
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1115 1116 1117 1118
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1119
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1120 1121 1122 1123 1124
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1125
#endif /* IXGBE_FCOE */
1126 1127
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1128 1129
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1130 1131
 * @skb: skb currently being received and modified
 **/
1132
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1133
				     union ixgbe_adv_rx_desc *rx_desc,
1134
				     struct sk_buff *skb)
1135
{
1136
	skb_checksum_none_assert(skb);
1137

1138
	/* Rx csum disabled */
1139
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1140
		return;
1141 1142

	/* if IP and error */
1143 1144
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1145
		ring->rx_stats.csum_err++;
1146 1147
		return;
	}
1148

1149
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1150 1151
		return;

1152
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1153
		__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1154 1155 1156 1157 1158

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1159 1160
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1161 1162
			return;

1163
		ring->rx_stats.csum_err++;
1164 1165 1166
		return;
	}

1167
	/* It must be a TCP or UDP packet with a valid checksum */
1168
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1169 1170
}

1171
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1172
{
1173
	rx_ring->next_to_use = val;
1174 1175 1176

	/* update next to alloc since we have filled the ring */
	rx_ring->next_to_alloc = val;
1177 1178 1179 1180 1181 1182 1183
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1184
	writel(val, rx_ring->tail);
1185 1186
}

1187 1188 1189 1190
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
1191
	dma_addr_t dma = bi->dma;
1192

1193 1194
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(dma))
1195 1196
		return true;

1197 1198
	/* alloc new page for storage */
	if (likely(!page)) {
1199 1200
		page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
					 bi->skb, ixgbe_rx_pg_order(rx_ring));
1201 1202 1203 1204
		if (unlikely(!page)) {
			rx_ring->rx_stats.alloc_rx_page_failed++;
			return false;
		}
1205
		bi->page = page;
1206 1207
	}

1208 1209 1210 1211 1212 1213 1214 1215 1216
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1217
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1218
		bi->page = NULL;
1219 1220 1221 1222 1223

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1224
	bi->dma = dma;
1225
	bi->page_offset = 0;
1226

1227 1228 1229
	return true;
}

1230
/**
1231
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1232 1233
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1234
 **/
1235
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1236 1237
{
	union ixgbe_adv_rx_desc *rx_desc;
1238
	struct ixgbe_rx_buffer *bi;
1239
	u16 i = rx_ring->next_to_use;
1240

1241 1242
	/* nothing to do */
	if (!cleaned_count)
1243 1244
		return;

1245
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1246 1247
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1248

1249 1250
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1251
			break;
1252

1253 1254 1255 1256 1257
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1258

1259 1260
		rx_desc++;
		bi++;
1261
		i++;
1262
		if (unlikely(!i)) {
1263
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1264 1265 1266 1267 1268 1269
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

		/* clear the hdr_addr for the next_to_use descriptor */
		rx_desc->read.hdr_addr = 0;
1270 1271 1272

		cleaned_count--;
	} while (cleaned_count);
1273

1274 1275
	i += rx_ring->count;

1276
	if (rx_ring->next_to_use != i)
1277
		ixgbe_release_rx_desc(rx_ring, i);
1278 1279
}

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
/**
 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
 * @data: pointer to the start of the headers
 * @max_len: total length of section to find headers in
 *
 * This function is meant to determine the length of headers that will
 * be recognized by hardware for LRO, GRO, and RSC offloads.  The main
 * motivation of doing this is to only perform one pull for IPv4 TCP
 * packets so that we can do basic things like calculating the gso_size
 * based on the average data per packet.
 **/
static unsigned int ixgbe_get_headlen(unsigned char *data,
				      unsigned int max_len)
{
	union {
		unsigned char *network;
		/* l2 headers */
		struct ethhdr *eth;
		struct vlan_hdr *vlan;
		/* l3 headers */
		struct iphdr *ipv4;
1301
		struct ipv6hdr *ipv6;
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	} hdr;
	__be16 protocol;
	u8 nexthdr = 0;	/* default to not TCP */
	u8 hlen;

	/* this should never happen, but better safe than sorry */
	if (max_len < ETH_HLEN)
		return max_len;

	/* initialize network frame pointer */
	hdr.network = data;

	/* set first protocol and move network header forward */
	protocol = hdr.eth->h_proto;
	hdr.network += ETH_HLEN;

	/* handle any vlan tag if present */
	if (protocol == __constant_htons(ETH_P_8021Q)) {
		if ((hdr.network - data) > (max_len - VLAN_HLEN))
			return max_len;

		protocol = hdr.vlan->h_vlan_encapsulated_proto;
		hdr.network += VLAN_HLEN;
	}

	/* handle L3 protocols */
	if (protocol == __constant_htons(ETH_P_IP)) {
		if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
			return max_len;

		/* access ihl as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct iphdr))
			return hdr.network - data;

1339 1340 1341
		/* record next protocol if header is present */
		if (!hdr.ipv4->frag_off)
			nexthdr = hdr.ipv4->protocol;
1342 1343 1344 1345 1346 1347
	} else if (protocol == __constant_htons(ETH_P_IPV6)) {
		if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
			return max_len;

		/* record next protocol */
		nexthdr = hdr.ipv6->nexthdr;
1348
		hlen = sizeof(struct ipv6hdr);
1349
#ifdef IXGBE_FCOE
1350 1351 1352
	} else if (protocol == __constant_htons(ETH_P_FCOE)) {
		if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
			return max_len;
1353
		hlen = FCOE_HEADER_LEN;
1354 1355 1356 1357 1358
#endif
	} else {
		return hdr.network - data;
	}

1359 1360 1361
	/* relocate pointer to start of L4 header */
	hdr.network += hlen;

1362
	/* finally sort out TCP/UDP */
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	if (nexthdr == IPPROTO_TCP) {
		if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
			return max_len;

		/* access doff as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[12] & 0xF0) >> 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct tcphdr))
			return hdr.network - data;

		hdr.network += hlen;
1375 1376 1377 1378 1379
	} else if (nexthdr == IPPROTO_UDP) {
		if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
			return max_len;

		hdr.network += sizeof(struct udphdr);
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	}

	/*
	 * If everything has gone correctly hdr.network should be the
	 * data section of the packet and will be the end of the header.
	 * If not then it probably represents the end of the last recognized
	 * header.
	 */
	if ((hdr.network - data) < max_len)
		return hdr.network - data;
	else
		return max_len;
}

static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1397
	u16 hdr_len = skb_headlen(skb);
1398 1399 1400 1401

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1402
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1421 1422 1423 1424 1425
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1426
 *
1427 1428 1429
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1430
 **/
1431 1432 1433
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1434
{
1435 1436
	struct net_device *dev = rx_ring->netdev;

1437 1438 1439
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1440

1441 1442
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1443
	ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1444

1445 1446
	if ((dev->features & NETIF_F_HW_VLAN_RX) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1447 1448
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
		__vlan_hwaccel_put_tag(skb, vid);
A
Alexander Duyck 已提交
1449 1450
	}

1451
	skb_record_rx_queue(skb, rx_ring->queue_index);
1452

1453
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1454 1455
}

1456 1457
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1458
{
1459 1460 1461 1462 1463 1464
	struct ixgbe_adapter *adapter = q_vector->adapter;

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(&q_vector->napi, skb);
	else
		netif_rx(skb);
1465
}
1466

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1500

1501 1502 1503 1504 1505
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1506 1507
	}

1508 1509 1510 1511
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1512 1513 1514 1515 1516 1517 1518
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1549
	pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1623
	/* place header in linear portion of buffer */
1624 1625
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1626

1627 1628 1629 1630 1631 1632
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	/* if skb_pad returns an error the skb was freed */
	if (unlikely(skb->len < 60)) {
		int pad_len = 60 - skb->len;

		if (skb_pad(skb, pad_len))
			return true;
		__skb_put(skb, pad_len);
	}

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1650
 * Synchronizes page for reuse by the adapter
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
	new_buff->page = old_buff->page;
	new_buff->dma = old_buff->dma;
1667
	new_buff->page_offset = old_buff->page_offset;
1668 1669 1670

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1671 1672
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
					 DMA_FROM_DEVICE);
}

/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1683 1684 1685 1686 1687 1688 1689
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1690
 **/
1691
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1692
			      struct ixgbe_rx_buffer *rx_buffer,
1693 1694
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1695
{
1696 1697
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1698
#if (PAGE_SIZE < 8192)
1699
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1700 1701 1702 1703 1704
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1705

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

		/* we can reuse buffer as-is, just make sure it is local */
		if (likely(page_to_nid(page) == numa_node_id()))
			return true;

		/* this page cannot be reused so discard it */
		put_page(page);
		return false;
	}

1720 1721 1722
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1723 1724 1725 1726 1727 1728 1729
	/* avoid re-using remote pages */
	if (unlikely(page_to_nid(page) != numa_node_id()))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1730 1731 1732 1733 1734
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	/*
	 * since we are the only owner of the page and we need to
	 * increment it, just set the value to 2 in order to avoid
	 * an unecessary locked operation
	 */
	atomic_set(&page->_count, 2);
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;

1748 1749
	/* bump ref count on page before it is given to the stack */
	get_page(page);
1750
#endif
1751 1752

	return true;
1753 1754
}

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
		skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
						IXGBE_RX_HDR_SIZE);
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->skb = NULL;
	rx_buffer->dma = 0;
	rx_buffer->page = NULL;

	return skb;
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
 * Returns true if all work is completed without reaching budget
 **/
1851
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1852
			       struct ixgbe_ring *rx_ring,
1853
			       const int budget)
1854
{
1855
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
1856
#ifdef IXGBE_FCOE
1857
	struct ixgbe_adapter *adapter = q_vector->adapter;
1858 1859
	int ddp_bytes;
	unsigned int mss = 0;
1860
#endif /* IXGBE_FCOE */
1861
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
1862

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
	do {
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

1873
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
1874 1875 1876

		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
			break;
1877

1878 1879 1880 1881 1882 1883
		/*
		 * This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * RXD_STAT_DD bit is set
		 */
		rmb();
1884

1885 1886
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
1887

1888 1889 1890
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
1891 1892

		cleaned_count++;
A
Alexander Duyck 已提交
1893

1894 1895 1896
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
1897

1898 1899 1900
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
1901

1902 1903 1904
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

1905 1906 1907
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

1908 1909
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1910
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
1911
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
1926 1927
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
1928
				continue;
1929
			}
1930
		}
1931

1932
#endif /* IXGBE_FCOE */
1933
		ixgbe_rx_skb(q_vector, skb);
1934

1935
		/* update budget accounting */
1936 1937
		total_rx_packets++;
	} while (likely(total_rx_packets < budget));
1938

1939 1940 1941 1942
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1943 1944
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
1945

1946 1947 1948
	if (cleaned_count)
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);

1949
	return (total_rx_packets < budget);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1961
	struct ixgbe_q_vector *q_vector;
1962
	int v_idx;
1963
	u32 mask;
1964

1965 1966 1967 1968 1969 1970
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

1971 1972
	/*
	 * Populate the IVAR table and set the ITR values to the
1973 1974
	 * corresponding register.
	 */
1975
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
1976
		struct ixgbe_ring *ring;
1977
		q_vector = adapter->q_vector[v_idx];
1978

1979
		ixgbe_for_each_ring(ring, q_vector->rx)
1980 1981
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

1982
		ixgbe_for_each_ring(ring, q_vector->tx)
1983 1984
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

1985
		ixgbe_write_eitr(q_vector);
1986 1987
	}

1988 1989
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1990
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1991
			       v_idx);
1992 1993
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1994
	case ixgbe_mac_X540:
1995
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1996 1997 1998 1999
		break;
	default:
		break;
	}
2000 2001
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2002
	/* set up to autoclear timer, and the vectors */
2003
	mask = IXGBE_EIMS_ENABLE_MASK;
2004 2005 2006 2007
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2008
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2009 2010
}

2011 2012 2013 2014 2015 2016 2017 2018 2019
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2020 2021
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2033 2034
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2035
{
2036 2037 2038
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2039
	u64 bytes_perint;
2040
	u8 itr_setting = ring_container->itr;
2041 2042

	if (packets == 0)
2043
		return;
2044 2045

	/* simple throttlerate management
2046 2047 2048
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
	 *  20-1249MB/s bulk   (8000 ints/s)
2049 2050
	 */
	/* what was last interrupt timeslice? */
2051
	timepassed_us = q_vector->itr >> 2;
2052 2053 2054 2055
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2056
		if (bytes_perint > 10)
2057
			itr_setting = low_latency;
2058 2059
		break;
	case low_latency:
2060
		if (bytes_perint > 20)
2061
			itr_setting = bulk_latency;
2062
		else if (bytes_perint <= 10)
2063
			itr_setting = lowest_latency;
2064 2065
		break;
	case bulk_latency:
2066
		if (bytes_perint <= 20)
2067
			itr_setting = low_latency;
2068 2069 2070
		break;
	}

2071 2072 2073 2074 2075 2076
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2077 2078
}

2079 2080
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2081
 * @q_vector: structure containing interrupt and ring information
2082 2083 2084 2085 2086
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2087
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2088
{
2089
	struct ixgbe_adapter *adapter = q_vector->adapter;
2090
	struct ixgbe_hw *hw = &adapter->hw;
2091
	int v_idx = q_vector->v_idx;
2092
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2093

2094 2095
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2096 2097
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2098 2099
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2100
	case ixgbe_mac_X540:
2101 2102 2103 2104 2105
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2106 2107 2108
		break;
	default:
		break;
2109 2110 2111 2112
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2113
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2114
{
2115
	u32 new_itr = q_vector->itr;
2116
	u8 current_itr;
2117

2118 2119
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2120

2121
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2122 2123 2124 2125

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2126
		new_itr = IXGBE_100K_ITR;
2127 2128
		break;
	case low_latency:
2129
		new_itr = IXGBE_20K_ITR;
2130 2131
		break;
	case bulk_latency:
2132
		new_itr = IXGBE_8K_ITR;
2133
		break;
2134 2135
	default:
		break;
2136 2137
	}

2138
	if (new_itr != q_vector->itr) {
2139
		/* do an exponential smoothing */
2140 2141
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2142

2143
		/* save the algorithm value here */
2144
		q_vector->itr = new_itr;
2145 2146

		ixgbe_write_eitr(q_vector);
2147 2148 2149
	}
}

2150
/**
2151
 * ixgbe_check_overtemp_subtask - check for over temperature
2152
 * @adapter: pointer to adapter
2153
 **/
2154
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2155 2156 2157 2158
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2159
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2160 2161
		return;

2162 2163 2164 2165 2166 2167
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2168
	switch (hw->device_id) {
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2182
			u32 speed;
2183
			bool link_up = false;
2184

J
Josh Hay 已提交
2185
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2186

2187 2188 2189 2190 2191 2192 2193 2194 2195
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2196 2197
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
2198
			return;
2199
		break;
2200
	}
2201 2202 2203 2204
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
2205 2206

	adapter->interrupt_event = 0;
2207 2208
}

2209 2210 2211 2212 2213 2214
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
2215
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2216 2217 2218 2219
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
2220

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

2254 2255 2256 2257
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

2258 2259 2260
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
2261 2262 2263 2264
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
2265 2266
	}

2267 2268 2269
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2270 2271 2272 2273
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2274 2275 2276
	}
}

2277 2278 2279 2280 2281 2282 2283 2284 2285
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2286
		IXGBE_WRITE_FLUSH(hw);
2287
		ixgbe_service_event_schedule(adapter);
2288 2289 2290
	}
}

2291 2292 2293 2294
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2295
	struct ixgbe_hw *hw = &adapter->hw;
2296

2297 2298
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2299
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2300 2301 2302
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2303
	case ixgbe_mac_X540:
2304
		mask = (qmask & 0xFFFFFFFF);
2305 2306
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2307
		mask = (qmask >> 32);
2308 2309 2310 2311 2312
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2313 2314 2315 2316 2317
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2318
					    u64 qmask)
2319 2320
{
	u32 mask;
2321
	struct ixgbe_hw *hw = &adapter->hw;
2322

2323 2324
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2325
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2326 2327 2328
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2329
	case ixgbe_mac_X540:
2330
		mask = (qmask & 0xFFFFFFFF);
2331 2332
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2333
		mask = (qmask >> 32);
2334 2335 2336 2337 2338
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2339 2340 2341 2342
	}
	/* skip the flush */
}

2343
/**
2344 2345
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2346
 **/
2347 2348
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2349
{
2350
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2351

2352 2353 2354
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2355

2356
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2367 2368 2369 2370 2371 2372
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2373 2374
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
2375 2376 2377 2378
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2379
	}
J
Jacob Keller 已提交
2380 2381 2382 2383

	if (adapter->hw.mac.type == ixgbe_mac_X540)
		mask |= IXGBE_EIMS_TIMESYNC;

2384 2385 2386
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2387

2388 2389 2390 2391 2392
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2393 2394
}

2395
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2396
{
2397
	struct ixgbe_adapter *adapter = data;
2398
	struct ixgbe_hw *hw = &adapter->hw;
2399
	u32 eicr;
2400

2401 2402 2403 2404 2405 2406 2407 2408
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2409

2410 2411
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2412

2413 2414
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2415

2416 2417
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2418
	case ixgbe_mac_X540:
2419 2420 2421
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
2422 2423
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2424
			int reinit_count = 0;
2425 2426
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2427
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2428
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2429 2430 2431 2432 2433 2434 2435 2436
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2437 2438
			}
		}
2439
		ixgbe_check_sfp_event(adapter, eicr);
2440
		ixgbe_check_overtemp_event(adapter, eicr);
2441 2442 2443
		break;
	default:
		break;
2444
	}
2445

2446
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2447 2448 2449

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2450

2451
	/* re-enable the original interrupt state, no lsc, no queues */
2452
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2453
		ixgbe_irq_enable(adapter, false, false);
2454

2455
	return IRQ_HANDLED;
2456
}
2457

2458
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2459
{
2460
	struct ixgbe_q_vector *q_vector = data;
2461

2462
	/* EIAM disabled interrupts (on this vector) for us */
2463

2464 2465
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
2466

2467
	return IRQ_HANDLED;
2468 2469
}

2470 2471 2472 2473 2474 2475 2476
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2477
int ixgbe_poll(struct napi_struct *napi, int budget)
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

	ixgbe_for_each_ring(ring, q_vector->rx)
		clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
						     per_ring_budget);

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2529
	int vector, err;
2530
	int ri = 0, ti = 0;
2531

2532
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2533
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2534
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2535

2536
		if (q_vector->tx.ring && q_vector->rx.ring) {
2537
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2538 2539 2540
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2541
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2542 2543
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2544
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2545
				 "%s-%s-%d", netdev->name, "tx", ti++);
2546 2547 2548
		} else {
			/* skip this unused q_vector */
			continue;
2549
		}
2550 2551
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2552
		if (err) {
2553
			e_err(probe, "request_irq failed for MSIX interrupt "
2554
			      "Error: %d\n", err);
2555
			goto free_queue_irqs;
2556
		}
2557 2558 2559 2560
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2561
					      &q_vector->affinity_mask);
2562
		}
2563 2564
	}

2565
	err = request_irq(adapter->msix_entries[vector].vector,
2566
			  ixgbe_msix_other, 0, netdev->name, adapter);
2567
	if (err) {
2568
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2569
		goto free_queue_irqs;
2570 2571 2572 2573
	}

	return 0;

2574
free_queue_irqs:
2575 2576 2577 2578 2579 2580 2581
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2582 2583
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2584 2585 2586 2587 2588 2589
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2590
 * ixgbe_intr - legacy mode Interrupt Handler
2591 2592 2593 2594 2595
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2596
	struct ixgbe_adapter *adapter = data;
2597
	struct ixgbe_hw *hw = &adapter->hw;
2598
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2599 2600
	u32 eicr;

2601
	/*
2602
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2603 2604 2605 2606
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2607
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2608
	 * therefore no explicit interrupt disable is necessary */
2609
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2610
	if (!eicr) {
2611 2612
		/*
		 * shared interrupt alert!
2613
		 * make sure interrupts are enabled because the read will
2614 2615 2616 2617 2618 2619
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2620
		return IRQ_NONE;	/* Not our interrupt */
2621
	}
2622

2623 2624
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2625

2626 2627
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2628
		ixgbe_check_sfp_event(adapter, eicr);
2629 2630 2631 2632 2633
		/* Fall through */
	case ixgbe_mac_X540:
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC err, please "
				     "reboot\n");
2634
		ixgbe_check_overtemp_event(adapter, eicr);
2635 2636 2637 2638
		break;
	default:
		break;
	}
2639

2640
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2641 2642
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2643

2644 2645
	/* would disable interrupts here but EIAM disabled it */
	napi_schedule(&q_vector->napi);
2646

2647 2648 2649 2650 2651 2652 2653
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2664
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2665 2666
{
	struct net_device *netdev = adapter->netdev;
2667
	int err;
2668

2669
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2670
		err = ixgbe_request_msix_irqs(adapter);
2671
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2672
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2673
				  netdev->name, adapter);
2674
	else
2675
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2676
				  netdev->name, adapter);
2677

2678
	if (err)
2679
		e_err(probe, "request_irq failed, Error %d\n", err);
2680 2681 2682 2683 2684 2685

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
2686
	int vector;
2687

2688 2689 2690 2691
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
2692

2693 2694 2695
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
2696

2697 2698 2699
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
2700

2701 2702 2703 2704
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
2705
	}
2706 2707

	free_irq(adapter->msix_entries[vector++].vector, adapter);
2708 2709
}

2710 2711 2712 2713 2714 2715
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2716 2717
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2718
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2719 2720
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2721
	case ixgbe_mac_X540:
2722 2723
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2724
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2725 2726 2727
		break;
	default:
		break;
2728 2729 2730
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2731 2732 2733 2734 2735 2736
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
2737 2738 2739 2740 2741
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2742 2743 2744 2745 2746 2747
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2748
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2749

2750
	ixgbe_write_eitr(q_vector);
2751

2752 2753
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2754

2755
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2756 2757
}

2758 2759 2760 2761 2762 2763 2764
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2765 2766
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2767 2768 2769
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2770
	int wait_loop = 10;
2771
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2772
	u8 reg_idx = ring->reg_idx;
2773

2774
	/* disable queue to avoid issues while updating state */
2775
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2776 2777
	IXGBE_WRITE_FLUSH(hw);

2778
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2779
			(tdba & DMA_BIT_MASK(32)));
2780 2781 2782 2783 2784
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2785
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2786

2787 2788 2789 2790 2791 2792 2793 2794
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
	 * higher than 1 when ITR is 0 as it could cause false TX hangs
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
2795
	if (!ring->q_vector || (ring->q_vector->itr < 8))
2796 2797 2798 2799
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

2800 2801 2802 2803
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
2804 2805
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2806 2807

	/* reinitialize flowdirector state */
2808
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2809 2810 2811 2812 2813 2814
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2815

2816 2817
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2828
		usleep_range(1000, 2000);
2829 2830 2831 2832
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2833 2834
}

2835 2836 2837
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
2838
	u32 rttdcs, mtqc;
2839
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2865
		else
2866 2867
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
2868

2869
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
2870

2871 2872 2873 2874 2875
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
2876 2877 2878 2879 2880 2881 2882
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2883
/**
2884
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2885 2886 2887 2888 2889 2890
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2891 2892
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2893
	u32 i;
2894

2895 2896 2897 2898 2899 2900 2901 2902 2903
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2904
	/* Setup the HW Tx Head and Tail descriptor pointers */
2905 2906
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2907 2908
}

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

2964
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2965

2966
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2967
				   struct ixgbe_ring *rx_ring)
2968
{
2969
	struct ixgbe_hw *hw = &adapter->hw;
2970
	u32 srrctl;
2971
	u8 reg_idx = rx_ring->reg_idx;
2972

2973 2974
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
2975

2976 2977 2978 2979 2980 2981
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
2982

2983 2984
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
2985

2986
	/* configure the packet buffer length */
2987
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2988 2989

	/* configure descriptor type */
2990
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
2991

2992
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2993
}
2994

2995
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2996
{
2997 2998
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2999 3000
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
3001 3002 3003
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
3004 3005 3006 3007 3008 3009 3010 3011 3012
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/*
	 * Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;
3013

3014 3015 3016 3017 3018 3019
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
3020
		if (j == rss_i)
3021 3022 3023 3024 3025 3026 3027
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
3028

3029 3030 3031 3032 3033
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3034
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3035
		if (adapter->ring_feature[RING_F_RSS].mask)
3036
			mrqc = IXGBE_MRQC_RSSEN;
3037
	} else {
3038 3039 3040 3041 3042 3043 3044 3045 3046
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3047
			else
3048 3049 3050
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3051
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3052 3053 3054 3055
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3056
		}
3057 3058
	}

3059
	/* Perform hash on these packet types */
3060 3061 3062 3063
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		IXGBE_MRQC_RSS_FIELD_IPV6 |
		IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3064

3065 3066 3067 3068 3069
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;

3070
	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
3071 3072
}

3073 3074 3075 3076 3077
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3078
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3079
				   struct ixgbe_ring *ring)
3080 3081 3082
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3083
	u8 reg_idx = ring->reg_idx;
3084

A
Alexander Duyck 已提交
3085
	if (!ring_is_rsc_enabled(ring))
3086
		return;
3087

3088
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3089 3090 3091 3092
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3093
	 * than 65536
3094
	 */
3095
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3096
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3097 3098
}

3099 3100 3101 3102 3103 3104 3105
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3106
	u8 reg_idx = ring->reg_idx;
3107 3108 3109 3110 3111 3112 3113

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3114
		usleep_range(1000, 2000);
3115 3116 3117 3118 3119 3120 3121 3122 3123
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3154 3155
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3156 3157 3158
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3159
	u32 rxdctl;
3160
	u8 reg_idx = ring->reg_idx;
3161

3162 3163
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3164
	ixgbe_disable_rx_queue(adapter, ring);
3165

3166 3167 3168 3169 3170 3171
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3172
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3194
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3195 3196
}

3197 3198 3199
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3200
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3201 3202 3203 3204
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3205 3206
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3207
		      IXGBE_PSRTYPE_L2HDR |
3208
		      IXGBE_PSRTYPE_IPV6HDR;
3209 3210 3211 3212

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3213 3214 3215 3216
	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;
3217 3218

	for (p = 0; p < adapter->num_rx_pools; p++)
3219
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
3220 3221 3222
				psrtype);
}

3223 3224 3225 3226
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3227
	u32 gcr_ext, vmdctl;
3228
	int i;
3229 3230 3231 3232 3233

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3234 3235
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3236
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3237 3238
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3239

3240 3241
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3242 3243

	/* Enable only the PF's pool for Tx/Rx */
3244 3245 3246 3247
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3248 3249
	if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3250 3251

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3252
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3253 3254 3255 3256 3257

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3270 3271
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3272

3273
	/* Enable MAC Anti-Spoofing */
3274
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3275
					  adapter->num_vfs);
3276 3277 3278 3279 3280
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
	}
3281 3282
}

3283
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3284 3285 3286 3287
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3288 3289 3290
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3291

3292
#ifdef IXGBE_FCOE
3293 3294 3295 3296
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3297

3298
#endif /* IXGBE_FCOE */
3299 3300 3301 3302 3303

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3316

3317 3318 3319 3320
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3321
	for (i = 0; i < adapter->num_rx_queues; i++) {
3322
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3323 3324
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3325
		else
A
Alexander Duyck 已提交
3326
			clear_ring_rsc_enabled(rx_ring);
3327 3328 3329
	}
}

3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3350
	case ixgbe_mac_X540:
3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3384
	ixgbe_setup_rdrxctl(adapter);
3385

3386
	/* Program registers for the distribution of queues */
3387 3388
	ixgbe_setup_mrqc(adapter);

3389 3390 3391 3392 3393 3394 3395
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3396 3397
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3398

3399 3400 3401 3402 3403 3404 3405
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3406 3407
}

3408
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3409 3410 3411 3412 3413
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3414
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
3415
	set_bit(vid, adapter->active_vlans);
3416 3417

	return 0;
3418 3419
}

3420
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3421 3422 3423 3424 3425
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
3426
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
3427
	clear_bit(vid, adapter->active_vlans);
3428 3429

	return 0;
3430 3431
}

3432 3433 3434 3435 3436 3437 3438
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3469 3470 3471 3472
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3473 3474
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3475 3476 3477
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3478
	case ixgbe_mac_X540:
3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3492
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3493 3494
 * @adapter: driver data
 */
3495
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3496 3497
{
	struct ixgbe_hw *hw = &adapter->hw;
3498
	u32 vlnctrl;
3499 3500 3501 3502
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3503 3504
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3505 3506 3507
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3508
	case ixgbe_mac_X540:
3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3521 3522
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3523
	u16 vid;
3524

3525 3526 3527 3528
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3529 3530
}

3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3544
	unsigned int rar_entries = hw->mac.num_rar_entries - 1;
3545 3546
	int count = 0;

3547 3548 3549 3550
	/* In SR-IOV mode significantly less RAR entries are available */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		rar_entries = IXGBE_MAX_PF_MACVLANS - 1;

3551 3552 3553 3554
	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

3555
	if (!netdev_uc_empty(netdev)) {
3556 3557 3558 3559 3560 3561 3562 3563 3564
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3565
					    VMDQ_P(0), IXGBE_RAH_AV);
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3576
/**
3577
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3578 3579
 * @netdev: network interface device structure
 *
3580 3581 3582 3583
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3584
 **/
3585
void ixgbe_set_rx_mode(struct net_device *netdev)
3586 3587 3588
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3589 3590
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3591 3592 3593 3594 3595

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3596
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
3597
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
3598 3599 3600 3601
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3602 3603 3604
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3605
	if (netdev->flags & IFF_PROMISC) {
3606
		hw->addr_ctrl.user_set_promisc = true;
3607
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3608
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3609 3610
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3611
	} else {
3612 3613
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3614 3615 3616 3617
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3618
			 * then we should just turn on promiscuous mode so
3619 3620 3621 3622
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3623
		}
3624
		ixgbe_vlan_filter_enable(adapter);
3625
		hw->addr_ctrl.user_set_promisc = false;
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
	count = ixgbe_write_uc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
3637 3638
	}

3639
	if (adapter->num_vfs)
3640
		ixgbe_restore_vf_multicasts(adapter);
3641 3642 3643

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
3644 3645
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
3646
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
3647 3648
	}

B
Ben Greear 已提交
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

3661
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3662 3663 3664 3665 3666

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3667 3668
}

3669 3670 3671 3672
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

3673 3674
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
		napi_enable(&adapter->q_vector[q_idx]->napi);
3675 3676 3677 3678 3679 3680
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

3681 3682
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
		napi_disable(&adapter->q_vector[q_idx]->napi);
3683 3684
}

J
Jeff Kirsher 已提交
3685
#ifdef CONFIG_IXGBE_DCB
3686
/**
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3697
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3698

3699 3700 3701 3702 3703 3704 3705 3706 3707
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3708
#ifdef IXGBE_FCOE
3709 3710
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3711
#endif
3712 3713 3714

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3715 3716 3717 3718 3719
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3720 3721 3722 3723 3724 3725 3726
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
3727
	}
3728 3729 3730

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
3731 3732
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
3733

3734 3735 3736 3737
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
3738

3739 3740
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
3741
	}
3742
}
3743 3744 3745 3746 3747
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

3748
/**
3749 3750 3751
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
3752
 * @pb: packet buffer to calculate
3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
3766 3767 3768 3769
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805

#endif
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

3806
/**
3807 3808 3809
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
3810
 * @pb: packet buffer to calculate
3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

3859 3860 3861
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3862 3863
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
3864 3865 3866

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3867 3868 3869
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
3870

3871
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
3872
	ixgbe_pbthresh_setup(adapter);
3873 3874
}

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
3889 3890 3891 3892 3893
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
3894 3895 3896 3897 3898
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

3899 3900
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
3901 3902
	struct ixgbe_hw *hw = &adapter->hw;

3903
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
3904
#ifdef CONFIG_IXGBE_DCB
3905
	ixgbe_configure_dcb(adapter);
3906
#endif
3907 3908 3909 3910 3911
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
3912

3913
	ixgbe_set_rx_mode(adapter->netdev);
3914 3915
	ixgbe_restore_vlan(adapter);

3916 3917 3918 3919 3920 3921 3922 3923 3924
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

3925
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3926 3927
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
3928 3929 3930 3931
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
3932
	}
3933

3934 3935 3936 3937 3938 3939 3940 3941 3942
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

3943 3944 3945 3946 3947
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3948 3949 3950 3951
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3952 3953 3954 3955 3956 3957 3958
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3959 3960 3961 3962
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3963
		return true;
3964 3965 3966
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
3967 3968 3969 3970 3971
	default:
		return false;
	}
}

3972
/**
3973 3974 3975 3976 3977
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3978
	/*
S
Stephen Hemminger 已提交
3979
	 * We are assuming the worst case scenario here, and that
3980 3981 3982 3983 3984 3985
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3986

3987
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3988 3989 3990 3991
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3992 3993 3994 3995
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3996
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3997
{
J
Josh Hay 已提交
3998 3999
	u32 speed;
	bool autoneg, link_up = false;
4000 4001 4002
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
4003
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
4004 4005 4006 4007

	if (ret)
		goto link_cfg_out;

J
Josh Hay 已提交
4008 4009 4010 4011
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
4012 4013 4014
	if (ret)
		goto link_cfg_out;

4015
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
4016
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
4017 4018 4019 4020
link_cfg_out:
	return ret;
}

4021
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
4022 4023
{
	struct ixgbe_hw *hw = &adapter->hw;
4024
	u32 gpie = 0;
4025

4026
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4027 4028 4029
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
4030 4031 4032 4033 4034 4035 4036 4037 4038
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4039 4040
		case ixgbe_mac_X540:
		default:
4041 4042 4043 4044 4045
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
4046 4047 4048 4049
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
4050

4051 4052 4053 4054 4055
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
4068 4069
	}

4070
	/* Enable Thermal over heat sensor interrupt */
4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
4083

4084 4085
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
4086 4087
		gpie |= IXGBE_SDP1_GPIEN;

4088
	if (hw->mac.type == ixgbe_mac_82599EB) {
4089 4090
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
4091
	}
4092 4093 4094 4095

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

4096
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
4097 4098 4099 4100 4101 4102 4103
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
4104

4105 4106 4107 4108 4109
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

4110 4111
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
4112 4113
		hw->mac.ops.enable_tx_laser(hw);

4114
	clear_bit(__IXGBE_DOWN, &adapter->state);
4115 4116
	ixgbe_napi_enable_all(adapter);

4117 4118 4119 4120 4121 4122 4123 4124
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

4125 4126
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
4127
	ixgbe_irq_enable(adapter, true, true);
4128

4129 4130 4131 4132 4133 4134 4135
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
4136
			e_crit(drv, "Fan has stopped, replace the adapter\n");
4137 4138
	}

4139
	/* enable transmits */
4140
	netif_tx_start_all_queues(adapter->netdev);
4141

4142 4143
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
4144 4145
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
4146
	mod_timer(&adapter->service_timer, jiffies);
4147 4148 4149 4150 4151

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
4152 4153
}

4154 4155 4156
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
4157 4158 4159
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

4160
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
4161
		usleep_range(1000, 2000);
4162
	ixgbe_down(adapter);
4163 4164 4165 4166 4167 4168 4169 4170
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
4171 4172 4173 4174
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

4175
void ixgbe_up(struct ixgbe_adapter *adapter)
4176 4177 4178 4179
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

4180
	ixgbe_up_complete(adapter);
4181 4182 4183 4184
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
4185
	struct ixgbe_hw *hw = &adapter->hw;
4186 4187
	int err;

4188 4189 4190 4191 4192 4193 4194 4195 4196
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

4197
	err = hw->mac.ops.init_hw(hw);
4198 4199 4200
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
4201
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
4202 4203
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
4204
		e_dev_err("master disable timed out\n");
4205
		break;
4206 4207
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
4208
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
4209
			   "Please be aware there may be issues associated with "
4210 4211 4212 4213
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
4214
		break;
4215
	default:
4216
		e_dev_err("Hardware Error: %d\n", err);
4217
	}
4218

4219 4220
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

4221
	/* reprogram the RAR[0] in case user changed it. */
4222
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
4223 4224 4225 4226

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
4227 4228 4229

	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
		ixgbe_ptp_reset(adapter);
4230 4231 4232 4233 4234 4235
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4236
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4237
{
4238
	struct device *dev = rx_ring->dev;
4239
	unsigned long size;
4240
	u16 i;
4241

4242 4243 4244
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4245

4246
	/* Free all the Rx ring sk_buffs */
4247
	for (i = 0; i < rx_ring->count; i++) {
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
		struct ixgbe_rx_buffer *rx_buffer;

		rx_buffer = &rx_ring->rx_buffer_info[i];
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
			if (IXGBE_CB(skb)->page_released) {
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
				IXGBE_CB(skb)->page_released = false;
A
Alexander Duyck 已提交
4259 4260
			}
			dev_kfree_skb(skb);
4261
		}
4262 4263 4264 4265 4266 4267 4268
		rx_buffer->skb = NULL;
		if (rx_buffer->dma)
			dma_unmap_page(dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
		rx_buffer->dma = 0;
		if (rx_buffer->page)
4269 4270
			__free_pages(rx_buffer->page,
				     ixgbe_rx_pg_order(rx_ring));
4271
		rx_buffer->page = NULL;
4272 4273 4274 4275 4276 4277 4278 4279
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

4280
	rx_ring->next_to_alloc = 0;
4281 4282 4283 4284 4285 4286 4287 4288
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4289
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4290 4291 4292
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4293
	u16 i;
4294

4295 4296 4297
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4298

4299
	/* Free all the Tx ring sk_buffs */
4300 4301
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4302
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4303 4304
	}

4305 4306
	netdev_tx_reset_queue(txring_txq(tx_ring));

4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4318
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4319 4320
 * @adapter: board private structure
 **/
4321
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4322 4323 4324
{
	int i;

4325
	for (i = 0; i < adapter->num_rx_queues; i++)
4326
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4327 4328 4329
}

/**
4330
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4331 4332
 * @adapter: board private structure
 **/
4333
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4334 4335 4336
{
	int i;

4337
	for (i = 0; i < adapter->num_tx_queues; i++)
4338
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4339 4340
}

4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

4358 4359 4360
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4361
	struct ixgbe_hw *hw = &adapter->hw;
4362
	u32 rxctrl;
4363
	int i;
4364 4365 4366 4367 4368

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
4369 4370
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4371

4372 4373 4374 4375 4376
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4377
	usleep_range(10000, 20000);
4378

4379 4380
	netif_tx_stop_all_queues(netdev);

4381
	/* call carrier off first to avoid false dev_watchdog timeouts */
4382 4383 4384 4385 4386 4387 4388
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4389 4390
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4391 4392 4393 4394
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4395
	if (adapter->num_vfs) {
4396 4397
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4398 4399 4400

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
4401
			adapter->vfinfo[i].clear_to_send = false;
4402 4403 4404 4405 4406 4407

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4408 4409
	}

4410 4411
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4412
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4413
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4414
	}
4415 4416

	/* Disable the Tx DMA engine on 82599 and X540 */
4417 4418
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4419
	case ixgbe_mac_X540:
4420
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4421 4422
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4423 4424 4425 4426
		break;
	default:
		break;
	}
4427

4428 4429
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4430

4431 4432
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
4433 4434
		hw->mac.ops.disable_tx_laser(hw);

4435 4436 4437
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4438
#ifdef CONFIG_IXGBE_DCA
4439
	/* since we reset the hardware DCA settings were cleared */
4440
	ixgbe_setup_dca(adapter);
4441
#endif
4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4453
	ixgbe_tx_timeout_reset(adapter);
4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
4464
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
4465 4466 4467
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4468
	unsigned int rss;
4469
	u32 fwsm;
J
Jeff Kirsher 已提交
4470
#ifdef CONFIG_IXGBE_DCB
4471 4472 4473
	int j;
	struct tc_configuration *tc;
#endif
4474

4475 4476 4477 4478 4479 4480 4481 4482
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4483
	/* Set capability flags */
4484
	rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
4485
	adapter->ring_feature[RING_F_RSS].limit = rss;
4486 4487
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4488 4489
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4490
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
4491
		break;
D
Don Skidmore 已提交
4492
	case ixgbe_mac_X540:
4493 4494 4495
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4496
	case ixgbe_mac_82599EB:
4497
		adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4498 4499
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4500 4501
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4502 4503
		/* Flow Director hash filters enabled */
		adapter->atr_sample_rate = 20;
4504
		adapter->ring_feature[RING_F_FDIR].limit =
4505
							 IXGBE_MAX_FDIR_INDICES;
4506
		adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4507
#ifdef IXGBE_FCOE
4508 4509
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4510
#ifdef CONFIG_IXGBE_DCB
4511
		/* Default traffic class to use for FCoE */
4512
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4513
#endif
4514
#endif /* IXGBE_FCOE */
4515 4516 4517
		break;
	default:
		break;
A
Alexander Duyck 已提交
4518
	}
4519

4520 4521 4522 4523 4524
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
4525 4526 4527
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
4528
#ifdef CONFIG_IXGBE_DCB
4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

4540 4541 4542 4543 4544 4545 4546 4547 4548
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
4549 4550 4551 4552 4553 4554

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

4555 4556
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4557
	adapter->dcb_cfg.pfc_mode_enable = false;
4558
	adapter->dcb_set_bitmap = 0x00;
4559
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
4560 4561
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
4562 4563

#endif
4564 4565

	/* default flow control settings */
4566
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4567
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4568
	ixgbe_pbthresh_setup(adapter);
4569 4570
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
4571 4572
	hw->fc.disable_fc_autoneg =
		(ixgbe_device_supports_autoneg_fc(hw) == 0) ? false : true;
4573

4574 4575 4576 4577 4578 4579
#ifdef CONFIG_PCI_IOV
	/* assign number of SR-IOV VFs */
	if (hw->mac.type != ixgbe_mac_82598EB)
		adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;

#endif
4580
	/* enable itr by default in dynamic mode */
4581 4582
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
4583 4584 4585 4586 4587

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4588
	/* set default work limits */
4589
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
4590

4591
	/* initialize eeprom parameters */
4592
	if (ixgbe_init_eeprom_params_generic(hw)) {
4593
		e_dev_err("EEPROM initialization failed\n");
4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
		return -EIO;
	}

	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4604
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4605 4606 4607
 *
 * Return 0 on success, negative on failure
 **/
4608
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
4609
{
4610
	struct device *dev = tx_ring->dev;
4611 4612
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4613 4614
	int size;

4615
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4616 4617 4618 4619 4620

	if (tx_ring->q_vector)
		numa_node = tx_ring->q_vector->numa_node;

	tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
4621
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
4622
		tx_ring->tx_buffer_info = vzalloc(size);
4623 4624
	if (!tx_ring->tx_buffer_info)
		goto err;
4625 4626

	/* round up to nearest 4K */
4627
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4628
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4629

4630 4631 4632 4633 4634 4635 4636 4637 4638
	set_dev_node(dev, numa_node);
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
4639 4640
	if (!tx_ring->desc)
		goto err;
4641

4642 4643
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
4644
	return 0;
4645 4646 4647 4648

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4649
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
4650
	return -ENOMEM;
4651 4652
}

4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
4668
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
4669 4670
		if (!err)
			continue;
4671

4672
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
4673
		goto err_setup_tx;
4674 4675
	}

4676 4677 4678 4679 4680
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
4681 4682 4683
	return err;
}

4684 4685
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
4686
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
4687 4688 4689
 *
 * Returns 0 on success, negative on failure
 **/
4690
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
4691
{
4692
	struct device *dev = rx_ring->dev;
4693 4694
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4695
	int size;
4696

4697
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4698 4699 4700 4701 4702

	if (rx_ring->q_vector)
		numa_node = rx_ring->q_vector->numa_node;

	rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
4703
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
4704
		rx_ring->rx_buffer_info = vzalloc(size);
4705 4706
	if (!rx_ring->rx_buffer_info)
		goto err;
4707 4708

	/* Round up to nearest 4K */
4709 4710
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
4711

4712 4713 4714 4715 4716 4717 4718 4719 4720
	set_dev_node(dev, numa_node);
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
4721 4722
	if (!rx_ring->desc)
		goto err;
4723

4724 4725
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
4726 4727

	return 0;
4728 4729 4730 4731
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
4732
	return -ENOMEM;
4733 4734
}

4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
4750
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
4751 4752
		if (!err)
			continue;
4753

4754
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
4755
		goto err_setup_rx;
4756 4757
	}

4758 4759 4760 4761 4762
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
4763 4764 4765 4766
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
4767 4768 4769
	return err;
}

4770 4771 4772 4773 4774 4775
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
4776
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
4777
{
4778
	ixgbe_clean_tx_ring(tx_ring);
4779 4780 4781 4782

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

4783 4784 4785 4786 4787 4788
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
4804
		if (adapter->tx_ring[i]->desc)
4805
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
4806 4807 4808
}

/**
4809
 * ixgbe_free_rx_resources - Free Rx Resources
4810 4811 4812 4813
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
4814
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
4815
{
4816
	ixgbe_clean_rx_ring(rx_ring);
4817 4818 4819 4820

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

4821 4822 4823 4824 4825 4826
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

4841 4842 4843 4844
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
4845
	for (i = 0; i < adapter->num_rx_queues; i++)
4846
		if (adapter->rx_ring[i]->desc)
4847
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

4862
	/* MTU < 68 is an error and causes problems on some kernels */
4863 4864 4865 4866
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
4867 4868 4869
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
4870 4871 4872
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
A
Alexander Duyck 已提交
4873
	    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
4874
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
4875

4876
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
4877

4878
	/* must set new MTU before calling down or up */
4879 4880
	netdev->mtu = new_mtu;

4881 4882
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
4903 4904 4905 4906

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
4907

4908 4909
	netif_carrier_off(netdev);

4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

4922
	err = ixgbe_request_irq(adapter);
4923 4924 4925
	if (err)
		goto err_req_irq;

4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939
	/* Notify the stack of the actual queue counts. */
	err = netif_set_real_num_tx_queues(netdev,
					   adapter->num_rx_pools > 1 ? 1 :
					   adapter->num_tx_queues);
	if (err)
		goto err_set_queues;


	err = netif_set_real_num_rx_queues(netdev,
					   adapter->num_rx_pools > 1 ? 1 :
					   adapter->num_rx_queues);
	if (err)
		goto err_set_queues;

4940 4941
	ixgbe_ptp_init(adapter);

4942
	ixgbe_up_complete(adapter);
4943 4944 4945

	return 0;

4946 4947
err_set_queues:
	ixgbe_free_irq(adapter);
4948
err_req_irq:
4949
	ixgbe_free_all_rx_resources(adapter);
4950
err_setup_rx:
4951
	ixgbe_free_all_tx_resources(adapter);
4952
err_setup_tx:
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

4973 4974
	ixgbe_ptp_stop(adapter);

4975 4976 4977
	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

4978 4979
	ixgbe_fdir_filter_exit(adapter);

4980 4981 4982
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

4983
	ixgbe_release_hw_control(adapter);
4984 4985 4986 4987

	return 0;
}

4988 4989 4990
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
4991 4992
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
4993 4994 4995 4996
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
4997 4998 4999 5000 5001
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5002 5003

	err = pci_enable_device_mem(pdev);
5004
	if (err) {
5005
		e_dev_err("Cannot enable PCI device from suspend\n");
5006 5007 5008 5009
		return err;
	}
	pci_set_master(pdev);

5010
	pci_wake_from_d3(pdev, false);
5011 5012 5013

	ixgbe_reset(adapter);

5014 5015
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5016 5017 5018
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
5019
		err = ixgbe_open(netdev);
5020 5021 5022 5023 5024

	rtnl_unlock();

	if (err)
		return err;
5025 5026 5027 5028 5029 5030

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5031 5032

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5033
{
5034 5035
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5036 5037 5038
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5039 5040 5041 5042 5043 5044 5045
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
5046
		rtnl_lock();
5047 5048 5049 5050
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
5051
		rtnl_unlock();
5052 5053
	}

5054 5055
	ixgbe_clear_interrupt_scheme(adapter);

5056 5057 5058 5059
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5060

5061
#endif
5062 5063
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5064

5065 5066
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
5067 5068
			hw->mac.ops.enable_tx_laser(hw);

5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5086 5087
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5088
		pci_wake_from_d3(pdev, false);
5089 5090
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5091
	case ixgbe_mac_X540:
5092 5093 5094 5095 5096
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5097

5098 5099
	*enable_wake = !!wufc;

5100 5101 5102 5103
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5123 5124 5125

	return 0;
}
5126
#endif /* CONFIG_PM */
5127 5128 5129

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5130 5131 5132 5133 5134 5135 5136 5137
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5138 5139
}

5140 5141 5142 5143 5144 5145
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5146
	struct net_device *netdev = adapter->netdev;
5147
	struct ixgbe_hw *hw = &adapter->hw;
5148
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5149 5150
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5151 5152
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5153
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
5154

5155 5156 5157 5158
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5159
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5160
		u64 rsc_count = 0;
5161 5162
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
5163 5164
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5165 5166 5167
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5168 5169
	}

5170 5171 5172 5173 5174
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5175
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5176 5177 5178 5179 5180 5181
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5182
	adapter->hw_csum_rx_error = hw_csum_rx_error;
5183 5184 5185 5186 5187
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5188
	/* gather some stats to the adapter struct that are per queue */
5189 5190 5191 5192 5193 5194 5195
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5196
	adapter->restart_queue = restart_queue;
5197 5198 5199
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5200

5201
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5202 5203

	/* 8 register reads */
5204 5205 5206 5207
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5208 5209
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5210 5211
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5212 5213
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5214 5215 5216
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5217 5218
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5219 5220
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5221
		case ixgbe_mac_X540:
5222 5223 5224 5225 5226
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5227
		}
5228
	}
5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5243
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5244
	/* work around hardware counting issue */
5245
	hwstats->gprc -= missed_rx;
5246

5247 5248
	ixgbe_update_xoff_received(adapter);

5249
	/* 82598 hardware only has a 32 bit counter in the high register */
5250 5251 5252 5253 5254 5255 5256
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5257
	case ixgbe_mac_X540:
5258 5259 5260 5261 5262 5263
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5264 5265 5266
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5267
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5268
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5269
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5270
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5271
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5272
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5273 5274 5275
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5276
#ifdef IXGBE_FCOE
5277 5278 5279 5280 5281 5282
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5283
		/* Add up per cpu counters for total ddp aloc fail */
5284 5285 5286 5287 5288
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
5289
			for_each_possible_cpu(cpu) {
5290 5291 5292
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
5293
			}
5294 5295
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
5296
		}
5297
#endif /* IXGBE_FCOE */
5298 5299 5300
		break;
	default:
		break;
5301
	}
5302
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5303 5304
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5305
	if (hw->mac.type == ixgbe_mac_82598EB)
5306 5307 5308 5309 5310 5311 5312 5313 5314
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5315
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5316
	hwstats->lxontxc += lxon;
5317
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5318 5319 5320
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5321 5322 5323 5324
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5340 5341

	/* Fill out the OS statistics structure */
5342
	netdev->stats.multicast = hwstats->mprc;
5343 5344

	/* Rx Errors */
5345
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5346
	netdev->stats.rx_dropped = 0;
5347 5348
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5349
	netdev->stats.rx_missed_errors = total_mpc;
5350 5351 5352
}

/**
5353
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5354
 * @adapter: pointer to the device adapter structure
5355
 **/
5356
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5357
{
5358
	struct ixgbe_hw *hw = &adapter->hw;
5359
	int i;
5360

5361 5362 5363 5364
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5365

5366
	/* if interface is down do nothing */
5367
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5368 5369 5370 5371 5372 5373 5374 5375
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5376 5377 5378
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5379
			        &(adapter->tx_ring[i]->state));
5380 5381
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5382 5383 5384 5385 5386 5387 5388 5389
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5390
 * @adapter: pointer to the device adapter structure
5391 5392
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
5393
 * in order to make certain interrupts are occurring.  Secondly it sets the
5394
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
5395
 * determine if a hang has occurred.
5396 5397
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5398
{
5399
	struct ixgbe_hw *hw = &adapter->hw;
5400 5401
	u64 eics = 0;
	int i;
5402

5403 5404 5405 5406
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5407

5408 5409 5410 5411 5412
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
5413

5414 5415 5416 5417 5418 5419 5420 5421
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5422 5423
	} else {
		/* get one bit for every active tx/rx interrupt vector */
5424
		for (i = 0; i < adapter->num_q_vectors; i++) {
5425
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
5426
			if (qv->rx.ring || qv->tx.ring)
5427 5428
				eics |= ((u64)1 << i);
		}
5429
	}
5430

5431
	/* Cause software interrupt to ensure rings are cleaned */
5432 5433
	ixgbe_irq_rearm_queues(adapter, eics);

5434 5435
}

5436
/**
5437
 * ixgbe_watchdog_update_link - update the link status
5438 5439
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
5440
 **/
5441
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
5442 5443
{
	struct ixgbe_hw *hw = &adapter->hw;
5444 5445
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
5446
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
5447

5448 5449 5450 5451 5452
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5453
	} else {
5454 5455 5456
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
5457
	}
5458 5459 5460 5461

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

5462
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
5463
		hw->mac.ops.fc_enable(hw);
5464 5465
		ixgbe_set_rx_drop_en(adapter);
	}
5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
5477 5478
}

5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

5496
/**
5497 5498
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
5499
 * @adapter: pointer to the device adapter structure
5500
 **/
5501
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5502
{
5503
	struct net_device *netdev = adapter->netdev;
5504
	struct ixgbe_hw *hw = &adapter->hw;
5505 5506
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
5507

5508 5509
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
5510
		return;
5511

5512
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5513

5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
5534
	}
5535

5536 5537
	adapter->last_rx_ptp_check = jiffies;

5538 5539
	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
		ixgbe_ptp_start_cyclecounter(adapter);
5540

5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
5552

5553 5554
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
5555

5556 5557 5558
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

5559 5560
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
5561 5562
}

5563
/**
5564 5565
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
5566
 * @adapter: pointer to the adapter structure
5567
 **/
A
Alexander Duyck 已提交
5568
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
5569
{
5570
	struct net_device *netdev = adapter->netdev;
5571
	struct ixgbe_hw *hw = &adapter->hw;
5572

5573 5574
	adapter->link_up = false;
	adapter->link_speed = 0;
5575

5576 5577 5578
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
5579

5580 5581 5582
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5583

5584 5585
	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
		ixgbe_ptp_start_cyclecounter(adapter);
5586

5587 5588
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
5589 5590 5591

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
5592
}
5593

5594 5595
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
5596
 * @adapter: pointer to the device adapter structure
5597 5598 5599
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
5600
	int i;
5601
	int some_tx_pending = 0;
5602

5603
	if (!netif_carrier_ok(adapter->netdev)) {
5604
		for (i = 0; i < adapter->num_tx_queues; i++) {
5605
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
5618
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
5619
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
5620
		}
5621 5622 5623
	}
}

5624 5625 5626 5627
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

5628 5629 5630
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

5642
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
5643 5644
}

5645 5646
/**
 * ixgbe_watchdog_subtask - check and bring link up
5647
 * @adapter: pointer to the device adapter structure
5648 5649 5650 5651
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
5652 5653
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
5654 5655 5656 5657 5658 5659 5660 5661
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
5662

5663
	ixgbe_spoof_check(adapter);
5664
	ixgbe_update_stats(adapter);
5665 5666

	ixgbe_watchdog_flush_tx(adapter);
5667
}
5668

5669
/**
5670
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5671
 * @adapter: the ixgbe adapter structure
5672
 **/
5673
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5674 5675
{
	struct ixgbe_hw *hw = &adapter->hw;
5676
	s32 err;
5677

5678 5679 5680 5681
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
5682

5683 5684 5685
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
5686

5687 5688 5689
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
5690

5691 5692 5693 5694
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5695
	}
5696

5697 5698 5699
	/* exit on error */
	if (err)
		goto sfp_out;
5700

5701 5702 5703
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
5704

5705
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5706

5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
5733
	}
5734
}
5735

5736 5737
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5738
 * @adapter: the ixgbe adapter structure
5739 5740 5741 5742
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
5743 5744
	u32 speed;
	bool autoneg = false;
5745 5746 5747 5748 5749 5750 5751 5752 5753 5754

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
5755 5756 5757
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
5758
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5759
		hw->mac.ops.setup_link(hw, speed, true);
5760 5761 5762 5763 5764 5765

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	int vf;
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	u32 gpc;
	u32 ciaa, ciad;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/*
	 * Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	for (vf = 0; vf < adapter->num_vfs; vf++) {
		ciaa = (vf << 16) | 0x80000000;
		/* 32 bit read so align, we really want status at offset 6 */
		ciaa |= PCI_COMMAND;
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
		ciaa &= 0x7FFFFFFF;
		/* disable debug mode asap after reading data */
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		/* Get the upper 16 bits which will be the PCI status reg */
		ciad >>= 16;
		if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
			netdev_err(netdev, "VF %d Hung DMA\n", vf);
			/* Issue VFLR */
			ciaa = (vf << 16) | 0x80000000;
			ciaa |= 0xA8;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
			ciad = 0x00008000;  /* VFLR */
			IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
			ciaa &= 0x7FFFFFFF;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		}
	}
}

#endif
5811 5812 5813 5814 5815 5816 5817 5818
/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;
5819
	bool ready = true;
5820

5821 5822 5823 5824 5825
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
5826

5827
#ifdef CONFIG_PCI_IOV
5828 5829 5830 5831 5832
	/*
	 * don't bother with SR-IOV VF DMA hang check if there are
	 * no VFs or the link is down
	 */
	if (!adapter->num_vfs ||
5833
	    (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5834 5835 5836 5837 5838 5839 5840
		goto normal_timer_service;

	/* If we have VFs allocated then we must check for DMA hangs */
	ixgbe_check_for_bad_vf(adapter);
	next_event_offset = HZ / 50;
	adapter->timer_event_accumulator++;

5841
	if (adapter->timer_event_accumulator >= 100)
5842
		adapter->timer_event_accumulator = 0;
5843
	else
5844
		ready = false;
5845

5846
normal_timer_service:
5847
#endif
5848 5849 5850
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

5851 5852
	if (ready)
		ixgbe_service_event_schedule(adapter);
5853 5854
}

5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

5874 5875 5876 5877 5878 5879 5880 5881 5882
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
5883
	ixgbe_reset_subtask(adapter);
5884 5885
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
5886
	ixgbe_check_overtemp_subtask(adapter);
5887
	ixgbe_watchdog_subtask(adapter);
5888
	ixgbe_fdir_reinit_subtask(adapter);
5889
	ixgbe_check_hang_subtask(adapter);
5890 5891 5892 5893 5894

	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED) {
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
5895 5896

	ixgbe_service_event_complete(adapter);
5897 5898
}

5899 5900
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
5901
		     u8 *hdr_len)
5902
{
5903
	struct sk_buff *skb = first->skb;
5904 5905
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
5906

5907 5908 5909
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

5910 5911
	if (!skb_is_gso(skb))
		return 0;
5912

5913
	if (skb_header_cloned(skb)) {
5914
		int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5915 5916
		if (err)
			return err;
5917 5918
	}

5919 5920 5921
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

5922
	if (first->protocol == __constant_htons(ETH_P_IP)) {
5923 5924 5925 5926 5927 5928 5929 5930
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
5931 5932 5933
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
5934 5935 5936 5937 5938 5939
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
5940 5941
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
5942 5943
	}

5944
	/* compute header lengths */
5945 5946 5947
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

5948 5949 5950 5951
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

5952
	/* mss_l4len_id: use 0 as index for TSO */
5953 5954 5955 5956 5957 5958
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
5959
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
5960 5961

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
5962
			  mss_l4len_idx);
5963 5964 5965 5966

	return 1;
}

5967 5968
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
5969
{
5970
	struct sk_buff *skb = first->skb;
5971 5972 5973
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
5974

5975
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
5976 5977 5978
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		    !(first->tx_flags & IXGBE_TX_FLAGS_CC))
			return;
5979 5980
	} else {
		u8 l4_hdr = 0;
5981
		switch (first->protocol) {
5982 5983 5984 5985
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
5986
			break;
5987 5988 5989 5990 5991 5992 5993 5994
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
5995
				 first->protocol);
5996
			}
5997 5998
			break;
		}
5999 6000

		switch (l4_hdr) {
6001
		case IPPROTO_TCP:
6002 6003 6004
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
6005 6006
			break;
		case IPPROTO_SCTP:
6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
6019
				 l4_hdr);
6020
			}
6021 6022
			break;
		}
6023 6024 6025

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
6026 6027
	}

6028
	/* vlan_macip_lens: MACLEN, VLAN tag */
6029
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6030
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6031

6032 6033
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
6034 6035
}

6036 6037 6038 6039 6040 6041
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
6042
{
6043
	/* set type for advanced descriptor with frame checksum insertion */
6044 6045 6046
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
6047

6048
	/* set HW vlan bit if vlan is present */
6049 6050
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
6051

6052
	/* set segmentation enable bits for TSO/FSO */
6053 6054 6055 6056 6057 6058
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
6059

6060
	/* insert frame checksum */
6061
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
6062

6063 6064
	return cmd_type;
}
6065

6066 6067
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
6068
{
6069
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
6070

6071
	/* enable L4 checksum for TSO and TX checksum offload */
6072 6073 6074
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
6075

6076
	/* enble IPv4 checksum for TSO */
6077 6078 6079
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
6080

6081 6082 6083 6084
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
6085 6086 6087
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
6088

6089
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
6090
}
6091

6092 6093 6094 6095 6096 6097 6098
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
6099
	struct sk_buff *skb = first->skb;
6100
	struct ixgbe_tx_buffer *tx_buffer;
6101
	union ixgbe_adv_tx_desc *tx_desc;
6102 6103 6104
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
6105
	u32 tx_flags = first->tx_flags;
6106
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
6107 6108
	u16 i = tx_ring->next_to_use;

6109 6110
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

6111 6112 6113 6114
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
6115

6116 6117
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6118
		if (data_len < sizeof(struct fcoe_crc_eof)) {
6119 6120
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
6121 6122
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
6123 6124
		}
	}
6125

6126
#endif
6127
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
6128

6129
	tx_buffer = first;
6130

6131 6132 6133 6134 6135 6136 6137 6138 6139
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
6140

6141
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
6142
			tx_desc->read.cmd_type_len =
6143
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
6144

6145
			i++;
6146
			tx_desc++;
6147
			if (i == tx_ring->count) {
6148
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6149 6150
				i = 0;
			}
6151
			tx_desc->read.olinfo_status = 0;
6152 6153 6154 6155 6156

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
6157
		}
6158

6159 6160
		if (likely(!data_len))
			break;
6161

6162
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
6163

6164 6165 6166 6167 6168 6169
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
6170
		tx_desc->read.olinfo_status = 0;
6171

6172
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
6173
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
6174
#else
E
Eric Dumazet 已提交
6175
		size = skb_frag_size(frag);
6176 6177
#endif
		data_len -= size;
6178

6179 6180
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
6181

6182 6183
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
6184

6185
	/* write last descriptor with RS and EOP bits */
6186 6187
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
6188

6189
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
6190

6191 6192
	/* set the timestamp */
	first->time_stamp = jiffies;
6193 6194

	/*
6195 6196 6197 6198 6199 6200
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
6201 6202 6203
	 */
	wmb();

6204 6205 6206
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

6207 6208 6209 6210 6211 6212
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

6213
	/* notify HW of packet */
6214
	writel(i, tx_ring->tail);
6215 6216 6217

	return;
dma_error:
6218
	dev_err(tx_ring->dev, "TX DMA map failed\n");
6219 6220 6221

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
6222 6223 6224
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
6225 6226 6227 6228 6229 6230 6231
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
6232 6233
}

6234
static void ixgbe_atr(struct ixgbe_ring *ring,
6235
		      struct ixgbe_tx_buffer *first)
6236 6237 6238 6239 6240 6241 6242 6243 6244
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6245
	struct tcphdr *th;
6246
	__be16 vlan_id;
6247

6248 6249 6250 6251 6252 6253
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6254
		return;
6255

6256
	ring->atr_count++;
6257

6258
	/* snag network header to get L4 type and address */
6259
	hdr.network = skb_network_header(first->skb);
6260 6261

	/* Currently only IPv4/IPv6 with TCP is supported */
6262
	if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
6263
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6264
	    (first->protocol != __constant_htons(ETH_P_IP) ||
6265 6266
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6267

6268
	th = tcp_hdr(first->skb);
6269

6270 6271
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6272 6273 6274 6275 6276 6277 6278 6279 6280
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

6281
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6296
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6297 6298
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
6299
		common.port.src ^= th->dest ^ first->protocol;
6300 6301
	common.port.dst ^= th->source;

6302
	if (first->protocol == __constant_htons(ETH_P_IP)) {
6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6316 6317

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6318 6319
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6320 6321
}

6322
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6323
{
6324
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6325 6326 6327 6328 6329 6330 6331
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6332
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6333 6334 6335
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6336
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6337
	++tx_ring->tx_stats.restart_queue;
6338 6339 6340
	return 0;
}

6341
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6342
{
6343
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
6344
		return 0;
6345
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6346 6347
}

6348 6349 6350
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6351 6352
	int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					       smp_processor_id();
6353
#ifdef IXGBE_FCOE
6354
	__be16 protocol = vlan_get_protocol(skb);
6355

6356 6357 6358
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6359 6360 6361 6362 6363 6364
		struct ixgbe_ring_feature *f;

		f = &adapter->ring_feature[RING_F_FCOE];

		while (txq >= f->indices)
			txq -= f->indices;
6365
		txq += adapter->ring_feature[RING_F_FCOE].offset;
6366

6367
		return txq;
6368 6369 6370
	}
#endif

K
Krishna Kumar 已提交
6371 6372 6373
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6374
		return txq;
K
Krishna Kumar 已提交
6375
	}
6376

6377 6378 6379
	return skb_tx_hash(dev, skb);
}

6380
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6381 6382
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6383
{
6384
	struct ixgbe_tx_buffer *first;
6385
	int tso;
6386
	u32 tx_flags = 0;
6387 6388 6389 6390
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	unsigned short f;
#endif
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
6391
	__be16 protocol = skb->protocol;
6392
	u8 hdr_len = 0;
6393

6394 6395
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6396
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
#else
	count += skb_shinfo(skb)->nr_frags;
#endif
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

6412 6413 6414
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
6415 6416
	first->bytecount = skb->len;
	first->gso_segs = 1;
6417

6418
	/* if we have a HW VLAN tag being added default to the HW one */
6419
	if (vlan_tx_tag_present(skb)) {
6420 6421 6422 6423 6424 6425 6426 6427 6428 6429
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
6430 6431
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
6432 6433 6434
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

6435 6436
	skb_tx_timestamp(skb);

6437 6438 6439
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
6440 6441 6442 6443 6444

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
6445 6446
	}

6447 6448 6449 6450 6451 6452
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6453
		tx_flags |= IXGBE_TX_FLAGS_CC;
6454 6455

#endif
6456
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
6457
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
6458 6459
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
6460
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6461 6462
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6463 6464 6465 6466 6467 6468 6469 6470 6471 6472
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6473
		}
6474
	}
6475

6476 6477 6478 6479
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

6480
#ifdef IXGBE_FCOE
6481 6482
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6483
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
6484
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
6485 6486
		if (tso < 0)
			goto out_drop;
6487

6488
		goto xmit_fcoe;
6489
	}
6490

6491
#endif /* IXGBE_FCOE */
6492
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
6493
	if (tso < 0)
6494
		goto out_drop;
6495 6496
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
6497 6498 6499

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6500
		ixgbe_atr(tx_ring, first);
6501 6502 6503 6504

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
6505
	ixgbe_tx_map(tx_ring, first, hdr_len);
6506 6507

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6508 6509

	return NETDEV_TX_OK;
6510 6511

out_drop:
6512 6513 6514
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

6515
	return NETDEV_TX_OK;
6516 6517
}

6518 6519
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
6520 6521 6522 6523
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

6524 6525 6526 6527
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
6528 6529
	if (unlikely(skb->len < 17)) {
		if (skb_pad(skb, 17 - skb->len))
6530 6531
			return NETDEV_TX_OK;
		skb->len = 17;
6532
		skb_set_tail_pointer(skb, 17);
6533 6534
	}

6535
	tx_ring = adapter->tx_ring[skb->queue_mapping];
6536
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6537 6538
}

6539 6540 6541 6542 6543 6544 6545 6546 6547 6548
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6549
	struct ixgbe_hw *hw = &adapter->hw;
6550 6551 6552 6553 6554 6555
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6556
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6557

6558
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
6559 6560 6561 6562

	return 0;
}

6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6594 6595 6596 6597 6598 6599
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
6600 6601
}

6602 6603
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6604
 * netdev->dev_addrs
6605 6606 6607 6608 6609 6610 6611 6612
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6613
	struct ixgbe_hw *hw = &adapter->hw;
6614

6615
	if (is_valid_ether_addr(hw->mac.san_addr)) {
6616
		rtnl_lock();
6617
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
6618
		rtnl_unlock();
6619 6620 6621

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
6622 6623 6624 6625 6626 6627
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6628
 * netdev->dev_addrs
6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6647 6648 6649 6650 6651 6652 6653 6654 6655
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6656
	int i;
6657

6658 6659 6660 6661
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6662
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6663
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6664 6665
		for (i = 0; i < adapter->num_q_vectors; i++)
			ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
6666 6667 6668
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6669 6670 6671
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}

A
Alexander Duyck 已提交
6672
#endif
E
Eric Dumazet 已提交
6673 6674 6675 6676 6677 6678
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
6679
	rcu_read_lock();
E
Eric Dumazet 已提交
6680
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6681
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6682 6683 6684
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6685 6686 6687 6688 6689 6690 6691 6692 6693
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6694
	}
E
Eric Dumazet 已提交
6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
6711
	rcu_read_unlock();
E
Eric Dumazet 已提交
6712 6713 6714 6715 6716 6717 6718 6719 6720
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

6721
#ifdef CONFIG_IXGBE_DCB
6722 6723 6724
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

6784 6785
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
6786 6787 6788 6789 6790 6791 6792 6793 6794 6795
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* Hardware supports up to 8 traffic classes */
6796
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
A
Alexander Duyck 已提交
6797 6798
	    (hw->mac.type == ixgbe_mac_82598EB &&
	     tc < MAX_TRAFFIC_CLASS))
6799 6800 6801
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
6802
	 * match packet buffer alignment. Unfortunately, the
6803 6804 6805 6806 6807 6808
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

6809
	if (tc) {
6810
		netdev_set_num_tc(dev, tc);
6811 6812
		ixgbe_set_prio_tc_map(adapter);

6813 6814
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

6815 6816
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
6817
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
6818
		}
6819
	} else {
6820
		netdev_reset_tc(dev);
6821

6822 6823
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6824 6825 6826 6827 6828 6829 6830

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

6831 6832 6833 6834 6835 6836 6837
	ixgbe_init_interrupt_scheme(adapter);
	ixgbe_validate_rtr(adapter, tc);
	if (netif_running(dev))
		ixgbe_open(dev);

	return 0;
}
E
Eric Dumazet 已提交
6838

6839
#endif /* CONFIG_IXGBE_DCB */
6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
#ifdef CONFIG_IXGBE_DCB
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
#else
	if (netif_running(netdev))
		ixgbe_close(netdev);
	ixgbe_clear_interrupt_scheme(adapter);
	ixgbe_init_interrupt_scheme(adapter);
	if (netif_running(netdev))
		ixgbe_open(netdev);
#endif
	rtnl_unlock();
}

#endif
6860 6861 6862 6863 6864 6865 6866 6867 6868 6869
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

6870
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
6871
					    netdev_features_t features)
6872 6873 6874 6875
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6876 6877
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
6878

6879 6880 6881
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
6882

6883
	return features;
6884 6885
}

6886
static int ixgbe_set_features(struct net_device *netdev,
6887
			      netdev_features_t features)
6888 6889
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6890
	netdev_features_t changed = netdev->features ^ features;
6891 6892 6893
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
6894 6895
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
6896
			need_reset = true;
6897 6898 6899 6900 6901 6902 6903 6904 6905 6906
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
6907 6908 6909 6910 6911 6912 6913
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
6914 6915
	switch (features & NETIF_F_NTUPLE) {
	case NETIF_F_NTUPLE:
6916
		/* turn off ATR, enable perfect filters and reset */
6917 6918 6919
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

6920 6921
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947
		break;
	default:
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
			break;

		/* We cannot enable ATR if we have 2 or more traffic classes */
		if (netdev_get_num_tc(netdev) > 1)
			break;

		/* We cannot enable ATR if RSS is disabled */
		if (adapter->ring_feature[RING_F_RSS].limit <= 1)
			break;

		/* A sample rate of 0 indicates ATR disabled */
		if (!adapter->atr_sample_rate)
			break;

		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		break;
6948 6949
	}

6950 6951 6952 6953 6954
	if (features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
6955 6956 6957
	if (changed & NETIF_F_RXALL)
		need_reset = true;

6958
	netdev->features = features;
6959 6960 6961 6962 6963 6964
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

6965
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
6966
			     struct net_device *dev,
6967
			     const unsigned char *addr,
J
John Fastabend 已提交
6968 6969 6970
			     u16 flags)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6971 6972 6973 6974
	int err;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;
J
John Fastabend 已提交
6975

6976 6977 6978 6979
	/* Hardware does not support aging addresses so if a
	 * ndm_state is given only allow permanent addresses
	 */
	if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
J
John Fastabend 已提交
6980 6981 6982 6983 6984
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

6985
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
6986 6987 6988
		u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;

		if (netdev_uc_count(dev) < rar_uc_entries)
J
John Fastabend 已提交
6989 6990
			err = dev_uc_add_excl(dev, addr);
		else
6991 6992 6993 6994 6995
			err = -ENOMEM;
	} else if (is_multicast_ether_addr(addr)) {
		err = dev_mc_add_excl(dev, addr);
	} else {
		err = -EINVAL;
J
John Fastabend 已提交
6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006
	}

	/* Only return duplicate errors if NLM_F_EXCL is set */
	if (err == -EEXIST && !(flags & NLM_F_EXCL))
		err = 0;

	return err;
}

static int ixgbe_ndo_fdb_del(struct ndmsg *ndm,
			     struct net_device *dev,
7007
			     const unsigned char *addr)
J
John Fastabend 已提交
7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	int err = -EOPNOTSUPP;

	if (ndm->ndm_state & NUD_PERMANENT) {
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (is_unicast_ether_addr(addr))
			err = dev_uc_del(dev, addr);
		else if (is_multicast_ether_addr(addr))
			err = dev_mc_del(dev, addr);
		else
			err = -EINVAL;
	}

	return err;
}

static int ixgbe_ndo_fdb_dump(struct sk_buff *skb,
			      struct netlink_callback *cb,
			      struct net_device *dev,
			      int idx)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		idx = ndo_dflt_fdb_dump(skb, cb, dev, idx);

	return idx;
}

7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
				    struct nlmsghdr *nlh)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);

	nla_for_each_nested(attr, br_spec, rem) {
		__u16 mode;
		u32 reg = 0;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		mode = nla_get_u16(attr);
7063
		if (mode == BRIDGE_MODE_VEPA) {
7064
			reg = 0;
7065 7066
			adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
		} else if (mode == BRIDGE_MODE_VEB) {
7067
			reg = IXGBE_PFDTXGSWC_VT_LBEN;
7068 7069
			adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
		} else
7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081
			return -EINVAL;

		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);

		e_info(drv, "enabling bridge mode: %s\n",
			mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
7082 7083
				    struct net_device *dev,
				    u32 filter_mask)
7084 7085 7086 7087 7088 7089 7090
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	u16 mode;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

7091
	if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
7092 7093 7094 7095 7096 7097 7098
		mode = BRIDGE_MODE_VEB;
	else
		mode = BRIDGE_MODE_VEPA;

	return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
}

7099
static const struct net_device_ops ixgbe_netdev_ops = {
7100
	.ndo_open		= ixgbe_open,
7101
	.ndo_stop		= ixgbe_close,
7102
	.ndo_start_xmit		= ixgbe_xmit_frame,
7103
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
7104
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
7105 7106 7107 7108 7109 7110
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7111
	.ndo_do_ioctl		= ixgbe_ioctl,
7112 7113 7114
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
7115
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
7116
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7117
	.ndo_get_stats64	= ixgbe_get_stats64,
7118
#ifdef CONFIG_IXGBE_DCB
J
John Fastabend 已提交
7119
	.ndo_setup_tc		= ixgbe_setup_tc,
7120
#endif
7121 7122 7123
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7124 7125
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7126
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7127
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7128 7129
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7130
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7131
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
7132
#endif /* IXGBE_FCOE */
7133 7134
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
7135 7136 7137
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
	.ndo_fdb_del		= ixgbe_ndo_fdb_del,
	.ndo_fdb_dump		= ixgbe_ndo_fdb_dump,
7138 7139
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
7140 7141
};

7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
		case IXGBE_SUBDEV_ID_82599_SFP:
7168
		case IXGBE_SUBDEV_ID_82599_RNDC:
7169
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182
			is_wol_supported = 1;
			break;
		}
		break;
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
7183
	case IXGBE_DEV_ID_X540T1:
7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
7207
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
7208 7209 7210 7211 7212 7213 7214
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7215
	u8 part_str[IXGBE_PBANUM_LENGTH];
7216
	unsigned int indices = num_possible_cpus();
7217
	unsigned int dcb_max = 0;
7218 7219 7220
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7221
	u32 eec;
7222

7223 7224 7225 7226 7227 7228 7229 7230 7231
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7232
	err = pci_enable_device_mem(pdev);
7233 7234 7235
	if (err)
		return err;

7236 7237
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7238 7239
		pci_using_dac = 1;
	} else {
7240
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7241
		if (err) {
7242 7243
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7244
			if (err) {
7245 7246
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7247 7248 7249 7250 7251 7252
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7253
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7254
					   IORESOURCE_MEM), ixgbe_driver_name);
7255
	if (err) {
7256 7257
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7258 7259 7260
		goto err_pci_reg;
	}

7261
	pci_enable_pcie_error_reporting(pdev);
7262

7263
	pci_set_master(pdev);
7264
	pci_save_state(pdev);
7265

7266
#ifdef CONFIG_IXGBE_DCB
7267 7268 7269 7270 7271 7272
	if (ii->mac == ixgbe_mac_82598EB)
		dcb_max = min_t(unsigned int, indices * MAX_TRAFFIC_CLASS,
				IXGBE_MAX_RSS_INDICES);
	else
		dcb_max = min_t(unsigned int, indices * MAX_TRAFFIC_CLASS,
				IXGBE_MAX_FDIR_INDICES);
7273 7274
#endif

7275 7276 7277 7278 7279
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7280
#ifdef IXGBE_FCOE
7281 7282 7283
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
7284
	indices = max_t(unsigned int, dcb_max, indices);
7285
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7286 7287 7288 7289 7290 7291 7292 7293
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7294
	pci_set_drvdata(pdev, adapter);
7295 7296 7297 7298 7299

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
7300
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
7301

7302
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7303
			      pci_resource_len(pdev, 0));
7304 7305 7306 7307 7308
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

7309
	netdev->netdev_ops = &ixgbe_netdev_ops;
7310 7311
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7312
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7313 7314 7315 7316 7317

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7318
	hw->mac.type  = ii->mac;
7319

7320 7321 7322 7323 7324 7325 7326 7327 7328
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7329
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7330 7331 7332 7333 7334 7335 7336
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7337

7338
	ii->get_invariants(hw);
7339 7340 7341 7342 7343 7344

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7345
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7346 7347 7348
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7349
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7350 7351 7352 7353
		break;
	default:
		break;
	}
7354

7355 7356 7357 7358 7359 7360 7361
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7362
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7363 7364
	}

7365 7366 7367
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

7368
	/* reset_hw fills in the perm_addr as well */
7369
	hw->phy.reset_if_overtemp = true;
7370
	err = hw->mac.ops.reset_hw(hw);
7371
	hw->phy.reset_if_overtemp = false;
7372 7373 7374 7375
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7376
		e_dev_err("failed to load because an unsupported SFP+ "
7377 7378 7379
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7380 7381
		goto err_sw_init;
	} else if (err) {
7382
		e_dev_err("HW Init failed: %d\n", err);
7383 7384 7385
		goto err_sw_init;
	}

7386
#ifdef CONFIG_PCI_IOV
7387 7388 7389 7390 7391 7392 7393
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
	memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
	ixgbe_enable_sriov(adapter);
7394
	pci_sriov_set_totalvfs(pdev, 63);
7395
skip_sriov:
7396

7397
#endif
7398
	netdev->features = NETIF_F_SG |
7399
			   NETIF_F_IP_CSUM |
7400
			   NETIF_F_IPV6_CSUM |
7401 7402
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
7403 7404 7405 7406 7407
			   NETIF_F_HW_VLAN_FILTER |
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7408

7409
	netdev->hw_features = netdev->features;
7410

7411 7412 7413
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7414
		netdev->features |= NETIF_F_SCTP_CSUM;
7415 7416
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7417 7418 7419 7420
		break;
	default:
		break;
	}
7421

B
Ben Greear 已提交
7422 7423
	netdev->hw_features |= NETIF_F_RXALL;

7424 7425
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7426
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7427
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7428 7429
	netdev->vlan_features |= NETIF_F_SG;

7430
	netdev->priv_flags |= IFF_UNICAST_FLT;
7431
	netdev->priv_flags |= IFF_SUPP_NOFCS;
7432

J
Jeff Kirsher 已提交
7433
#ifdef CONFIG_IXGBE_DCB
7434 7435 7436
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7437
#ifdef IXGBE_FCOE
7438
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7439 7440
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7441 7442
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7443
		}
7444 7445 7446

		adapter->ring_feature[RING_F_FCOE].limit = IXGBE_FCRETA_SIZE;

7447 7448 7449
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

7450 7451 7452
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
7453
	}
7454
#endif /* IXGBE_FCOE */
7455
	if (pci_using_dac) {
7456
		netdev->features |= NETIF_F_HIGHDMA;
7457 7458
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7459

7460 7461
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7462
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7463 7464
		netdev->features |= NETIF_F_LRO;

7465
	/* make sure the EEPROM is good */
7466
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7467
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7468
		err = -EIO;
7469
		goto err_sw_init;
7470 7471 7472 7473
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

7474
	if (!is_valid_ether_addr(netdev->dev_addr)) {
7475
		e_dev_err("invalid MAC address\n");
7476
		err = -EIO;
7477
		goto err_sw_init;
7478 7479
	}

7480
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
7481
		    (unsigned long) adapter);
7482

7483 7484
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7485

7486 7487 7488
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7489

7490
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
7491
	adapter->wol = 0;
7492 7493
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
	if (ixgbe_wol_supported(adapter, pdev->device, pdev->subsystem_device))
7494
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
7495

7496 7497
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7498 7499 7500 7501
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

7502 7503 7504
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7505
	/* print bus type/speed/width info */
7506
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7507 7508
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7509 7510 7511 7512 7513 7514
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7515 7516 7517

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7518
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7519
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7520
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7521
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7522
		           part_str);
7523
	else
7524 7525
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7526

7527
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7528 7529 7530 7531
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7532 7533
	}

7534
	/* reset the hardware with the new settings */
7535 7536 7537
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7538 7539 7540 7541 7542 7543
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7544
	}
7545 7546 7547 7548 7549
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7550 7551
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
7552 7553
		hw->mac.ops.disable_tx_laser(hw);

7554 7555 7556
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7557
#ifdef CONFIG_IXGBE_DCA
7558
	if (dca_add_requester(&pdev->dev) == 0) {
7559 7560 7561 7562
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7563
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7564
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7565 7566 7567 7568
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7569 7570 7571
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
7572
	if (hw->mac.ops.set_fw_drv_ver)
7573 7574
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
7575

7576 7577
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7578

7579
	e_dev_info("%s\n", ixgbe_default_device_descr);
7580
	cards_found++;
7581

7582
#ifdef CONFIG_IXGBE_HWMON
7583 7584
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
7585
#endif /* CONFIG_IXGBE_HWMON */
7586

C
Catherine Sullivan 已提交
7587 7588 7589 7590
#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_adapter_init(adapter);
#endif /* CONFIG_DEBUG_FS */

7591 7592 7593
	return 0;

err_register:
7594
	ixgbe_release_hw_control(adapter);
7595
	ixgbe_clear_interrupt_scheme(adapter);
7596
err_sw_init:
7597
	ixgbe_disable_sriov(adapter);
7598
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7599 7600 7601 7602
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7603 7604
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
7620
static void ixgbe_remove(struct pci_dev *pdev)
7621
{
7622 7623
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7624

C
Catherine Sullivan 已提交
7625 7626 7627 7628
#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_adapter_exit(adapter);
#endif /*CONFIG_DEBUG_FS */

7629
	set_bit(__IXGBE_DOWN, &adapter->state);
7630
	cancel_work_sync(&adapter->service_task);
7631

7632

7633
#ifdef CONFIG_IXGBE_DCA
7634 7635 7636 7637 7638 7639 7640
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7641
#ifdef CONFIG_IXGBE_HWMON
7642
	ixgbe_sysfs_exit(adapter);
7643
#endif /* CONFIG_IXGBE_HWMON */
7644

7645 7646 7647
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7648 7649
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7650

7651 7652 7653 7654 7655 7656 7657 7658
#ifdef CONFIG_PCI_IOV
	/*
	 * Only disable SR-IOV on unload if the user specified the now
	 * deprecated max_vfs module parameter.
	 */
	if (max_vfs)
		ixgbe_disable_sriov(adapter);
#endif
7659
	ixgbe_clear_interrupt_scheme(adapter);
7660

7661
	ixgbe_release_hw_control(adapter);
7662

7663 7664 7665 7666 7667
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
7668
	iounmap(adapter->hw.hw_addr);
7669
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7670
				     IORESOURCE_MEM));
7671

7672
	e_dev_info("complete\n");
7673

7674 7675
	free_netdev(netdev);

7676
	pci_disable_pcie_error_reporting(pdev);
7677

7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7690
						pci_channel_state_t state)
7691
{
7692 7693
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7694

7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705
#ifdef CONFIG_PCI_IOV
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
7706
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
7748
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
7749 7750 7751
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
7752
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
7753 7754 7755 7756 7757 7758 7759 7760 7761 7762
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
			e_dev_err("Issuing VFLR to VF %d\n", vf);
			pci_write_config_dword(vfdev, 0xA8, 0x00008000);
G
Greg Rose 已提交
7763 7764
			/* Free device reference count */
			pci_dev_put(vfdev);
7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
7782 7783
	netif_device_detach(netdev);

7784 7785 7786
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7787 7788 7789 7790
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7791
	/* Request a slot reset. */
7792 7793 7794 7795 7796 7797 7798 7799 7800 7801 7802
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7803
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7804 7805
	pci_ers_result_t result;
	int err;
7806

7807
	if (pci_enable_device_mem(pdev)) {
7808
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7809 7810 7811 7812
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7813
		pci_save_state(pdev);
7814

7815
		pci_wake_from_d3(pdev, false);
7816

7817
		ixgbe_reset(adapter);
7818
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7819 7820 7821 7822 7823
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7824 7825
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7826 7827
		/* non-fatal, continue */
	}
7828

7829
	return result;
7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7841 7842
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7843

7844 7845 7846 7847 7848 7849 7850 7851
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
7852 7853
	if (netif_running(netdev))
		ixgbe_up(adapter);
7854 7855 7856 7857

	netif_device_attach(netdev);
}

7858
static const struct pci_error_handlers ixgbe_err_handler = {
7859 7860 7861 7862 7863 7864 7865 7866 7867
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
7868
	.remove   = ixgbe_remove,
7869 7870 7871 7872 7873
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
7874
	.sriov_configure = ixgbe_pci_sriov_configure,
7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7887
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7888
	pr_info("%s\n", ixgbe_copyright);
7889

C
Catherine Sullivan 已提交
7890 7891 7892 7893
#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_init();
#endif /* CONFIG_DEBUG_FS */

7894
#ifdef CONFIG_IXGBE_DCA
7895 7896
	dca_register_notify(&dca_notifier);
#endif
7897

7898 7899 7900
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7901

7902 7903 7904 7905 7906 7907 7908 7909 7910 7911
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7912
#ifdef CONFIG_IXGBE_DCA
7913 7914
	dca_unregister_notify(&dca_notifier);
#endif
7915
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
7916 7917 7918 7919 7920

#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_exit();
#endif /* CONFIG_DEBUG_FS */

E
Eric Dumazet 已提交
7921
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7922
}
7923

7924
#ifdef CONFIG_IXGBE_DCA
7925
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7926
			    void *p)
7927 7928 7929 7930
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7931
					 __ixgbe_notify_dca);
7932 7933 7934

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7935

7936
#endif /* CONFIG_IXGBE_DCA */
7937

7938 7939 7940
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */