sata_mv.c 112.5 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2008-2009: Marvell Corporation, all rights reserved.
5
 * Copyright 2005: EMC Corporation, all rights reserved.
6
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
7
 *
8 9 10
 * Originally written by Brett Russ.
 * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
28
/*
29 30 31 32 33 34 35 36
 * sata_mv TODO list:
 *
 * --> More errata workarounds for PCI-X.
 *
 * --> Complete a full errata audit for all chipsets to identify others.
 *
 * --> Develop a low-power-consumption strategy, and implement it.
 *
37
 * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
38 39 40 41 42 43 44 45
 *
 * --> [Experiment, Marvell value added] Is it possible to use target
 *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
 *       creating LibATA target mode support would be very interesting.
 *
 *       Target mode, for those without docs, is the ability to directly
 *       connect two SATA ports.
 */
J
Jeff Garzik 已提交
46

47 48 49 50 51 52 53
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
54
#include <linux/dmapool.h>
55
#include <linux/dma-mapping.h>
56
#include <linux/device.h>
S
Saeed Bishara 已提交
57 58
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
59
#include <linux/mbus.h>
60
#include <linux/bitops.h>
61
#include <scsi/scsi_host.h>
62
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
63
#include <scsi/scsi_device.h>
64 65 66
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
67
#define DRV_VERSION	"1.27"
68

69 70 71 72 73 74 75 76 77 78
/*
 * module options
 */

static int msi;
#ifdef CONFIG_PCI
module_param(msi, int, S_IRUGO);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
#endif

79 80 81 82 83 84 85 86 87 88
static int irq_coalescing_io_count;
module_param(irq_coalescing_io_count, int, S_IRUGO);
MODULE_PARM_DESC(irq_coalescing_io_count,
		 "IRQ coalescing I/O count threshold (0..255)");

static int irq_coalescing_usecs;
module_param(irq_coalescing_usecs, int, S_IRUGO);
MODULE_PARM_DESC(irq_coalescing_usecs,
		 "IRQ coalescing time threshold in usecs");

89 90 91 92 93 94 95 96 97
enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

98 99 100 101 102
	/* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
	COAL_CLOCKS_PER_USEC	= 150,		/* for calculating COAL_TIMEs */
	MAX_COAL_TIME_THRESHOLD	= ((1 << 24) - 1), /* internal clocks count */
	MAX_COAL_IO_COUNT	= 255,		/* completed I/O count */

103
	MV_PCI_REG_BASE		= 0,
104

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
	/*
	 * Per-chip ("all ports") interrupt coalescing feature.
	 * This is only for GEN_II / GEN_IIE hardware.
	 *
	 * Coalescing defers the interrupt until either the IO_THRESHOLD
	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
	 */
	MV_COAL_REG_BASE	= 0x18000,
	MV_IRQ_COAL_CAUSE	= (MV_COAL_REG_BASE + 0x08),
	ALL_PORTS_COAL_IRQ	= (1 << 4),	/* all ports irq event */

	MV_IRQ_COAL_IO_THRESHOLD   = (MV_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD = (MV_COAL_REG_BASE + 0xd0),

	/*
	 * Registers for the (unused here) transaction coalescing feature:
	 */
	MV_TRAN_COAL_CAUSE_LO	= (MV_COAL_REG_BASE + 0x88),
	MV_TRAN_COAL_CAUSE_HI	= (MV_COAL_REG_BASE + 0x8c),

125
	MV_SATAHC0_REG_BASE	= 0x20000,
M
Mark Lord 已提交
126 127 128
	MV_FLASH_CTL_OFS	= 0x1046c,
	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
	MV_RESET_CFG_OFS	= 0x180d8,
129 130 131 132 133 134

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

135 136 137 138 139 140 141 142 143
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
144
	MV_MAX_SG_CT		= 256,
145 146
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

M
Mark Lord 已提交
147
	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
148
	MV_PORT_HC_SHIFT	= 2,
M
Mark Lord 已提交
149 150 151
	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
152 153 154

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
S
Saeed Bishara 已提交
155

156
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
157
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
M
Mark Lord 已提交
158

159
	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
160

161 162
	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NCQ |
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
163 164

	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
M
Mark Lord 已提交
165

166 167
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
168
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
M
Mark Lord 已提交
169
	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
170
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
171 172 173 174 175
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
176 177
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
178 179 180

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

181 182
	/* PCI interface registers */

183
	PCI_COMMAND_OFS		= 0xc00,
M
Mark Lord 已提交
184
	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
185

186 187 188 189 190
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

M
Mark Lord 已提交
191 192 193
	MV_PCI_MODE_OFS		= 0xd00,
	MV_PCI_MODE_MASK	= 0x30,

194 195 196 197
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
M
Mark Lord 已提交
198
	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
199 200 201 202 203
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

204 205
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
206 207
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

208 209
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
210
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
211

212 213 214 215 216
	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
217 218
	ERR_IRQ			= (1 << 0),	/* shift by (2 * port #) */
	DONE_IRQ		= (1 << 1),	/* shift by (2 * port #) */
219 220
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
221 222
	DONE_IRQ_0_3		= 0x000000aa,	/* DONE_IRQ ports 0,1,2,3 */
	DONE_IRQ_4_7		= (DONE_IRQ_0_3 << HC_SHIFT),  /* 4,5,6,7 */
223
	PCI_ERR			= (1 << 18),
224 225 226 227 228
	TRAN_COAL_LO_DONE	= (1 << 19),	/* transaction coalescing */
	TRAN_COAL_HI_DONE	= (1 << 20),	/* transaction coalescing */
	PORTS_0_3_COAL_DONE	= (1 << 8),	/* HC0 IRQ coalescing */
	PORTS_4_7_COAL_DONE	= (1 << 17),	/* HC1 IRQ coalescing */
	ALL_PORTS_COAL_DONE	= (1 << 21),	/* GEN_II(E) IRQ coalescing */
229 230 231 232
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
233
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
M
Mark Lord 已提交
234
	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
235 236 237 238 239

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
M
Mark Lord 已提交
240 241
	DMA_IRQ			= (1 << 0),	/* shift by port # */
	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
242 243
	DEV_IRQ			= (1 << 8),	/* shift by port # */

244 245 246 247 248 249 250 251 252 253
	/*
	 * Per-HC (Host-Controller) interrupt coalescing feature.
	 * This is present on all chip generations.
	 *
	 * Coalescing defers the interrupt until either the IO_THRESHOLD
	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
	 */
	HC_IRQ_COAL_IO_THRESHOLD_OFS	= 0x000c,
	HC_IRQ_COAL_TIME_THRESHOLD_OFS	= 0x0010,

254 255 256 257 258
	SOC_LED_CTRL_OFS	= 0x2c,
	SOC_LED_CTRL_BLINK	= (1 << 0),	/* Active LED blink */
	SOC_LED_CTRL_ACT_PRESENCE = (1 << 2),	/* Multiplex dev presence */
						/*  with dev activity LED */

259
	/* Shadow block registers */
260 261
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
262 263 264 265

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
266
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
267
	SATA_FIS_IRQ_AN		= (1 << 9),	/* async notification */
M
Mark Lord 已提交
268

M
Mark Lord 已提交
269
	LTMODE_OFS		= 0x30c,
M
Mark Lord 已提交
270 271
	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */

272
	PHY_MODE3		= 0x310,
273
	PHY_MODE4		= 0x314,
M
Mark Lord 已提交
274 275 276 277 278
	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */

279
	PHY_MODE2		= 0x330,
M
Mark Lord 已提交
280
	SATA_IFCTL_OFS		= 0x344,
M
Mark Lord 已提交
281
	SATA_TESTCTL_OFS	= 0x348,
M
Mark Lord 已提交
282 283
	SATA_IFSTAT_OFS		= 0x34c,
	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
M
Mark Lord 已提交
284

M
Mark Lord 已提交
285 286 287
	FISCFG_OFS		= 0x360,
	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
M
Mark Lord 已提交
288

289
	MV5_PHY_MODE		= 0x74,
M
Mark Lord 已提交
290 291 292
	MV5_LTMODE_OFS		= 0x30,
	MV5_PHY_CTL_OFS		= 0x0C,
	SATA_INTERFACE_CFG_OFS	= 0x050,
293 294

	MV_M2_PREAMP_MASK	= 0x7e0,
295 296 297

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
298 299 300 301 302
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
M
Mark Lord 已提交
303 304
	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
305 306 307

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
308 309 310 311 312 313
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
314 315
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
316
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
317
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
318 319 320 321
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
322

323
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
324 325 326 327 328
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

329
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
330

331
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
332 333 334 335 336 337
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

338
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
339

340
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
341 342
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
343 344 345 346

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
347
				  EDMA_ERR_LNK_CTRL_TX,
M
Mark Lord 已提交
348

349 350 351 352 353 354
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
355
				  EDMA_ERR_CRQB_PAR |
356 357 358 359 360 361 362
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
M
Mark Lord 已提交
363

364 365 366 367 368 369 370
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
371
				  EDMA_ERR_CRQB_PAR |
372 373 374
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
375

376 377 378 379 380 381 382 383 384 385 386
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
387 388 389
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
M
Mark Lord 已提交
390 391 392 393 394
	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */

	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
395

M
Mark Lord 已提交
396 397 398 399
	EDMA_IORDY_TMOUT_OFS	= 0x34,
	EDMA_ARB_CFG_OFS	= 0x38,

	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
400
	EDMA_UNKNOWN_RSVD_OFS	= 0x6C,		/* GenIIe unknown/reserved */
401 402 403 404 405 406

	BMDMA_CMD_OFS		= 0x224,	/* bmdma command register */
	BMDMA_STATUS_OFS	= 0x228,	/* bmdma status register */
	BMDMA_PRD_LOW_OFS	= 0x22c,	/* bmdma PRD addr 31:0 */
	BMDMA_PRD_HIGH_OFS	= 0x230,	/* bmdma PRD addr 63:32 */

407 408
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
409 410 411 412
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
J
Jeff Garzik 已提交
413 414 415
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
416
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
M
Mark Lord 已提交
417
	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
M
Mark Lord 已提交
418
	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
419
	MV_HP_QUIRK_LED_BLINK_EN = (1 << 12),	/* is led blinking enabled? */
420

421
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
422
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
423
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
M
Mark Lord 已提交
424
	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
M
Mark Lord 已提交
425
	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
426
	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
427 428
};

429 430
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
431
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
M
Mark Lord 已提交
432
#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
M
Mark Lord 已提交
433
#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
434

435 436 437
#define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
#define WINDOW_BASE(i)		(0x20034 + ((i) << 4))

J
Jeff Garzik 已提交
438
enum {
J
Jeff Garzik 已提交
439 440 441 442
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
443

J
Jeff Garzik 已提交
444 445 446
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
447 448
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
449
	/* ditto, for response queue */
J
Jeff Garzik 已提交
450 451 452
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

453 454 455 456 457 458
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
459 460
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
461
	chip_soc,
462 463
};

464 465
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
466 467 468 469
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
470
};
471

472
struct mv_crqb_iie {
M
Mark Lord 已提交
473 474 475 476 477
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
478 479
};

480 481
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
482 483 484
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
485 486
};

487 488
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
489 490 491 492
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
493
};
494

495 496 497 498 499 500 501 502 503
/*
 * We keep a local cache of a few frequently accessed port
 * registers here, to avoid having to read them (very slow)
 * when switching between EDMA and non-EDMA modes.
 */
struct mv_cached_regs {
	u32			fiscfg;
	u32			ltmode;
	u32			haltcond;
504
	u32			unknown_rsvd;
505 506
};

507 508 509 510 511
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
512 513
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
514 515 516 517

	unsigned int		req_idx;
	unsigned int		resp_idx;

518
	u32			pp_flags;
519
	struct mv_cached_regs	cached;
M
Mark Lord 已提交
520
	unsigned int		delayed_eh_pmp_map;
521 522
};

523 524 525 526 527
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

528 529
struct mv_host_priv {
	u32			hp_flags;
530
	u32			main_irq_mask;
531 532
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
533 534
	int			n_ports;
	void __iomem		*base;
535 536
	void __iomem		*main_irq_cause_addr;
	void __iomem		*main_irq_mask_addr;
537 538 539
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
540 541 542 543 544 545 546 547
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
548 549
};

550
struct mv_hw_ops {
551 552
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
553 554 555
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
556 557
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
558
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
559
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
560 561
};

T
Tejun Heo 已提交
562 563 564 565
static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
566 567
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
M
Mark Lord 已提交
568
static int mv_qc_defer(struct ata_queued_cmd *qc);
569
static void mv_qc_prep(struct ata_queued_cmd *qc);
570
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
571
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
572 573
static int mv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
574 575
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
576
static void mv6_dev_config(struct ata_device *dev);
577

578 579
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
580 581 582
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
583 584
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
585
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
586
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
587

588 589
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
590 591 592
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
593 594
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
595
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
596 597 598 599 600 601 602 603 604
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
S
Saeed Bishara 已提交
605
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
M
Mark Lord 已提交
606
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
607
			     unsigned int port_no);
M
Mark Lord 已提交
608
static int mv_stop_edma(struct ata_port *ap);
M
Mark Lord 已提交
609
static int mv_stop_edma_engine(void __iomem *port_mmio);
610
static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
611

612 613 614 615 616
static void mv_pmp_select(struct ata_port *ap, int pmp);
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static int  mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
M
Mark Lord 已提交
617
static void mv_pmp_error_handler(struct ata_port *ap);
618 619
static void mv_process_crpb_entries(struct ata_port *ap,
					struct mv_port_priv *pp);
620

621 622 623 624 625 626
static void mv_sff_irq_clear(struct ata_port *ap);
static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
static void mv_bmdma_setup(struct ata_queued_cmd *qc);
static void mv_bmdma_start(struct ata_queued_cmd *qc);
static void mv_bmdma_stop(struct ata_queued_cmd *qc);
static u8   mv_bmdma_status(struct ata_port *ap);
627
static u8 mv_sff_check_status(struct ata_port *ap);
628

629 630 631 632
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
633
static struct scsi_host_template mv5_sht = {
634
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
635
	.sg_tablesize		= MV_MAX_SG_CT / 2,
636 637 638 639
	.dma_boundary		= MV_DMA_BOUNDARY,
};

static struct scsi_host_template mv6_sht = {
640
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
641
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
642
	.sg_tablesize		= MV_MAX_SG_CT / 2,
643 644 645
	.dma_boundary		= MV_DMA_BOUNDARY,
};

646 647
static struct ata_port_operations mv5_ops = {
	.inherits		= &ata_sff_port_ops,
648

A
Alan Cox 已提交
649 650
	.lost_interrupt		= ATA_OP_NULL,

M
Mark Lord 已提交
651
	.qc_defer		= mv_qc_defer,
652 653 654
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

655 656
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
657 658
	.hardreset		= mv_hardreset,
	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
659
	.post_internal_cmd	= ATA_OP_NULL,
660

661 662 663 664 665 666 667
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

668 669
static struct ata_port_operations mv6_ops = {
	.inherits		= &mv5_ops,
670
	.dev_config             = mv6_dev_config,
671 672 673
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

674 675 676
	.pmp_hardreset		= mv_pmp_hardreset,
	.pmp_softreset		= mv_softreset,
	.softreset		= mv_softreset,
M
Mark Lord 已提交
677
	.error_handler		= mv_pmp_error_handler,
678

679
	.sff_check_status	= mv_sff_check_status,
680 681 682 683 684 685
	.sff_irq_clear		= mv_sff_irq_clear,
	.check_atapi_dma	= mv_check_atapi_dma,
	.bmdma_setup		= mv_bmdma_setup,
	.bmdma_start		= mv_bmdma_start,
	.bmdma_stop		= mv_bmdma_stop,
	.bmdma_status		= mv_bmdma_status,
686 687
};

688 689 690
static struct ata_port_operations mv_iie_ops = {
	.inherits		= &mv6_ops,
	.dev_config		= ATA_OP_NULL,
691 692 693
	.qc_prep		= mv_qc_prep_iie,
};

694
static const struct ata_port_info mv_port_info[] = {
695
	{  /* chip_504x */
696
		.flags		= MV_GEN_I_FLAGS,
697
		.pio_mask	= 0x1f,	/* pio0-4 */
698
		.udma_mask	= ATA_UDMA6,
699
		.port_ops	= &mv5_ops,
700 701
	},
	{  /* chip_508x */
702
		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
703
		.pio_mask	= 0x1f,	/* pio0-4 */
704
		.udma_mask	= ATA_UDMA6,
705
		.port_ops	= &mv5_ops,
706
	},
707
	{  /* chip_5080 */
708
		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
709
		.pio_mask	= 0x1f,	/* pio0-4 */
710
		.udma_mask	= ATA_UDMA6,
711
		.port_ops	= &mv5_ops,
712
	},
713
	{  /* chip_604x */
714
		.flags		= MV_GEN_II_FLAGS,
715
		.pio_mask	= 0x1f,	/* pio0-4 */
716
		.udma_mask	= ATA_UDMA6,
717
		.port_ops	= &mv6_ops,
718 719
	},
	{  /* chip_608x */
720
		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
721
		.pio_mask	= 0x1f,	/* pio0-4 */
722
		.udma_mask	= ATA_UDMA6,
723
		.port_ops	= &mv6_ops,
724
	},
725
	{  /* chip_6042 */
726
		.flags		= MV_GEN_IIE_FLAGS,
727
		.pio_mask	= 0x1f,	/* pio0-4 */
728
		.udma_mask	= ATA_UDMA6,
729 730 731
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
732
		.flags		= MV_GEN_IIE_FLAGS,
733
		.pio_mask	= 0x1f,	/* pio0-4 */
734
		.udma_mask	= ATA_UDMA6,
735 736
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
737
	{  /* chip_soc */
738
		.flags		= MV_GEN_IIE_FLAGS,
M
Mark Lord 已提交
739 740 741
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &mv_iie_ops,
S
Saeed Bishara 已提交
742
	},
743 744
};

745
static const struct pci_device_id mv_pci_tbl[] = {
746 747 748 749
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
750 751
	/* RocketRAID 1720/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
752 753
	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
754 755 756 757 758 759 760 761 762

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

763 764 765
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

766
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
767 768
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

769 770 771 772
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

773
	{ }			/* terminate list */
774 775
};

776 777 778 779 780
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
781 782
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
783 784 785 786 787 788 789
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
790 791
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
792 793
};

S
Saeed Bishara 已提交
794 795 796 797 798 799 800 801 802
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

803 804 805 806 807 808 809 810 811 812
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

813 814 815 816 817 818 819 820 821 822
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

823 824 825 826 827 828
/*
 * Consolidate some rather tricky bit shift calculations.
 * This is hot-path stuff, so not a function.
 * Simple code, with two return values, so macro rather than inline.
 *
 * port is the sole input, in range 0..7.
829 830
 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
 * hardport is the other output, in range 0..3.
831 832 833 834 835 836 837 838 839 840
 *
 * Note that port and hardport may be the same variable in some cases.
 */
#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
{								\
	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
	hardport = mv_hardport_from_port(port);			\
	shift   += hardport * 2;				\
}

M
Mark Lord 已提交
841 842 843 844 845
static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

846 847 848 849 850 851
static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

852 853
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
854
	return  mv_hc_base_from_port(base, port) +
855
		MV_SATAHC_ARBTR_REG_SZ +
856
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
857 858
}

M
Mark Lord 已提交
859 860 861 862 863 864 865 866
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

S
Saeed Bishara 已提交
867 868 869 870 871 872
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

873 874
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
875
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
876 877
}

J
Jeff Garzik 已提交
878
static inline int mv_get_hc_count(unsigned long port_flags)
879
{
J
Jeff Garzik 已提交
880
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
881 882
}

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
/**
 *      mv_save_cached_regs - (re-)initialize cached port registers
 *      @ap: the port whose registers we are caching
 *
 *	Initialize the local cache of port registers,
 *	so that reading them over and over again can
 *	be avoided on the hotter paths of this driver.
 *	This saves a few microseconds each time we switch
 *	to/from EDMA mode to perform (eg.) a drive cache flush.
 */
static void mv_save_cached_regs(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;

	pp->cached.fiscfg = readl(port_mmio + FISCFG_OFS);
	pp->cached.ltmode = readl(port_mmio + LTMODE_OFS);
	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
901
	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD_OFS);
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
}

/**
 *      mv_write_cached_reg - write to a cached port register
 *      @addr: hardware address of the register
 *      @old: pointer to cached value of the register
 *      @new: new value for the register
 *
 *	Write a new value to a cached register,
 *	but only if the value is different from before.
 */
static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
{
	if (new != *old) {
		*old = new;
		writel(new, addr);
	}
}

921 922 923 924
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
925 926
	u32 index;

927 928 929
	/*
	 * initialize request queue
	 */
930 931
	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
932

933 934
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
935
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
936
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
937
	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
938 939 940 941

	/*
	 * initialize response queue
	 */
942 943
	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
944

945 946
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
947
	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
948
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
949 950 951
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
{
	/*
	 * When writing to the main_irq_mask in hardware,
	 * we must ensure exclusivity between the interrupt coalescing bits
	 * and the corresponding individual port DONE_IRQ bits.
	 *
	 * Note that this register is really an "IRQ enable" register,
	 * not an "IRQ mask" register as Marvell's naming might suggest.
	 */
	if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
		mask &= ~DONE_IRQ_0_3;
	if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
		mask &= ~DONE_IRQ_4_7;
	writelfl(mask, hpriv->main_irq_mask_addr);
}

969 970 971 972 973 974
static void mv_set_main_irq_mask(struct ata_host *host,
				 u32 disable_bits, u32 enable_bits)
{
	struct mv_host_priv *hpriv = host->private_data;
	u32 old_mask, new_mask;

975
	old_mask = hpriv->main_irq_mask;
976
	new_mask = (old_mask & ~disable_bits) | enable_bits;
977 978
	if (new_mask != old_mask) {
		hpriv->main_irq_mask = new_mask;
979
		mv_write_main_irq_mask(new_mask, hpriv);
980
	}
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
}

static void mv_enable_port_irqs(struct ata_port *ap,
				     unsigned int port_bits)
{
	unsigned int shift, hardport, port = ap->port_no;
	u32 disable_bits, enable_bits;

	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);

	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
	enable_bits  = port_bits << shift;
	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
}

996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
					  void __iomem *port_mmio,
					  unsigned int port_irqs)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	int hardport = mv_hardport_from_port(ap->port_no);
	void __iomem *hc_mmio = mv_hc_base_from_port(
				mv_host_base(ap->host), ap->port_no);
	u32 hc_irq_cause;

	/* clear EDMA event indicators, if any */
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);

	/* clear FIS IRQ Cause */
	if (IS_GEN_IIE(hpriv))
		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);

	mv_enable_port_irqs(ap, port_irqs);
}

1020 1021 1022 1023 1024 1025 1026
static void mv_set_irq_coalescing(struct ata_host *host,
				  unsigned int count, unsigned int usecs)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base, *hc_mmio;
	u32 coal_enable = 0;
	unsigned long flags;
1027
	unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
							ALL_PORTS_COAL_DONE;

	/* Disable IRQ coalescing if either threshold is zero */
	if (!usecs || !count) {
		clks = count = 0;
	} else {
		/* Respect maximum limits of the hardware */
		clks = usecs * COAL_CLOCKS_PER_USEC;
		if (clks > MAX_COAL_TIME_THRESHOLD)
			clks = MAX_COAL_TIME_THRESHOLD;
		if (count > MAX_COAL_IO_COUNT)
			count = MAX_COAL_IO_COUNT;
	}

	spin_lock_irqsave(&host->lock, flags);
1044
	mv_set_main_irq_mask(host, coal_disable, 0);
1045

1046
	if (is_dual_hc && !IS_GEN_I(hpriv)) {
1047
		/*
1048 1049
		 * GEN_II/GEN_IIE with dual host controllers:
		 * one set of global thresholds for the entire chip.
1050 1051 1052 1053
		 */
		writel(clks,  mmio + MV_IRQ_COAL_TIME_THRESHOLD);
		writel(count, mmio + MV_IRQ_COAL_IO_THRESHOLD);
		/* clear leftover coal IRQ bit */
1054 1055 1056 1057
		writel(~ALL_PORTS_COAL_IRQ, mmio + MV_IRQ_COAL_CAUSE);
		if (count)
			coal_enable = ALL_PORTS_COAL_DONE;
		clks = count = 0; /* force clearing of regular regs below */
1058
	}
1059

1060 1061 1062 1063 1064 1065
	/*
	 * All chips: independent thresholds for each HC on the chip.
	 */
	hc_mmio = mv_hc_base_from_port(mmio, 0);
	writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD_OFS);
	writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD_OFS);
1066 1067 1068 1069
	writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE_OFS);
	if (count)
		coal_enable |= PORTS_0_3_COAL_DONE;
	if (is_dual_hc) {
1070 1071 1072
		hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
		writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD_OFS);
		writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD_OFS);
1073 1074 1075
		writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE_OFS);
		if (count)
			coal_enable |= PORTS_4_7_COAL_DONE;
1076 1077
	}

1078
	mv_set_main_irq_mask(host, 0, coal_enable);
1079 1080 1081
	spin_unlock_irqrestore(&host->lock, flags);
}

1082
/**
1083
 *      mv_start_edma - Enable eDMA engine
1084 1085 1086
 *      @base: port base address
 *      @pp: port private data
 *
1087 1088
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
1089 1090 1091 1092
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1093
static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
1094
			 struct mv_port_priv *pp, u8 protocol)
1095
{
1096 1097 1098 1099 1100
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
M
Mark Lord 已提交
1101
			mv_stop_edma(ap);
1102
	}
1103
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
1104 1105
		struct mv_host_priv *hpriv = ap->host->private_data;

1106
		mv_edma_cfg(ap, want_ncq, 1);
M
Mark Lord 已提交
1107

M
Mark Lord 已提交
1108
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
1109
		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
1110

M
Mark Lord 已提交
1111
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
1112 1113
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
1114 1115
}

M
Mark Lord 已提交
1116 1117 1118 1119 1120 1121 1122 1123 1124
static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
	int i;

	/*
	 * Wait for the EDMA engine to finish transactions in progress.
1125 1126 1127 1128
	 * No idea what a good "timeout" value might be, but measurements
	 * indicate that it often requires hundreds of microseconds
	 * with two drives in-use.  So we use the 15msec value above
	 * as a rough guess at what even more drives might require.
M
Mark Lord 已提交
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
	 */
	for (i = 0; i < timeout; ++i) {
		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
		if ((edma_stat & empty_idle) == empty_idle)
			break;
		udelay(per_loop);
	}
	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
}

1139
/**
M
Mark Lord 已提交
1140
 *      mv_stop_edma_engine - Disable eDMA engine
M
Mark Lord 已提交
1141
 *      @port_mmio: io base address
1142 1143 1144 1145
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
1146
static int mv_stop_edma_engine(void __iomem *port_mmio)
1147
{
M
Mark Lord 已提交
1148
	int i;
1149

M
Mark Lord 已提交
1150 1151
	/* Disable eDMA.  The disable bit auto clears. */
	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1152

M
Mark Lord 已提交
1153 1154 1155
	/* Wait for the chip to confirm eDMA is off. */
	for (i = 10000; i > 0; i--) {
		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
1156
		if (!(reg & EDMA_EN))
M
Mark Lord 已提交
1157 1158
			return 0;
		udelay(10);
1159
	}
M
Mark Lord 已提交
1160
	return -EIO;
1161 1162
}

M
Mark Lord 已提交
1163
static int mv_stop_edma(struct ata_port *ap)
J
Jeff Garzik 已提交
1164
{
M
Mark Lord 已提交
1165 1166
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1167
	int err = 0;
J
Jeff Garzik 已提交
1168

M
Mark Lord 已提交
1169 1170 1171
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
M
Mark Lord 已提交
1172
	mv_wait_for_edma_empty_idle(ap);
M
Mark Lord 已提交
1173 1174
	if (mv_stop_edma_engine(port_mmio)) {
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
M
Mark Lord 已提交
1175
		err = -EIO;
M
Mark Lord 已提交
1176
	}
M
Mark Lord 已提交
1177 1178
	mv_edma_cfg(ap, 0, 0);
	return err;
J
Jeff Garzik 已提交
1179 1180
}

J
Jeff Garzik 已提交
1181
#ifdef ATA_DEBUG
1182
static void mv_dump_mem(void __iomem *start, unsigned bytes)
1183
{
1184 1185 1186 1187
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
1188
			printk("%08x ", readl(start + b));
1189 1190 1191 1192 1193
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
1194 1195
#endif

1196 1197 1198 1199 1200 1201 1202 1203
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
1204 1205
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
1216
	void __iomem *hc_base = mv_hc_base(mmio_base,
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1230
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1243
		hc_base = mv_hc_base(mmio_base, hc);
1244 1245 1246 1247 1248
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1249
		DPRINTK("EDMA regs (port %i):\n", p);
1250
		mv_dump_mem(port_base, 0x54);
1251
		DPRINTK("SATA regs (port %i):\n", p);
1252 1253 1254
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

T
Tejun Heo 已提交
1277
static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1278 1279 1280
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1281
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1282
		*val = readl(mv_ap_base(link->ap) + ofs);
1283 1284 1285
		return 0;
	} else
		return -EINVAL;
1286 1287
}

T
Tejun Heo 已提交
1288
static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1289 1290 1291
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1292
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1293
		writelfl(val, mv_ap_base(link->ap) + ofs);
1294 1295 1296
		return 0;
	} else
		return -EINVAL;
1297 1298
}

1299 1300 1301
static void mv6_dev_config(struct ata_device *adev)
{
	/*
1302 1303 1304 1305
	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
	 *
	 * Gen-II does not support NCQ over a port multiplier
	 *  (no FIS-based switching).
1306
	 */
1307
	if (adev->flags & ATA_DFLAG_NCQ) {
M
Mark Lord 已提交
1308
		if (sata_pmp_attached(adev->link->ap)) {
1309
			adev->flags &= ~ATA_DFLAG_NCQ;
M
Mark Lord 已提交
1310 1311 1312
			ata_dev_printk(adev, KERN_INFO,
				"NCQ disabled for command-based switching\n");
		}
1313
	}
1314 1315
}

M
Mark Lord 已提交
1316 1317 1318 1319 1320 1321
static int mv_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_link *link = qc->dev->link;
	struct ata_port *ap = link->ap;
	struct mv_port_priv *pp = ap->private_data;

M
Mark Lord 已提交
1322 1323 1324 1325 1326 1327
	/*
	 * Don't allow new commands if we're in a delayed EH state
	 * for NCQ and/or FIS-based switching.
	 */
	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
		return ATA_DEFER_PORT;
M
Mark Lord 已提交
1328 1329 1330 1331 1332 1333
	/*
	 * If the port is completely idle, then allow the new qc.
	 */
	if (ap->nr_active_links == 0)
		return 0;

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	/*
	 * The port is operating in host queuing mode (EDMA) with NCQ
	 * enabled, allow multiple NCQ commands.  EDMA also allows
	 * queueing multiple DMA commands but libata core currently
	 * doesn't allow it.
	 */
	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
		return 0;

M
Mark Lord 已提交
1344 1345 1346
	return ATA_DEFER_PORT;
}

1347
static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1348
{
1349 1350
	struct mv_port_priv *pp = ap->private_data;
	void __iomem *port_mmio;
M
Mark Lord 已提交
1351

1352 1353 1354
	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
M
Mark Lord 已提交
1355

1356 1357
	ltmode   = *old_ltmode & ~LTMODE_BIT8;
	haltcond = *old_haltcond | EDMA_ERR_DEV;
M
Mark Lord 已提交
1358 1359

	if (want_fbs) {
1360 1361
		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
		ltmode = *old_ltmode | LTMODE_BIT8;
1362
		if (want_ncq)
1363
			haltcond &= ~EDMA_ERR_DEV;
1364
		else
1365 1366 1367
			fiscfg |=  FISCFG_WAIT_DEV_ERR;
	} else {
		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1368
	}
M
Mark Lord 已提交
1369

1370 1371 1372 1373
	port_mmio = mv_ap_base(ap);
	mv_write_cached_reg(port_mmio + FISCFG_OFS, old_fiscfg, fiscfg);
	mv_write_cached_reg(port_mmio + LTMODE_OFS, old_ltmode, ltmode);
	mv_write_cached_reg(port_mmio + EDMA_HALTCOND_OFS, old_haltcond, haltcond);
1374 1375
}

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	u32 old, new;

	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
	if (want_ncq)
		new = old | (1 << 22);
	else
		new = old & ~(1 << 22);
	if (new != old)
		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
}

1391
/**
1392 1393
 *	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
 *	@ap: Port being initialized
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
 *
 *	There are two DMA modes on these chips:  basic DMA, and EDMA.
 *
 *	Bit-0 of the "EDMA RESERVED" register enables/disables use
 *	of basic DMA on the GEN_IIE versions of the chips.
 *
 *	This bit survives EDMA resets, and must be set for basic DMA
 *	to function, and should be cleared when EDMA is active.
 */
static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
{
	struct mv_port_priv *pp = ap->private_data;
	u32 new, *old = &pp->cached.unknown_rsvd;

	if (enable_bmdma)
		new = *old | 1;
	else
		new = *old & ~1;
	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD_OFS, old, new);
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
/*
 * SOC chips have an issue whereby the HDD LEDs don't always blink
 * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
 * of the SOC takes care of it, generating a steady blink rate when
 * any drive on the chip is active.
 *
 * Unfortunately, the blink mode is a global hardware setting for the SOC,
 * so we must use it whenever at least one port on the SOC has NCQ enabled.
 *
 * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
 * LED operation works then, and provides better (more accurate) feedback.
 *
 * Note that this code assumes that an SOC never has more than one HC onboard.
 */
static void mv_soc_led_blink_enable(struct ata_port *ap)
{
	struct ata_host *host = ap->host;
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *hc_mmio;
	u32 led_ctrl;

	if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
		return;
	hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
	led_ctrl = readl(hc_mmio + SOC_LED_CTRL_OFS);
	writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL_OFS);
}

static void mv_soc_led_blink_disable(struct ata_port *ap)
{
	struct ata_host *host = ap->host;
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *hc_mmio;
	u32 led_ctrl;
	unsigned int port;

	if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
		return;

	/* disable led-blink only if no ports are using NCQ */
	for (port = 0; port < hpriv->n_ports; port++) {
		struct ata_port *this_ap = host->ports[port];
		struct mv_port_priv *pp = this_ap->private_data;

		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
			return;
	}

	hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
	led_ctrl = readl(hc_mmio + SOC_LED_CTRL_OFS);
	writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL_OFS);
}

1470
static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1471
{
M
Mark Lord 已提交
1472
	u32 cfg;
M
Mark Lord 已提交
1473 1474 1475
	struct mv_port_priv *pp    = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio    = mv_ap_base(ap);
1476 1477

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1478
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1479 1480
	pp->pp_flags &=
	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1481

M
Mark Lord 已提交
1482
	if (IS_GEN_I(hpriv))
1483 1484
		cfg |= (1 << 8);	/* enab config burst size mask */

1485
	else if (IS_GEN_II(hpriv)) {
1486
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1487
		mv_60x1_errata_sata25(ap, want_ncq);
1488

1489
	} else if (IS_GEN_IIE(hpriv)) {
M
Mark Lord 已提交
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
		int want_fbs = sata_pmp_attached(ap);
		/*
		 * Possible future enhancement:
		 *
		 * The chip can use FBS with non-NCQ, if we allow it,
		 * But first we need to have the error handling in place
		 * for this mode (datasheet section 7.3.15.4.2.3).
		 * So disallow non-NCQ FBS for now.
		 */
		want_fbs &= want_ncq;

1501
		mv_config_fbs(ap, want_ncq, want_fbs);
M
Mark Lord 已提交
1502 1503 1504 1505 1506 1507

		if (want_fbs) {
			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
		}

1508
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
1509 1510 1511 1512 1513
		if (want_edma) {
			cfg |= (1 << 22); /* enab 4-entry host queue cache */
			if (!IS_SOC(hpriv))
				cfg |= (1 << 18); /* enab early completion */
		}
M
Mark Lord 已提交
1514 1515
		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1516
		mv_bmdma_enable_iie(ap, !want_edma);
1517 1518 1519 1520 1521 1522 1523

		if (IS_SOC(hpriv)) {
			if (want_ncq)
				mv_soc_led_blink_enable(ap);
			else
				mv_soc_led_blink_disable(ap);
		}
1524 1525
	}

1526 1527 1528
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
1529
	}
1530

1531 1532 1533
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1534 1535 1536 1537
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1538
	int tag;
1539 1540 1541 1542 1543 1544 1545 1546 1547

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1560 1561 1562
	}
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1573 1574
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1575 1576
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1577
	struct mv_port_priv *pp;
1578
	int tag;
1579

1580
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1581
	if (!pp)
1582
		return -ENOMEM;
1583
	ap->private_data = pp;
1584

1585 1586 1587 1588
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1589

1590 1591 1592 1593
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1594

1595 1596 1597
	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
		ap->flags |= ATA_FLAG_AN;
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1613
	mv_save_cached_regs(ap);
M
Mark Lord 已提交
1614
	mv_edma_cfg(ap, 0, 0);
1615
	return 0;
1616 1617 1618 1619

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1620 1621
}

1622 1623 1624 1625 1626 1627 1628
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1629
 *      This routine uses the host lock to protect the DMA stop.
1630
 */
1631 1632
static void mv_port_stop(struct ata_port *ap)
{
M
Mark Lord 已提交
1633
	mv_stop_edma(ap);
M
Mark Lord 已提交
1634
	mv_enable_port_irqs(ap, 0);
1635
	mv_port_free_dma_mem(ap);
1636 1637
}

1638 1639 1640 1641 1642 1643 1644 1645 1646
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1647
static void mv_fill_sg(struct ata_queued_cmd *qc)
1648 1649
{
	struct mv_port_priv *pp = qc->ap->private_data;
1650
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1651
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1652
	unsigned int si;
1653

1654
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1655
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1656 1657
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1658

1659 1660 1661
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1662

M
Mark Lord 已提交
1663
			if (offset + len > 0x10000)
1664 1665 1666 1667
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1668
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
M
Mark Lord 已提交
1669
			mv_sg->reserved = 0;
1670 1671 1672 1673

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1674
			last_sg = mv_sg;
1675 1676
			mv_sg++;
		}
1677
	}
J
Jeff Garzik 已提交
1678 1679 1680

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
M
Mark Lord 已提交
1681
	mb(); /* ensure data structure is visible to the chipset */
1682 1683
}

1684
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1685
{
M
Mark Lord 已提交
1686
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1687
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1688
	*cmdw = cpu_to_le16(tmp);
1689 1690
}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
/**
 *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
 *	@ap: Port associated with this ATA transaction.
 *
 *	We need this only for ATAPI bmdma transactions,
 *	as otherwise we experience spurious interrupts
 *	after libata-sff handles the bmdma interrupts.
 */
static void mv_sff_irq_clear(struct ata_port *ap)
{
	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
}

/**
 *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
 *	@qc: queued command to check for chipset/DMA compatibility.
 *
 *	The bmdma engines cannot handle speculative data sizes
 *	(bytecount under/over flow).  So only allow DMA for
 *	data transfer commands with known data sizes.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
{
	struct scsi_cmnd *scmd = qc->scsicmd;

	if (scmd) {
		switch (scmd->cmnd[0]) {
		case READ_6:
		case READ_10:
		case READ_12:
		case WRITE_6:
		case WRITE_10:
		case WRITE_12:
		case GPCMD_READ_CD:
		case GPCMD_SEND_DVD_STRUCTURE:
		case GPCMD_SEND_CUE_SHEET:
			return 0; /* DMA is safe */
		}
	}
	return -EOPNOTSUPP; /* use PIO instead */
}

/**
 *	mv_bmdma_setup - Set up BMDMA transaction
 *	@qc: queued command to prepare DMA for.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void mv_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;

	mv_fill_sg(qc);

	/* clear all DMA cmd bits */
	writel(0, port_mmio + BMDMA_CMD_OFS);

	/* load PRD table addr. */
	writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
		port_mmio + BMDMA_PRD_HIGH_OFS);
	writelfl(pp->sg_tbl_dma[qc->tag],
		port_mmio + BMDMA_PRD_LOW_OFS);

	/* issue r/w command */
	ap->ops->sff_exec_command(ap, &qc->tf);
}

/**
 *	mv_bmdma_start - Start a BMDMA transaction
 *	@qc: queued command to start DMA on.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void mv_bmdma_start(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;

	/* start host DMA transaction */
	writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
}

/**
 *	mv_bmdma_stop - Stop BMDMA transfer
 *	@qc: queued command to stop DMA on.
 *
 *	Clears the ATA_DMA_START flag in the bmdma control register
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void mv_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 cmd;

	/* clear start/stop bit */
	cmd = readl(port_mmio + BMDMA_CMD_OFS);
	cmd &= ~ATA_DMA_START;
	writelfl(cmd, port_mmio + BMDMA_CMD_OFS);

	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
	ata_sff_dma_pause(ap);
}

/**
 *	mv_bmdma_status - Read BMDMA status
 *	@ap: port for which to retrieve DMA status.
 *
 *	Read and return equivalent of the sff BMDMA status register.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static u8 mv_bmdma_status(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 reg, status;

	/*
	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
	 * and the ATA_DMA_INTR bit doesn't exist.
	 */
	reg = readl(port_mmio + BMDMA_STATUS_OFS);
	if (reg & ATA_DMA_ACTIVE)
		status = ATA_DMA_ACTIVE;
	else
		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
	return status;
}

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1844 1845 1846 1847
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1848
	__le16 *cw;
1849 1850
	struct ata_taskfile *tf;
	u16 flags = 0;
1851
	unsigned in_index;
1852

M
Mark Lord 已提交
1853 1854
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1855
		return;
1856

1857 1858
	/* Fill in command request block
	 */
1859
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1860
		flags |= CRQB_FLAG_READ;
1861
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1862
	flags |= qc->tag << CRQB_TAG_SHIFT;
1863
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1864

1865
	/* get current queue index from software */
1866
	in_index = pp->req_idx;
1867 1868

	pp->crqb[in_index].sg_addr =
1869
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1870
	pp->crqb[in_index].sg_addr_hi =
1871
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1872
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1873

1874
	cw = &pp->crqb[in_index].ata_cmd[0];
1875 1876 1877 1878 1879 1880
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
1881 1882
	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
1883
	 */
1884 1885 1886 1887 1888
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1889
	case ATA_CMD_WRITE_FUA_EXT:
1890 1891 1892 1893
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1894
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1942
	unsigned in_index;
1943 1944
	u32 flags = 0;

M
Mark Lord 已提交
1945 1946
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1947 1948
		return;

M
Mark Lord 已提交
1949
	/* Fill in Gen IIE command request block */
1950 1951 1952
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1953
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1954
	flags |= qc->tag << CRQB_TAG_SHIFT;
1955
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1956
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1957

1958
	/* get current queue index from software */
1959
	in_index = pp->req_idx;
1960 1961

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1962 1963
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1989 1990 1991 1992
		return;
	mv_fill_sg(qc);
}

1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
/**
 *	mv_sff_check_status - fetch device status, if valid
 *	@ap: ATA port to fetch status from
 *
 *	When using command issue via mv_qc_issue_fis(),
 *	the initial ATA_BUSY state does not show up in the
 *	ATA status (shadow) register.  This can confuse libata!
 *
 *	So we have a hook here to fake ATA_BUSY for that situation,
 *	until the first time a BUSY, DRQ, or ERR bit is seen.
 *
 *	The rest of the time, it simply returns the ATA status register.
 */
static u8 mv_sff_check_status(struct ata_port *ap)
{
	u8 stat = ioread8(ap->ioaddr.status_addr);
	struct mv_port_priv *pp = ap->private_data;

	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
		else
			stat = ATA_BUSY;
	}
	return stat;
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
/**
 *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
 *	@fis: fis to be sent
 *	@nwords: number of 32-bit words in the fis
 */
static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 ifctl, old_ifctl, ifstat;
	int i, timeout = 200, final_word = nwords - 1;

	/* Initiate FIS transmission mode */
	old_ifctl = readl(port_mmio + SATA_IFCTL_OFS);
	ifctl = 0x100 | (old_ifctl & 0xf);
	writelfl(ifctl, port_mmio + SATA_IFCTL_OFS);

	/* Send all words of the FIS except for the final word */
	for (i = 0; i < final_word; ++i)
		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS_OFS);

	/* Flag end-of-transmission, and then send the final word */
	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL_OFS);
	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS_OFS);

	/*
	 * Wait for FIS transmission to complete.
	 * This typically takes just a single iteration.
	 */
	do {
		ifstat = readl(port_mmio + SATA_IFSTAT_OFS);
	} while (!(ifstat & 0x1000) && --timeout);

	/* Restore original port configuration */
	writelfl(old_ifctl, port_mmio + SATA_IFCTL_OFS);

	/* See if it worked */
	if ((ifstat & 0x3000) != 0x1000) {
		ata_port_printk(ap, KERN_WARNING,
				"%s transmission error, ifstat=%08x\n",
				__func__, ifstat);
		return AC_ERR_OTHER;
	}
	return 0;
}

/**
 *	mv_qc_issue_fis - Issue a command directly as a FIS
 *	@qc: queued command to start
 *
 *	Note that the ATA shadow registers are not updated
 *	after command issue, so the device will appear "READY"
 *	if polled, even while it is BUSY processing the command.
 *
 *	So we use a status hook to fake ATA_BUSY until the drive changes state.
 *
 *	Note: we don't get updated shadow regs on *completion*
 *	of non-data commands. So avoid sending them via this function,
 *	as they will appear to have completed immediately.
 *
 *	GEN_IIE has special registers that we could get the result tf from,
 *	but earlier chipsets do not.  For now, we ignore those registers.
 */
static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_link *link = qc->dev->link;
	u32 fis[5];
	int err = 0;

	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
	err = mv_send_fis(ap, fis, sizeof(fis) / sizeof(fis[0]));
	if (err)
		return err;

	switch (qc->tf.protocol) {
	case ATAPI_PROT_PIO:
		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
		/* fall through */
	case ATAPI_PROT_NODATA:
		ap->hsm_task_state = HSM_ST_FIRST;
		break;
	case ATA_PROT_PIO:
		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
		if (qc->tf.flags & ATA_TFLAG_WRITE)
			ap->hsm_task_state = HSM_ST_FIRST;
		else
			ap->hsm_task_state = HSM_ST;
		break;
	default:
		ap->hsm_task_state = HSM_ST_LAST;
		break;
	}

	if (qc->tf.flags & ATA_TFLAG_POLLING)
		ata_pio_queue_task(ap, qc, 0);
	return 0;
}

2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2131
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
2132
{
M
Mark Lord 已提交
2133
	static int limit_warnings = 10;
2134 2135 2136
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
2137
	u32 in_index;
2138
	unsigned int port_irqs;
M
Mark Lord 已提交
2139

2140 2141
	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */

M
Mark Lord 已提交
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
	switch (qc->tf.protocol) {
	case ATA_PROT_DMA:
	case ATA_PROT_NCQ:
		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;

		/* Write the request in pointer to kick the EDMA to life */
		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
					port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
		return 0;
2153

M
Mark Lord 已提交
2154
	case ATA_PROT_PIO:
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
		/*
		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
		 *
		 * Someday, we might implement special polling workarounds
		 * for these, but it all seems rather unnecessary since we
		 * normally use only DMA for commands which transfer more
		 * than a single block of data.
		 *
		 * Much of the time, this could just work regardless.
		 * So for now, just log the incident, and allow the attempt.
		 */
2166
		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
2167 2168 2169 2170 2171
			--limit_warnings;
			ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
					": attempting PIO w/multiple DRQ: "
					"this may fail due to h/w errata\n");
		}
M
Mark Lord 已提交
2172
		/* drop through */
2173
	case ATA_PROT_NODATA:
M
Mark Lord 已提交
2174
	case ATAPI_PROT_PIO:
2175 2176 2177 2178
	case ATAPI_PROT_NODATA:
		if (ap->flags & ATA_FLAG_PIO_POLLING)
			qc->tf.flags |= ATA_TFLAG_POLLING;
		break;
2179
	}
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193

	if (qc->tf.flags & ATA_TFLAG_POLLING)
		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
	else
		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */

	/*
	 * We're about to send a non-EDMA capable command to the
	 * port.  Turn off EDMA so there won't be problems accessing
	 * shadow block, etc registers.
	 */
	mv_stop_edma(ap);
	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
	mv_pmp_select(ap, qc->dev->link->pmp);
2194 2195 2196 2197 2198

	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
		struct mv_host_priv *hpriv = ap->host->private_data;
		/*
		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
2199
		 *
2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
		 * After any NCQ error, the READ_LOG_EXT command
		 * from libata-eh *must* use mv_qc_issue_fis().
		 * Otherwise it might fail, due to chip errata.
		 *
		 * Rather than special-case it, we'll just *always*
		 * use this method here for READ_LOG_EXT, making for
		 * easier testing.
		 */
		if (IS_GEN_II(hpriv))
			return mv_qc_issue_fis(qc);
	}
2211
	return ata_sff_qc_issue(qc);
2212 2213
}

2214 2215 2216 2217 2218 2219 2220 2221
static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
		return NULL;
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
M
Mark Lord 已提交
2222 2223 2224 2225 2226 2227
	if (qc) {
		if (qc->tf.flags & ATA_TFLAG_POLLING)
			qc = NULL;
		else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
			qc = NULL;
	}
2228 2229 2230
	return qc;
}

M
Mark Lord 已提交
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
static void mv_pmp_error_handler(struct ata_port *ap)
{
	unsigned int pmp, pmp_map;
	struct mv_port_priv *pp = ap->private_data;

	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
		/*
		 * Perform NCQ error analysis on failed PMPs
		 * before we freeze the port entirely.
		 *
		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
		 */
		pmp_map = pp->delayed_eh_pmp_map;
		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
		for (pmp = 0; pmp_map != 0; pmp++) {
			unsigned int this_pmp = (1 << pmp);
			if (pmp_map & this_pmp) {
				struct ata_link *link = &ap->pmp_link[pmp];
				pmp_map &= ~this_pmp;
				ata_eh_analyze_ncq_error(link);
			}
		}
		ata_port_freeze(ap);
	}
	sata_pmp_error_handler(ap);
}

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);

	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
}

static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
{
	struct ata_eh_info *ehi;
	unsigned int pmp;

	/*
	 * Initialize EH info for PMPs which saw device errors
	 */
	ehi = &ap->link.eh_info;
	for (pmp = 0; pmp_map != 0; pmp++) {
		unsigned int this_pmp = (1 << pmp);
		if (pmp_map & this_pmp) {
			struct ata_link *link = &ap->pmp_link[pmp];

			pmp_map &= ~this_pmp;
			ehi = &link->eh_info;
			ata_ehi_clear_desc(ehi);
			ata_ehi_push_desc(ehi, "dev err");
			ehi->err_mask |= AC_ERR_DEV;
			ehi->action |= ATA_EH_RESET;
			ata_link_abort(link);
		}
	}
}

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
static int mv_req_q_empty(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 in_ptr, out_ptr;

	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
}

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	int failed_links;
	unsigned int old_map, new_map;

	/*
	 * Device error during FBS+NCQ operation:
	 *
	 * Set a port flag to prevent further I/O being enqueued.
	 * Leave the EDMA running to drain outstanding commands from this port.
	 * Perform the post-mortem/EH only when all responses are complete.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
	 */
	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
		pp->delayed_eh_pmp_map = 0;
	}
	old_map = pp->delayed_eh_pmp_map;
	new_map = old_map | mv_get_err_pmp_map(ap);

	if (old_map != new_map) {
		pp->delayed_eh_pmp_map = new_map;
		mv_pmp_eh_prep(ap, new_map & ~old_map);
	}
2327
	failed_links = hweight16(new_map);
2328 2329 2330 2331 2332 2333 2334

	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
			"failed_links=%d nr_active_links=%d\n",
			__func__, pp->delayed_eh_pmp_map,
			ap->qc_active, failed_links,
			ap->nr_active_links);

2335
	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
		mv_process_crpb_entries(ap, pp);
		mv_stop_edma(ap);
		mv_eh_freeze(ap);
		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
		return 1;	/* handled */
	}
	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
	return 1;	/* handled */
}

static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
{
	/*
	 * Possible future enhancement:
	 *
	 * FBS+non-NCQ operation is not yet implemented.
	 * See related notes in mv_edma_cfg().
	 *
	 * Device error during FBS+non-NCQ operation:
	 *
	 * We need to snapshot the shadow registers for each failed command.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
	 */
	return 0;	/* not handled */
}

static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
{
	struct mv_port_priv *pp = ap->private_data;

	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;	/* EDMA was not active: not handled */
	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
		return 0;	/* FBS was not active: not handled */

	if (!(edma_err_cause & EDMA_ERR_DEV))
		return 0;	/* non DEV error: not handled */
	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
		return 0;	/* other problems: not handled */

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
		/*
		 * EDMA should NOT have self-disabled for this case.
		 * If it did, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			ata_port_printk(ap, KERN_WARNING,
				"%s: err_cause=0x%x pp_flags=0x%x\n",
				__func__, edma_err_cause, pp->pp_flags);
			return 0; /* not handled */
		}
		return mv_handle_fbs_ncq_dev_err(ap);
	} else {
		/*
		 * EDMA should have self-disabled for this case.
		 * If it did not, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
			ata_port_printk(ap, KERN_WARNING,
				"%s: err_cause=0x%x pp_flags=0x%x\n",
				__func__, edma_err_cause, pp->pp_flags);
			return 0; /* not handled */
		}
		return mv_handle_fbs_non_ncq_dev_err(ap);
	}
	return 0;	/* not handled */
}

M
Mark Lord 已提交
2407
static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
2408 2409
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
M
Mark Lord 已提交
2410
	char *when = "idle";
2411 2412

	ata_ehi_clear_desc(ehi);
M
Mark Lord 已提交
2413 2414 2415 2416
	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		when = "disabled";
	} else if (edma_was_enabled) {
		when = "EDMA enabled";
2417 2418 2419
	} else {
		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
M
Mark Lord 已提交
2420
			when = "polling";
2421
	}
M
Mark Lord 已提交
2422
	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
2423 2424 2425 2426 2427
	ehi->err_mask |= AC_ERR_OTHER;
	ehi->action   |= ATA_EH_RESET;
	ata_port_freeze(ap);
}

2428 2429 2430 2431
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
 *
2432 2433 2434
 *      Most cases require a full reset of the chip's state machine,
 *      which also performs a COMRESET.
 *      Also, if the port disabled DMA, update our cached copy to match.
2435 2436 2437 2438
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2439
static void mv_err_intr(struct ata_port *ap)
2440 2441
{
	void __iomem *port_mmio = mv_ap_base(ap);
2442
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
M
Mark Lord 已提交
2443
	u32 fis_cause = 0;
2444 2445 2446
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
2447
	struct ata_eh_info *ehi = &ap->link.eh_info;
2448 2449
	struct ata_queued_cmd *qc;
	int abort = 0;
2450

2451
	/*
2452
	 * Read and clear the SError and err_cause bits.
M
Mark Lord 已提交
2453 2454
	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2455
	 */
2456 2457 2458
	sata_scr_read(&ap->link, SCR_ERROR, &serr);
	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);

2459
	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
2460 2461 2462 2463
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
	}
2464
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2465

2466 2467 2468 2469 2470 2471 2472 2473 2474
	if (edma_err_cause & EDMA_ERR_DEV) {
		/*
		 * Device errors during FIS-based switching operation
		 * require special handling.
		 */
		if (mv_handle_dev_err(ap, edma_err_cause))
			return;
	}

2475 2476 2477 2478
	qc = mv_get_active_qc(ap);
	ata_ehi_clear_desc(ehi);
	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
			  edma_err_cause, pp->pp_flags);
M
Mark Lord 已提交
2479

2480
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
M
Mark Lord 已提交
2481
		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
2482 2483 2484 2485 2486 2487 2488 2489 2490
		if (fis_cause & SATA_FIS_IRQ_AN) {
			u32 ec = edma_err_cause &
			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
			sata_async_notification(ap);
			if (!ec)
				return; /* Just an AN; no need for the nukes */
			ata_ehi_push_desc(ehi, "SDB notify");
		}
	}
2491
	/*
M
Mark Lord 已提交
2492
	 * All generations share these EDMA error cause bits:
2493
	 */
2494
	if (edma_err_cause & EDMA_ERR_DEV) {
2495
		err_mask |= AC_ERR_DEV;
2496 2497 2498
		action |= ATA_EH_RESET;
		ata_ehi_push_desc(ehi, "dev error");
	}
2499
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
2500
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2501 2502
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
2503
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2504
		ata_ehi_push_desc(ehi, "parity error");
2505 2506 2507 2508
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
2509
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
2510
		action |= ATA_EH_RESET;
2511 2512
	}

M
Mark Lord 已提交
2513 2514 2515 2516
	/*
	 * Gen-I has a different SELF_DIS bit,
	 * different FREEZE bits, and no SERR bit:
	 */
2517
	if (IS_GEN_I(hpriv)) {
2518 2519 2520
		eh_freeze_mask = EDMA_EH_FREEZE_5;
		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
2521
			ata_ehi_push_desc(ehi, "EDMA self-disable");
2522 2523 2524 2525 2526
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
2527
			ata_ehi_push_desc(ehi, "EDMA self-disable");
2528 2529
		}
		if (edma_err_cause & EDMA_ERR_SERR) {
2530 2531
			ata_ehi_push_desc(ehi, "SError=%08x", serr);
			err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
2532
			action |= ATA_EH_RESET;
2533
		}
2534
	}
2535

2536 2537
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
2538
		action |= ATA_EH_RESET;
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
	if (err_mask == AC_ERR_DEV) {
		/*
		 * Cannot do ata_port_freeze() here,
		 * because it would kill PIO access,
		 * which is needed for further diagnosis.
		 */
		mv_eh_freeze(ap);
		abort = 1;
	} else if (edma_err_cause & eh_freeze_mask) {
		/*
		 * Note to self: ata_port_freeze() calls ata_port_abort()
		 */
2561
		ata_port_freeze(ap);
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
	} else {
		abort = 1;
	}

	if (abort) {
		if (qc)
			ata_link_abort(qc->dev->link);
		else
			ata_port_abort(ap);
	}
2572 2573
}

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
static void mv_process_crpb_response(struct ata_port *ap,
		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
{
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);

	if (qc) {
		u8 ata_status;
		u16 edma_status = le16_to_cpu(response->flags);
		/*
		 * edma_status from a response queue entry:
		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
		 *   MSB is saved ATA status from command completion.
		 */
		if (!ncq_enabled) {
			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
			if (err_cause) {
				/*
				 * Error will be seen/handled by mv_err_intr().
				 * So do nothing at all here.
				 */
				return;
			}
		}
		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
2598 2599 2600
		if (!ac_err_mask(ata_status))
			ata_qc_complete(qc);
		/* else: leave it for mv_err_intr() */
2601 2602 2603 2604 2605 2606 2607
	} else {
		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
				__func__, tag);
	}
}

static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2608 2609 2610
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
2611
	u32 in_index;
2612
	bool work_done = false;
2613
	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2614

2615
	/* Get the hardware queue position index */
2616 2617 2618
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

2619 2620
	/* Process new responses from since the last time we looked */
	while (in_index != pp->resp_idx) {
2621
		unsigned int tag;
2622
		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2623

2624
		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2625

2626 2627
		if (IS_GEN_I(hpriv)) {
			/* 50xx: no NCQ, only one command active at a time */
T
Tejun Heo 已提交
2628
			tag = ap->link.active_tag;
2629 2630 2631
		} else {
			/* Gen II/IIE: get command tag from CRPB entry */
			tag = le16_to_cpu(response->id) & 0x1f;
2632
		}
2633
		mv_process_crpb_response(ap, response, tag, ncq_enabled);
2634 2635 2636
		work_done = true;
	}

M
Mark Lord 已提交
2637
	/* Update the software queue position index in hardware */
2638 2639
	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2640
			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2641
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2642 2643
}

M
Mark Lord 已提交
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
static void mv_port_intr(struct ata_port *ap, u32 port_cause)
{
	struct mv_port_priv *pp;
	int edma_was_enabled;

	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		mv_unexpected_intr(ap, 0);
		return;
	}
	/*
	 * Grab a snapshot of the EDMA_EN flag setting,
	 * so that we have a consistent view for this port,
	 * even if something we call of our routines changes it.
	 */
	pp = ap->private_data;
	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	/*
	 * Process completed CRPB response(s) before other events.
	 */
	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
		mv_process_crpb_entries(ap, pp);
2665 2666
		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
			mv_handle_fbs_ncq_dev_err(ap);
M
Mark Lord 已提交
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
	}
	/*
	 * Handle chip-reported errors, or continue on to handle PIO.
	 */
	if (unlikely(port_cause & ERR_IRQ)) {
		mv_err_intr(ap);
	} else if (!edma_was_enabled) {
		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
		if (qc)
			ata_sff_host_intr(ap, qc);
		else
			mv_unexpected_intr(ap, edma_was_enabled);
	}
}

2682 2683
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
2684
 *      @host: host specific structure
2685
 *      @main_irq_cause: Main interrupt cause register for the chip.
2686 2687 2688 2689
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2690
static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2691
{
S
Saeed Bishara 已提交
2692
	struct mv_host_priv *hpriv = host->private_data;
2693
	void __iomem *mmio = hpriv->base, *hc_mmio;
2694
	unsigned int handled = 0, port;
2695

2696 2697 2698 2699
	/* If asserted, clear the "all ports" IRQ coalescing bit */
	if (main_irq_cause & ALL_PORTS_COAL_DONE)
		writel(~ALL_PORTS_COAL_IRQ, mmio + MV_IRQ_COAL_CAUSE);

2700
	for (port = 0; port < hpriv->n_ports; port++) {
J
Jeff Garzik 已提交
2701
		struct ata_port *ap = host->ports[port];
2702 2703
		unsigned int p, shift, hardport, port_cause;

2704 2705
		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
		/*
2706 2707
		 * Each hc within the host has its own hc_irq_cause register,
		 * where the interrupting ports bits get ack'd.
2708
		 */
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
		if (hardport == 0) {	/* first port on this hc ? */
			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
			u32 port_mask, ack_irqs;
			/*
			 * Skip this entire hc if nothing pending for any ports
			 */
			if (!hc_cause) {
				port += MV_PORTS_PER_HC - 1;
				continue;
			}
			/*
			 * We don't need/want to read the hc_irq_cause register,
			 * because doing so hurts performance, and
			 * main_irq_cause already gives us everything we need.
			 *
			 * But we do have to *write* to the hc_irq_cause to ack
			 * the ports that we are handling this time through.
			 *
			 * This requires that we create a bitmap for those
			 * ports which interrupted us, and use that bitmap
			 * to ack (only) those ports via hc_irq_cause.
			 */
			ack_irqs = 0;
2732 2733
			if (hc_cause & PORTS_0_3_COAL_DONE)
				ack_irqs = HC_COAL_IRQ;
2734 2735 2736 2737 2738 2739 2740
			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
				if ((port + p) >= hpriv->n_ports)
					break;
				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
				if (hc_cause & port_mask)
					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
			}
2741
			hc_mmio = mv_hc_base_from_port(mmio, port);
2742
			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2743 2744
			handled = 1;
		}
2745
		/*
M
Mark Lord 已提交
2746
		 * Handle interrupts signalled for this port:
2747
		 */
M
Mark Lord 已提交
2748 2749 2750
		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
		if (port_cause)
			mv_port_intr(ap, port_cause);
2751
	}
2752
	return handled;
2753 2754
}

2755
static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2756
{
2757
	struct mv_host_priv *hpriv = host->private_data;
2758 2759 2760 2761 2762 2763
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

2764
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2765 2766 2767 2768 2769 2770 2771

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

2772
	writelfl(0, mmio + hpriv->irq_cause_ofs);
2773 2774 2775

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
2776
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
2777
			ehi = &ap->link.eh_info;
2778 2779 2780 2781 2782
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2783
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
2784
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2785 2786 2787 2788 2789 2790 2791 2792
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
2793
	return 1;	/* handled */
2794 2795
}

2796
/**
2797
 *      mv_interrupt - Main interrupt event handler
2798 2799 2800 2801 2802 2803 2804 2805
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
2806
 *      LOCKING:
J
Jeff Garzik 已提交
2807
 *      This routine holds the host lock while processing pending
2808 2809
 *      interrupts.
 */
2810
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2811
{
J
Jeff Garzik 已提交
2812
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
2813
	struct mv_host_priv *hpriv = host->private_data;
2814
	unsigned int handled = 0;
M
Mark Lord 已提交
2815
	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
2816
	u32 main_irq_cause, pending_irqs;
2817

M
Mark Lord 已提交
2818
	spin_lock(&host->lock);
M
Mark Lord 已提交
2819 2820 2821

	/* for MSI:  block new interrupts while in here */
	if (using_msi)
2822
		mv_write_main_irq_mask(0, hpriv);
M
Mark Lord 已提交
2823

2824
	main_irq_cause = readl(hpriv->main_irq_cause_addr);
2825
	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
M
Mark Lord 已提交
2826 2827 2828
	/*
	 * Deal with cases where we either have nothing pending, or have read
	 * a bogus register value which can indicate HW removal or PCI fault.
2829
	 */
M
Mark Lord 已提交
2830
	if (pending_irqs && main_irq_cause != 0xffffffffU) {
M
Mark Lord 已提交
2831
		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
2832 2833
			handled = mv_pci_error(host, hpriv->base);
		else
M
Mark Lord 已提交
2834
			handled = mv_host_intr(host, pending_irqs);
2835
	}
M
Mark Lord 已提交
2836 2837 2838

	/* for MSI: unmask; interrupt cause bits will retrigger now */
	if (using_msi)
2839
		mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
M
Mark Lord 已提交
2840

M
Mark Lord 已提交
2841 2842
	spin_unlock(&host->lock);

2843 2844 2845
	return IRQ_RETVAL(handled);
}

2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

T
Tejun Heo 已提交
2863
static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
2864
{
T
Tejun Heo 已提交
2865
	struct mv_host_priv *hpriv = link->ap->host->private_data;
S
Saeed Bishara 已提交
2866
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2867
	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2868 2869
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2870 2871 2872 2873 2874
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
2875 2876
}

T
Tejun Heo 已提交
2877
static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
2878
{
T
Tejun Heo 已提交
2879
	struct mv_host_priv *hpriv = link->ap->host->private_data;
S
Saeed Bishara 已提交
2880
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2881
	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2882 2883
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2884
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
2885
		writelfl(val, addr + ofs);
2886 2887 2888
		return 0;
	} else
		return -EINVAL;
2889 2890
}

S
Saeed Bishara 已提交
2891
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2892
{
S
Saeed Bishara 已提交
2893
	struct pci_dev *pdev = to_pci_dev(host->dev);
2894 2895
	int early_5080;

2896
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2897 2898 2899 2900 2901 2902 2903

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
2904
	mv_reset_pci_bus(host, mmio);
2905 2906 2907 2908
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
M
Mark Lord 已提交
2909
	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2910 2911
}

2912
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2913 2914
			   void __iomem *mmio)
{
2915 2916 2917 2918 2919 2920 2921
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
2922 2923
}

2924
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2925
{
2926 2927
	u32 tmp;

M
Mark Lord 已提交
2928
	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2929 2930 2931 2932 2933 2934

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
2935 2936
}

2937 2938
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
2939
{
2940 2941 2942 2943 2944 2945
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
M
Mark Lord 已提交
2946
		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2947
		tmp |= (1 << 19);
M
Mark Lord 已提交
2948
		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2949

M
Mark Lord 已提交
2950
		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2951 2952
		tmp &= ~0x3;
		tmp |= 0x1;
M
Mark Lord 已提交
2953
		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2954 2955 2956 2957 2958 2959 2960
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
2961 2962
}

2963 2964 2965 2966 2967 2968 2969 2970

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2971
	mv_reset_channel(hpriv, mmio, port);
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
M
Mark Lord 已提交
2985
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2986 2987 2988 2989 2990 2991
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
2992
{
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
3022 3023
}

J
Jeff Garzik 已提交
3024 3025
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
3026
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
3027
{
3028
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
3029 3030
	u32 tmp;

M
Mark Lord 已提交
3031
	tmp = readl(mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
3032
	tmp &= 0xff00ffff;
M
Mark Lord 已提交
3033
	writel(tmp, mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
3034 3035 3036

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
M
Mark Lord 已提交
3037
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
J
Jeff Garzik 已提交
3038
	ZERO(MV_PCI_SERR_MASK);
3039 3040
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

M
Mark Lord 已提交
3054
	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
3055 3056
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
M
Mark Lord 已提交
3057
	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3069 3070
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
3085
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

3124
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
3125 3126 3127 3128 3129
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

M
Mark Lord 已提交
3130
	tmp = readl(mmio + MV_RESET_CFG_OFS);
J
Jeff Garzik 已提交
3131
	if ((tmp & (1 << 0)) == 0) {
3132
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

3144
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
3145
{
M
Mark Lord 已提交
3146
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
3147 3148
}

3149
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3150
			   unsigned int port)
3151
{
3152 3153
	void __iomem *port_mmio = mv_port_base(mmio, port);

3154
	u32 hp_flags = hpriv->hp_flags;
3155 3156
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
3157
	int fix_phy_mode4 =
3158
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
M
Mark Lord 已提交
3159
	u32 m2, m3;
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

M
Mark Lord 已提交
3176 3177 3178 3179 3180 3181
	/*
	 * Gen-II/IIe PHY_MODE3 errata RM#2:
	 * Achieves better receiver noise performance than the h/w default:
	 */
	m3 = readl(port_mmio + PHY_MODE3);
	m3 = (m3 & 0x1f) | (0x5555601 << 5);
3182

3183 3184 3185 3186
	/* Guideline 88F5182 (GL# SATA-S11) */
	if (IS_SOC(hpriv))
		m3 &= ~0x1c;

3187
	if (fix_phy_mode4) {
M
Mark Lord 已提交
3188 3189 3190 3191 3192 3193
		u32 m4 = readl(port_mmio + PHY_MODE4);
		/*
		 * Enforce reserved-bit restrictions on GenIIe devices only.
		 * For earlier chipsets, force only the internal config field
		 *  (workaround for errata FEr SATA#10 part 1).
		 */
M
Mark Lord 已提交
3194
		if (IS_GEN_IIE(hpriv))
M
Mark Lord 已提交
3195 3196 3197
			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
		else
			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
M
Mark Lord 已提交
3198
		writel(m4, port_mmio + PHY_MODE4);
3199
	}
3200 3201 3202 3203 3204 3205
	/*
	 * Workaround for 60x1-B2 errata SATA#13:
	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
	 */
	writel(m3, port_mmio + PHY_MODE3);
3206 3207 3208 3209 3210

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
3211 3212
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
3213
	m2 &= ~(1 << 16);
3214

3215 3216 3217 3218 3219 3220
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

3221 3222 3223
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
3252
	mv_reset_channel(hpriv, mmio, port);
S
Saeed Bishara 已提交
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265

	ZERO(0x028);		/* command */
	writel(0x101f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
M
Mark Lord 已提交
3266
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
S
Saeed Bishara 已提交
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

M
Mark Lord 已提交
3309
static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
M
Mark Lord 已提交
3310
{
M
Mark Lord 已提交
3311
	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
3312

M
Mark Lord 已提交
3313
	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
M
Mark Lord 已提交
3314
	if (want_gen2i)
M
Mark Lord 已提交
3315 3316
		ifcfg |= (1 << 7);		/* enable gen2i speed */
	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
3317 3318
}

M
Mark Lord 已提交
3319
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3320 3321 3322 3323
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

M
Mark Lord 已提交
3324 3325 3326 3327 3328
	/*
	 * The datasheet warns against setting EDMA_RESET when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the EDMA_RESET operation.
	 */
M
Mark Lord 已提交
3329
	mv_stop_edma_engine(port_mmio);
M
Mark Lord 已提交
3330
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
3331

M
Mark Lord 已提交
3332
	if (!IS_GEN_I(hpriv)) {
M
Mark Lord 已提交
3333 3334
		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
		mv_setup_ifcfg(port_mmio, 1);
3335
	}
M
Mark Lord 已提交
3336
	/*
M
Mark Lord 已提交
3337
	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
M
Mark Lord 已提交
3338 3339
	 * link, and physical layers.  It resets all SATA interface registers
	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
3340
	 */
M
Mark Lord 已提交
3341
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
M
Mark Lord 已提交
3342
	udelay(25);	/* allow reset propagation */
3343 3344 3345 3346
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

3347
	if (IS_GEN_I(hpriv))
3348 3349 3350
		mdelay(1);
}

3351
static void mv_pmp_select(struct ata_port *ap, int pmp)
3352
{
3353 3354 3355 3356
	if (sata_pmp_supported(ap)) {
		void __iomem *port_mmio = mv_ap_base(ap);
		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
		int old = reg & 0xf;
3357

3358 3359 3360 3361
		if (old != pmp) {
			reg = (reg & ~0xf) | pmp;
			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
		}
3362
	}
3363 3364
}

3365 3366
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
3367
{
3368 3369 3370
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return sata_std_hardreset(link, class, deadline);
}
3371

3372 3373 3374 3375 3376
static int mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return ata_sff_softreset(link, class, deadline);
3377 3378
}

T
Tejun Heo 已提交
3379
static int mv_hardreset(struct ata_link *link, unsigned int *class,
3380
			unsigned long deadline)
3381
{
T
Tejun Heo 已提交
3382
	struct ata_port *ap = link->ap;
3383
	struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
3384
	struct mv_port_priv *pp = ap->private_data;
S
Saeed Bishara 已提交
3385
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
3386 3387 3388
	int rc, attempts = 0, extra = 0;
	u32 sstatus;
	bool online;
3389

M
Mark Lord 已提交
3390
	mv_reset_channel(hpriv, mmio, ap->port_no);
M
Mark Lord 已提交
3391
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3392 3393
	pp->pp_flags &=
	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3394

M
Mark Lord 已提交
3395 3396
	/* Workaround for errata FEr SATA#10 (part 2) */
	do {
M
Mark Lord 已提交
3397 3398
		const unsigned long *timing =
				sata_ehc_deb_timing(&link->eh_context);
3399

M
Mark Lord 已提交
3400 3401
		rc = sata_link_hardreset(link, timing, deadline + extra,
					 &online, NULL);
M
Mark Lord 已提交
3402
		rc = online ? -EAGAIN : rc;
M
Mark Lord 已提交
3403
		if (rc)
M
Mark Lord 已提交
3404 3405 3406 3407
			return rc;
		sata_scr_read(link, SCR_STATUS, &sstatus);
		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
			/* Force 1.5gb/s link speed and try again */
M
Mark Lord 已提交
3408
			mv_setup_ifcfg(mv_ap_base(ap), 0);
M
Mark Lord 已提交
3409 3410 3411 3412
			if (time_after(jiffies + HZ, deadline))
				extra = HZ; /* only extend it once, max */
		}
	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
3413
	mv_save_cached_regs(ap);
M
Mark Lord 已提交
3414
	mv_edma_cfg(ap, 0, 0);
3415

M
Mark Lord 已提交
3416
	return rc;
3417 3418 3419 3420
}

static void mv_eh_freeze(struct ata_port *ap)
{
3421
	mv_stop_edma(ap);
3422
	mv_enable_port_irqs(ap, 0);
3423 3424 3425 3426
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
3427
	struct mv_host_priv *hpriv = ap->host->private_data;
3428 3429
	unsigned int port = ap->port_no;
	unsigned int hardport = mv_hardport_from_port(port);
3430
	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3431
	void __iomem *port_mmio = mv_ap_base(ap);
3432
	u32 hc_irq_cause;
3433 3434 3435 3436 3437

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
M
Mark Lord 已提交
3438
	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
3439
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
3440

M
Mark Lord 已提交
3441
	mv_enable_port_irqs(ap, ERR_IRQ);
3442 3443
}

3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3456
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3457
{
T
Tejun Heo 已提交
3458
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
3459 3460
	unsigned serr_ofs;

3461
	/* PIO related setup
3462 3463
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3464
	port->error_addr =
3465 3466 3467 3468 3469 3470
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3471
	port->status_addr =
3472 3473 3474 3475 3476
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
3477
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
3478

3479 3480 3481 3482 3483
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
3484 3485
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
3486

3487
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
3488 3489 3490
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
3491 3492
}

M
Mark Lord 已提交
3493 3494 3495 3496 3497 3498
static unsigned int mv_in_pcix_mode(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

M
Mark Lord 已提交
3499
	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
M
Mark Lord 已提交
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
		return 0;	/* not PCI-X capable */
	reg = readl(mmio + MV_PCI_MODE_OFS);
	if ((reg & MV_PCI_MODE_MASK) == 0)
		return 0;	/* conventional PCI mode */
	return 1;	/* chip is in PCI-X mode */
}

static int mv_pci_cut_through_okay(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!mv_in_pcix_mode(host)) {
		reg = readl(mmio + PCI_COMMAND_OFS);
		if (reg & PCI_COMMAND_MRDTRIG)
			return 0; /* not okay */
	}
	return 1; /* okay */
}

3521
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3522
{
3523 3524
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3525 3526
	u32 hp_flags = hpriv->hp_flags;

3527
	switch (board_idx) {
3528 3529
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
3530
		hp_flags |= MV_HP_GEN_I;
3531

3532
		switch (pdev->revision) {
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

3547 3548
	case chip_504x:
	case chip_508x:
3549
		hpriv->ops = &mv5xxx_ops;
3550
		hp_flags |= MV_HP_GEN_I;
3551

3552
		switch (pdev->revision) {
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
3564 3565 3566 3567 3568
		}
		break;

	case chip_604x:
	case chip_608x:
3569
		hpriv->ops = &mv6xxx_ops;
3570
		hp_flags |= MV_HP_GEN_II;
3571

3572
		switch (pdev->revision) {
3573 3574 3575 3576 3577
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
3578 3579 3580
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
3581 3582
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
3583 3584 3585 3586
			break;
		}
		break;

3587
	case chip_7042:
M
Mark Lord 已提交
3588
		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3589 3590 3591
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
3617
		}
M
Mark Lord 已提交
3618
		/* drop through */
3619 3620 3621
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;
M
Mark Lord 已提交
3622 3623
		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
			hp_flags |= MV_HP_CUT_THROUGH;
3624

3625
		switch (pdev->revision) {
3626
		case 0x2: /* Rev.B0: the first/only public release */
3627 3628 3629 3630 3631 3632 3633 3634 3635
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
3636 3637
	case chip_soc:
		hpriv->ops = &mv_soc_ops;
3638 3639
		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
			MV_HP_ERRATA_60X1C0;
S
Saeed Bishara 已提交
3640
		break;
3641

3642
	default:
S
Saeed Bishara 已提交
3643
		dev_printk(KERN_ERR, host->dev,
3644
			   "BUG: invalid board index %u\n", board_idx);
3645 3646 3647 3648
		return 1;
	}

	hpriv->hp_flags = hp_flags;
3649 3650 3651 3652 3653 3654 3655 3656 3657
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
3658 3659 3660 3661

	return 0;
}

3662
/**
3663
 *      mv_init_host - Perform some early initialization of the host.
3664 3665
 *	@host: ATA host to initialize
 *      @board_idx: controller index
3666 3667 3668 3669 3670 3671 3672
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3673
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3674 3675
{
	int rc = 0, n_hc, port, hc;
3676
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
3677
	void __iomem *mmio = hpriv->base;
3678

3679
	rc = mv_chip_id(host, board_idx);
3680
	if (rc)
M
Mark Lord 已提交
3681
		goto done;
S
Saeed Bishara 已提交
3682

M
Mark Lord 已提交
3683
	if (IS_SOC(hpriv)) {
3684 3685
		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
M
Mark Lord 已提交
3686 3687 3688
	} else {
		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
S
Saeed Bishara 已提交
3689
	}
M
Mark Lord 已提交
3690

3691 3692 3693
	/* initialize shadow irq mask with register's value */
	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);

M
Mark Lord 已提交
3694
	/* global interrupt mask: 0 == mask everything */
3695
	mv_set_main_irq_mask(host, ~0, 0);
3696

3697
	n_hc = mv_get_hc_count(host->ports[0]->flags);
3698

3699
	for (port = 0; port < host->n_ports; port++)
3700
		hpriv->ops->read_preamp(hpriv, port, mmio);
3701

3702
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3703
	if (rc)
3704 3705
		goto done;

3706
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
3707
	hpriv->ops->reset_bus(host, mmio);
3708
	hpriv->ops->enable_leds(hpriv, mmio);
3709

3710
	for (port = 0; port < host->n_ports; port++) {
3711
		struct ata_port *ap = host->ports[port];
3712
		void __iomem *port_mmio = mv_port_base(mmio, port);
3713 3714 3715

		mv_port_init(&ap->ioaddr, port_mmio);

S
Saeed Bishara 已提交
3716
#ifdef CONFIG_PCI
M
Mark Lord 已提交
3717
		if (!IS_SOC(hpriv)) {
S
Saeed Bishara 已提交
3718 3719 3720 3721
			unsigned int offset = port_mmio - mmio;
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
		}
S
Saeed Bishara 已提交
3722
#endif
3723 3724 3725
	}

	for (hc = 0; hc < n_hc; hc++) {
3726 3727 3728 3729 3730 3731 3732 3733 3734
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3735 3736
	}

M
Mark Lord 已提交
3737 3738
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + hpriv->irq_cause_ofs);
3739

M
Mark Lord 已提交
3740 3741
	/* and unmask interrupt generation for host regs */
	writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
M
Mark Lord 已提交
3742

M
Mark Lord 已提交
3743 3744 3745 3746 3747
	/*
	 * enable only global host interrupts for now.
	 * The per-port interrupts get done later as ports are set up.
	 */
	mv_set_main_irq_mask(host, 0, PCI_ERR);
3748 3749
	mv_set_irq_coalescing(host, irq_coalescing_io_count,
				    irq_coalescing_usecs);
S
Saeed Bishara 已提交
3750 3751 3752
done:
	return rc;
}
3753

3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
				 struct mbus_dram_target_info *dram)
{
	int i;

	for (i = 0; i < 4; i++) {
		writel(0, hpriv->base + WINDOW_CTRL(i));
		writel(0, hpriv->base + WINDOW_BASE(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;

		writel(((cs->size - 1) & 0xffff0000) |
			(cs->mbus_attr << 8) |
			(dram->mbus_dram_target_id << 4) | 1,
			hpriv->base + WINDOW_CTRL(i));
		writel(cs->base, hpriv->base + WINDOW_BASE(i));
	}
}

S
Saeed Bishara 已提交
3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	static int printed_version;
	const struct mv_sata_platform_data *mv_platform_data;
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
	int n_ports, rc;
3813

S
Saeed Bishara 已提交
3814 3815
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3816

S
Saeed Bishara 已提交
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
	mv_platform_data = pdev->dev.platform_data;
	n_ports = mv_platform_data->n_ports;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;

	host->iomap = NULL;
3845 3846
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
				   res->end - res->start + 1);
S
Saeed Bishara 已提交
3847 3848
	hpriv->base -= MV_SATAHC0_REG_BASE;

3849 3850 3851 3852 3853 3854
	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
	if (mv_platform_data->dram != NULL)
		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);

3855 3856 3857 3858
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

S
Saeed Bishara 已提交
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
	/* initialize adapter */
	rc = mv_init_host(host, chip_soc);
	if (rc)
		return rc;

	dev_printk(KERN_INFO, &pdev->dev,
		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
		   host->n_ports);

	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
				 IRQF_SHARED, &mv6_sht);
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
static int __devexit mv_platform_remove(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct ata_host *host = dev_get_drvdata(dev);

	ata_host_detach(host);
	return 0;
3887 3888
}

S
Saeed Bishara 已提交
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
static struct platform_driver mv_platform_driver = {
	.probe			= mv_platform_probe,
	.remove			= __devexit_p(mv_platform_remove),
	.driver			= {
				   .name = DRV_NAME,
				   .owner = THIS_MODULE,
				  },
};


S
Saeed Bishara 已提交
3899
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
3900 3901 3902
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);

S
Saeed Bishara 已提交
3903 3904 3905 3906

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
3907
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
3908 3909 3910 3911 3912 3913 3914 3915
	.remove			= ata_pci_remove_one,
};

/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

3916 3917
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
S
Saeed Bishara 已提交
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

3944 3945
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
3946
 *      @host: ATA host to print info about
3947 3948 3949 3950 3951 3952
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3953
static void mv_print_info(struct ata_host *host)
3954
{
3955 3956
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3957
	u8 scc;
3958
	const char *scc_s, *gen;
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
3979

3980
	dev_printk(KERN_INFO, &pdev->dev,
3981 3982
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3983 3984 3985
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

3986
/**
S
Saeed Bishara 已提交
3987
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3988 3989 3990 3991 3992 3993
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
3994 3995
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
3996
{
3997
	static int printed_version;
3998
	unsigned int board_idx = (unsigned int)ent->driver_data;
3999 4000 4001 4002
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
4003

4004 4005
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
4006

4007 4008 4009 4010 4011 4012 4013 4014
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
4015
	hpriv->n_ports = n_ports;
4016 4017

	/* acquire resources */
4018 4019
	rc = pcim_enable_device(pdev);
	if (rc)
4020 4021
		return rc;

T
Tejun Heo 已提交
4022 4023
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
4024
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
4025
	if (rc)
4026
		return rc;
4027
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
4028
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
4029

4030 4031 4032 4033
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

4034 4035 4036 4037
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

4038
	/* initialize adapter */
4039
	rc = mv_init_host(host, board_idx);
4040 4041
	if (rc)
		return rc;
4042

M
Mark Lord 已提交
4043 4044 4045
	/* Enable message-switched interrupts, if requested */
	if (msi && pci_enable_msi(pdev) == 0)
		hpriv->hp_flags |= MV_HP_FLAG_MSI;
4046

4047
	mv_dump_pci_cfg(pdev, 0x68);
4048
	mv_print_info(host);
4049

4050
	pci_set_master(pdev);
4051
	pci_try_set_mwi(pdev);
4052
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
4053
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
4054
}
S
Saeed Bishara 已提交
4055
#endif
4056

S
Saeed Bishara 已提交
4057 4058 4059
static int mv_platform_probe(struct platform_device *pdev);
static int __devexit mv_platform_remove(struct platform_device *pdev);

4060 4061
static int __init mv_init(void)
{
S
Saeed Bishara 已提交
4062 4063 4064
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
4065 4066 4067 4068 4069 4070 4071 4072
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
4073 4074
#endif
	return rc;
4075 4076 4077 4078
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
4079
#ifdef CONFIG_PCI
4080
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
4081
#endif
S
Saeed Bishara 已提交
4082
	platform_driver_unregister(&mv_platform_driver);
4083 4084 4085 4086 4087 4088 4089
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
M
Mark Lord 已提交
4090
MODULE_ALIAS("platform:" DRV_NAME);
4091 4092 4093

module_init(mv_init);
module_exit(mv_exit);