sata_mv.c 94.0 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
M
Mark Lord 已提交
4
 * Copyright 2008: Marvell Corporation, all rights reserved.
5
 * Copyright 2005: EMC Corporation, all rights reserved.
6
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
25
/*
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
 * sata_mv TODO list:
 *
 * --> Errata workaround for NCQ device errors.
 *
 * --> More errata workarounds for PCI-X.
 *
 * --> Complete a full errata audit for all chipsets to identify others.
 *
 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
 *
 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
 *
 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
 *
 * --> Develop a low-power-consumption strategy, and implement it.
 *
 * --> [Experiment, low priority] Investigate interrupt coalescing.
 *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
 *       the overhead reduced by interrupt mitigation is quite often not
 *       worth the latency cost.
 *
 * --> [Experiment, Marvell value added] Is it possible to use target
 *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
 *       creating LibATA target mode support would be very interesting.
 *
 *       Target mode, for those without docs, is the ability to directly
 *       connect two SATA ports.
 */
J
Jeff Garzik 已提交
54

55 56 57 58 59 60 61
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
62
#include <linux/dmapool.h>
63
#include <linux/dma-mapping.h>
64
#include <linux/device.h>
S
Saeed Bishara 已提交
65 66
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
67
#include <linux/mbus.h>
68
#include <linux/bitops.h>
69
#include <scsi/scsi_host.h>
70
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
71
#include <scsi/scsi_device.h>
72 73 74
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
75
#define DRV_VERSION	"1.20"
76 77 78 79 80 81 82 83 84 85 86 87

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
88 89 90 91 92 93
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

94
	MV_SATAHC0_REG_BASE	= 0x20000,
M
Mark Lord 已提交
95 96 97
	MV_FLASH_CTL_OFS	= 0x1046c,
	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
	MV_RESET_CFG_OFS	= 0x180d8,
98 99 100 101 102 103

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

104 105 106 107 108 109 110 111 112
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
113
	MV_MAX_SG_CT		= 256,
114 115
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

M
Mark Lord 已提交
116
	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
117
	MV_PORT_HC_SHIFT	= 2,
M
Mark Lord 已提交
118 119 120
	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
121 122 123 124

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
S
Saeed Bishara 已提交
125
	/* SoC integrated controllers, no PCI interface */
M
Mark Lord 已提交
126
	MV_FLAG_SOC		= (1 << 28),
S
Saeed Bishara 已提交
127

128
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
129 130
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
M
Mark Lord 已提交
131

132
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
133

M
Mark Lord 已提交
134 135 136 137
	MV_GENIIE_FLAGS		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
				  ATA_FLAG_NCQ,

138 139
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
140
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
M
Mark Lord 已提交
141
	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
142
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
143 144 145 146 147
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
148 149
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
150 151 152

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

153 154
	/* PCI interface registers */

155
	PCI_COMMAND_OFS		= 0xc00,
M
Mark Lord 已提交
156
	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
157

158 159 160 161 162
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

M
Mark Lord 已提交
163 164 165
	MV_PCI_MODE_OFS		= 0xd00,
	MV_PCI_MODE_MASK	= 0x30,

166 167 168 169
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
M
Mark Lord 已提交
170
	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
171 172 173 174 175
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

176 177
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
178 179
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

180 181
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
182
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
183

184 185 186 187 188
	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
M
Mark Lord 已提交
189 190
	ERR_IRQ			= (1 << 0),	/* shift by port # */
	DONE_IRQ		= (1 << 1),	/* shift by port # */
191 192 193 194 195
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
196 197
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
198 199 200 201 202
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
203
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
M
Mark Lord 已提交
204
	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
205
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
206
				   PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
207 208
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
209 210
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
S
Saeed Bishara 已提交
211
	HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
212 213 214 215 216

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
M
Mark Lord 已提交
217 218
	DMA_IRQ			= (1 << 0),	/* shift by port # */
	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
219 220 221
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
222 223
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
224 225 226 227

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
228
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
M
Mark Lord 已提交
229

M
Mark Lord 已提交
230
	LTMODE_OFS		= 0x30c,
M
Mark Lord 已提交
231 232
	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */

233
	PHY_MODE3		= 0x310,
234 235
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
M
Mark Lord 已提交
236
	SATA_IFCTL_OFS		= 0x344,
M
Mark Lord 已提交
237
	SATA_TESTCTL_OFS	= 0x348,
M
Mark Lord 已提交
238 239
	SATA_IFSTAT_OFS		= 0x34c,
	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
M
Mark Lord 已提交
240

M
Mark Lord 已提交
241 242 243
	FISCFG_OFS		= 0x360,
	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
M
Mark Lord 已提交
244

245
	MV5_PHY_MODE		= 0x74,
M
Mark Lord 已提交
246 247 248
	MV5_LTMODE_OFS		= 0x30,
	MV5_PHY_CTL_OFS		= 0x0C,
	SATA_INTERFACE_CFG_OFS	= 0x050,
249 250

	MV_M2_PREAMP_MASK	= 0x7e0,
251 252 253

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
254 255 256 257 258
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
M
Mark Lord 已提交
259 260
	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
261 262 263

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
264 265 266 267 268 269
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
270 271
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
272
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
273
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
274 275 276 277
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
278

279
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
280 281 282 283 284
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

285
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
286

287
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
288 289 290 291 292 293
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

294
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
295

296
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
297 298
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
299 300 301 302

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
303
				  EDMA_ERR_LNK_CTRL_TX,
M
Mark Lord 已提交
304

305 306 307 308 309 310
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
311
				  EDMA_ERR_CRQB_PAR |
312 313 314 315 316 317 318
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
M
Mark Lord 已提交
319

320 321 322 323 324 325 326
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
327
				  EDMA_ERR_CRQB_PAR |
328 329 330
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
331

332 333 334 335 336 337 338 339 340 341 342
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
343 344 345
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
M
Mark Lord 已提交
346 347 348 349 350
	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */

	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
351

M
Mark Lord 已提交
352 353 354 355
	EDMA_IORDY_TMOUT_OFS	= 0x34,
	EDMA_ARB_CFG_OFS	= 0x38,

	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
356

M
Mark Lord 已提交
357 358
	GEN_II_NCQ_MAX_SECTORS	= 256,		/* max sects/io on Gen2 w/NCQ */

359 360
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
361 362 363 364
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
365
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
366 367 368
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
369
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
M
Mark Lord 已提交
370
	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
371

372
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
373
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
374
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
M
Mark Lord 已提交
375
	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
M
Mark Lord 已提交
376
	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
377 378
};

379 380
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
381
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
M
Mark Lord 已提交
382
#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
S
Saeed Bishara 已提交
383
#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
384

385 386 387
#define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
#define WINDOW_BASE(i)		(0x20034 + ((i) << 4))

J
Jeff Garzik 已提交
388
enum {
J
Jeff Garzik 已提交
389 390 391 392
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
393

J
Jeff Garzik 已提交
394 395 396
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
397 398
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
399
	/* ditto, for response queue */
J
Jeff Garzik 已提交
400 401 402
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

403 404 405 406 407 408
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
409 410
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
411
	chip_soc,
412 413
};

414 415
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
416 417 418 419
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
420
};
421

422
struct mv_crqb_iie {
M
Mark Lord 已提交
423 424 425 426 427
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
428 429
};

430 431
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
432 433 434
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
435 436
};

437 438
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
439 440 441 442
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
443
};
444

445 446 447 448 449
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
450 451
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
452 453 454 455

	unsigned int		req_idx;
	unsigned int		resp_idx;

456
	u32			pp_flags;
M
Mark Lord 已提交
457
	unsigned int		delayed_eh_pmp_map;
458 459
};

460 461 462 463 464
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

465 466 467 468
struct mv_host_priv {
	u32			hp_flags;
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
469 470
	int			n_ports;
	void __iomem		*base;
471 472
	void __iomem		*main_irq_cause_addr;
	void __iomem		*main_irq_mask_addr;
473 474 475
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
476 477 478 479 480 481 482 483
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
484 485
};

486
struct mv_hw_ops {
487 488
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
489 490 491
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
492 493
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
494
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
495
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
496 497
};

498 499 500 501
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
502 503
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
M
Mark Lord 已提交
504
static int mv_qc_defer(struct ata_queued_cmd *qc);
505
static void mv_qc_prep(struct ata_queued_cmd *qc);
506
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
507
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
508 509
static int mv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
510 511
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
512
static void mv6_dev_config(struct ata_device *dev);
513

514 515
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
516 517 518
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
519 520
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
521
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
522
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
523

524 525
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
526 527 528
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
529 530
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
531
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
532 533 534 535 536 537 538 539 540
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
S
Saeed Bishara 已提交
541
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
M
Mark Lord 已提交
542
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
543
			     unsigned int port_no);
M
Mark Lord 已提交
544
static int mv_stop_edma(struct ata_port *ap);
M
Mark Lord 已提交
545
static int mv_stop_edma_engine(void __iomem *port_mmio);
M
Mark Lord 已提交
546
static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
547

548 549 550 551 552
static void mv_pmp_select(struct ata_port *ap, int pmp);
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static int  mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
M
Mark Lord 已提交
553
static void mv_pmp_error_handler(struct ata_port *ap);
554 555
static void mv_process_crpb_entries(struct ata_port *ap,
					struct mv_port_priv *pp);
556

557 558 559 560
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
561
static struct scsi_host_template mv5_sht = {
562
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
563
	.sg_tablesize		= MV_MAX_SG_CT / 2,
564 565 566 567
	.dma_boundary		= MV_DMA_BOUNDARY,
};

static struct scsi_host_template mv6_sht = {
568
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
569
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
570
	.sg_tablesize		= MV_MAX_SG_CT / 2,
571 572 573
	.dma_boundary		= MV_DMA_BOUNDARY,
};

574 575
static struct ata_port_operations mv5_ops = {
	.inherits		= &ata_sff_port_ops,
576

M
Mark Lord 已提交
577
	.qc_defer		= mv_qc_defer,
578 579 580
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

581 582
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
583 584
	.hardreset		= mv_hardreset,
	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
585
	.post_internal_cmd	= ATA_OP_NULL,
586

587 588 589 590 591 592 593
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

594 595
static struct ata_port_operations mv6_ops = {
	.inherits		= &mv5_ops,
596
	.dev_config             = mv6_dev_config,
597 598 599
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

600 601 602
	.pmp_hardreset		= mv_pmp_hardreset,
	.pmp_softreset		= mv_softreset,
	.softreset		= mv_softreset,
M
Mark Lord 已提交
603
	.error_handler		= mv_pmp_error_handler,
604 605
};

606 607 608
static struct ata_port_operations mv_iie_ops = {
	.inherits		= &mv6_ops,
	.dev_config		= ATA_OP_NULL,
609 610 611
	.qc_prep		= mv_qc_prep_iie,
};

612
static const struct ata_port_info mv_port_info[] = {
613
	{  /* chip_504x */
J
Jeff Garzik 已提交
614
		.flags		= MV_COMMON_FLAGS,
615
		.pio_mask	= 0x1f,	/* pio0-4 */
616
		.udma_mask	= ATA_UDMA6,
617
		.port_ops	= &mv5_ops,
618 619
	},
	{  /* chip_508x */
620
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
621
		.pio_mask	= 0x1f,	/* pio0-4 */
622
		.udma_mask	= ATA_UDMA6,
623
		.port_ops	= &mv5_ops,
624
	},
625
	{  /* chip_5080 */
626
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
627
		.pio_mask	= 0x1f,	/* pio0-4 */
628
		.udma_mask	= ATA_UDMA6,
629
		.port_ops	= &mv5_ops,
630
	},
631
	{  /* chip_604x */
M
Mark Lord 已提交
632
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
633
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
634
				  ATA_FLAG_NCQ,
635
		.pio_mask	= 0x1f,	/* pio0-4 */
636
		.udma_mask	= ATA_UDMA6,
637
		.port_ops	= &mv6_ops,
638 639
	},
	{  /* chip_608x */
640
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
641
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
642
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
643
		.pio_mask	= 0x1f,	/* pio0-4 */
644
		.udma_mask	= ATA_UDMA6,
645
		.port_ops	= &mv6_ops,
646
	},
647
	{  /* chip_6042 */
M
Mark Lord 已提交
648
		.flags		= MV_GENIIE_FLAGS,
649
		.pio_mask	= 0x1f,	/* pio0-4 */
650
		.udma_mask	= ATA_UDMA6,
651 652 653
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
654
		.flags		= MV_GENIIE_FLAGS,
655
		.pio_mask	= 0x1f,	/* pio0-4 */
656
		.udma_mask	= ATA_UDMA6,
657 658
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
659
	{  /* chip_soc */
M
Mark Lord 已提交
660
		.flags		= MV_GENIIE_FLAGS | MV_FLAG_SOC,
M
Mark Lord 已提交
661 662 663
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &mv_iie_ops,
S
Saeed Bishara 已提交
664
	},
665 666
};

667
static const struct pci_device_id mv_pci_tbl[] = {
668 669 670 671
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
672 673 674
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
675 676 677 678 679 680 681 682 683

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

684 685 686
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

687
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
688 689
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

690 691 692 693
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

694
	{ }			/* terminate list */
695 696
};

697 698 699 700 701
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
702 703
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
704 705 706 707 708 709 710
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
711 712
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
713 714
};

S
Saeed Bishara 已提交
715 716 717 718 719 720 721 722 723
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

724 725 726 727 728 729 730 731 732 733
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

734 735 736 737 738 739 740 741 742 743
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

744 745 746 747 748 749
/*
 * Consolidate some rather tricky bit shift calculations.
 * This is hot-path stuff, so not a function.
 * Simple code, with two return values, so macro rather than inline.
 *
 * port is the sole input, in range 0..7.
750 751
 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
 * hardport is the other output, in range 0..3.
752 753 754 755 756 757 758 759 760 761
 *
 * Note that port and hardport may be the same variable in some cases.
 */
#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
{								\
	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
	hardport = mv_hardport_from_port(port);			\
	shift   += hardport * 2;				\
}

M
Mark Lord 已提交
762 763 764 765 766
static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

767 768 769 770 771 772
static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

773 774
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
775
	return  mv_hc_base_from_port(base, port) +
776
		MV_SATAHC_ARBTR_REG_SZ +
777
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
778 779
}

M
Mark Lord 已提交
780 781 782 783 784 785 786 787
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

S
Saeed Bishara 已提交
788 789 790 791 792 793
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

794 795
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
796
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
797 798
}

J
Jeff Garzik 已提交
799
static inline int mv_get_hc_count(unsigned long port_flags)
800
{
J
Jeff Garzik 已提交
801
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
802 803
}

804 805 806 807
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
808 809
	u32 index;

810 811 812
	/*
	 * initialize request queue
	 */
813 814
	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
815

816 817
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
818
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
819 820 821
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
822
		writelfl((pp->crqb_dma & 0xffffffff) | index,
823 824
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
825
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
826 827 828 829

	/*
	 * initialize response queue
	 */
830 831
	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
832

833 834 835 836
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
837
		writelfl((pp->crpb_dma & 0xffffffff) | index,
838 839
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
840
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
841

842
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
843 844 845
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

846 847 848 849 850
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
851 852
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
853 854 855 856
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
857
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
858
			 struct mv_port_priv *pp, u8 protocol)
859
{
860 861 862 863 864
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
M
Mark Lord 已提交
865
			mv_stop_edma(ap);
866
	}
867
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
868
		struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
869
		int hardport = mv_hardport_from_port(ap->port_no);
M
Mark Lord 已提交
870
		void __iomem *hc_mmio = mv_hc_base_from_port(
M
Mark Lord 已提交
871
					mv_host_base(ap->host), hardport);
M
Mark Lord 已提交
872 873
		u32 hc_irq_cause, ipending;

874
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
875
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
876

M
Mark Lord 已提交
877 878
		/* clear EDMA interrupt indicator, if any */
		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
879
		ipending = (DEV_IRQ | DMA_IRQ) << hardport;
M
Mark Lord 已提交
880 881 882 883 884
		if (hc_irq_cause & ipending) {
			writelfl(hc_irq_cause & ~ipending,
				 hc_mmio + HC_IRQ_CAUSE_OFS);
		}

M
Mark Lord 已提交
885
		mv_edma_cfg(ap, want_ncq);
M
Mark Lord 已提交
886 887

		/* clear FIS IRQ Cause */
M
Mark Lord 已提交
888 889
		if (IS_GEN_IIE(hpriv))
			writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
890

M
Mark Lord 已提交
891
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
892

M
Mark Lord 已提交
893
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
894 895
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
896 897
}

M
Mark Lord 已提交
898 899 900 901 902 903 904 905 906
static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
	int i;

	/*
	 * Wait for the EDMA engine to finish transactions in progress.
907 908 909 910
	 * No idea what a good "timeout" value might be, but measurements
	 * indicate that it often requires hundreds of microseconds
	 * with two drives in-use.  So we use the 15msec value above
	 * as a rough guess at what even more drives might require.
M
Mark Lord 已提交
911 912 913 914 915 916 917 918 919 920
	 */
	for (i = 0; i < timeout; ++i) {
		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
		if ((edma_stat & empty_idle) == empty_idle)
			break;
		udelay(per_loop);
	}
	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
}

921
/**
M
Mark Lord 已提交
922
 *      mv_stop_edma_engine - Disable eDMA engine
M
Mark Lord 已提交
923
 *      @port_mmio: io base address
924 925 926 927
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
928
static int mv_stop_edma_engine(void __iomem *port_mmio)
929
{
M
Mark Lord 已提交
930
	int i;
931

M
Mark Lord 已提交
932 933
	/* Disable eDMA.  The disable bit auto clears. */
	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
934

M
Mark Lord 已提交
935 936 937
	/* Wait for the chip to confirm eDMA is off. */
	for (i = 10000; i > 0; i--) {
		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
938
		if (!(reg & EDMA_EN))
M
Mark Lord 已提交
939 940
			return 0;
		udelay(10);
941
	}
M
Mark Lord 已提交
942
	return -EIO;
943 944
}

M
Mark Lord 已提交
945
static int mv_stop_edma(struct ata_port *ap)
J
Jeff Garzik 已提交
946
{
M
Mark Lord 已提交
947 948
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
949

M
Mark Lord 已提交
950 951 952
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
M
Mark Lord 已提交
953
	mv_wait_for_edma_empty_idle(ap);
M
Mark Lord 已提交
954 955 956 957 958
	if (mv_stop_edma_engine(port_mmio)) {
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
		return -EIO;
	}
	return 0;
J
Jeff Garzik 已提交
959 960
}

J
Jeff Garzik 已提交
961
#ifdef ATA_DEBUG
962
static void mv_dump_mem(void __iomem *start, unsigned bytes)
963
{
964 965 966 967
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
968
			printk("%08x ", readl(start + b));
969 970 971 972 973
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
974 975
#endif

976 977 978 979 980 981 982 983
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
984 985
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
986 987 988 989 990 991 992 993 994 995
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
996
	void __iomem *hc_base = mv_hc_base(mmio_base,
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1010
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1023
		hc_base = mv_hc_base(mmio_base, hc);
1024 1025 1026 1027 1028
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1029
		DPRINTK("EDMA regs (port %i):\n", p);
1030
		mv_dump_mem(port_base, 0x54);
1031
		DPRINTK("SATA regs (port %i):\n", p);
1032 1033 1034
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1057
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1058 1059 1060
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1061 1062 1063 1064 1065
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
1066 1067
}

1068
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1069 1070 1071
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1072
	if (ofs != 0xffffffffU) {
1073
		writelfl(val, mv_ap_base(ap) + ofs);
1074 1075 1076
		return 0;
	} else
		return -EINVAL;
1077 1078
}

1079 1080 1081
static void mv6_dev_config(struct ata_device *adev)
{
	/*
1082 1083 1084 1085 1086
	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
	 *
	 * Gen-II does not support NCQ over a port multiplier
	 *  (no FIS-based switching).
	 *
1087 1088 1089
	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
	 * See mv_qc_prep() for more info.
	 */
1090
	if (adev->flags & ATA_DFLAG_NCQ) {
M
Mark Lord 已提交
1091
		if (sata_pmp_attached(adev->link->ap)) {
1092
			adev->flags &= ~ATA_DFLAG_NCQ;
M
Mark Lord 已提交
1093 1094 1095 1096 1097 1098 1099 1100
			ata_dev_printk(adev, KERN_INFO,
				"NCQ disabled for command-based switching\n");
		} else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
			adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
			ata_dev_printk(adev, KERN_INFO,
				"max_sectors limited to %u for NCQ\n",
				adev->max_sectors);
		}
1101
	}
1102 1103
}

M
Mark Lord 已提交
1104 1105 1106 1107 1108 1109
static int mv_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_link *link = qc->dev->link;
	struct ata_port *ap = link->ap;
	struct mv_port_priv *pp = ap->private_data;

M
Mark Lord 已提交
1110 1111 1112 1113 1114 1115
	/*
	 * Don't allow new commands if we're in a delayed EH state
	 * for NCQ and/or FIS-based switching.
	 */
	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
		return ATA_DEFER_PORT;
M
Mark Lord 已提交
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	/*
	 * If the port is completely idle, then allow the new qc.
	 */
	if (ap->nr_active_links == 0)
		return 0;

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		/*
		 * The port is operating in host queuing mode (EDMA).
		 * It can accomodate a new qc if the qc protocol
		 * is compatible with the current host queue mode.
		 */
		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
			/*
			 * The host queue (EDMA) is in NCQ mode.
			 * If the new qc is also an NCQ command,
			 * then allow the new qc.
			 */
			if (qc->tf.protocol == ATA_PROT_NCQ)
				return 0;
		} else {
			/*
			 * The host queue (EDMA) is in non-NCQ, DMA mode.
			 * If the new qc is also a non-NCQ, DMA command,
			 * then allow the new qc.
			 */
			if (qc->tf.protocol == ATA_PROT_DMA)
				return 0;
		}
	}
	return ATA_DEFER_PORT;
}

M
Mark Lord 已提交
1149
static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
1150
{
M
Mark Lord 已提交
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	u32 new_fiscfg, old_fiscfg;
	u32 new_ltmode, old_ltmode;
	u32 new_haltcond, old_haltcond;

	old_fiscfg   = readl(port_mmio + FISCFG_OFS);
	old_ltmode   = readl(port_mmio + LTMODE_OFS);
	old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);

	new_fiscfg   = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
	new_ltmode   = old_ltmode & ~LTMODE_BIT8;
	new_haltcond = old_haltcond | EDMA_ERR_DEV;

	if (want_fbs) {
		new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
		new_ltmode = old_ltmode | LTMODE_BIT8;
1166 1167 1168 1169
		if (want_ncq)
			new_haltcond &= ~EDMA_ERR_DEV;
		else
			new_fiscfg |=  FISCFG_WAIT_DEV_ERR;
1170
	}
M
Mark Lord 已提交
1171

M
Mark Lord 已提交
1172 1173
	if (new_fiscfg != old_fiscfg)
		writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
1174 1175
	if (new_ltmode != old_ltmode)
		writelfl(new_ltmode, port_mmio + LTMODE_OFS);
M
Mark Lord 已提交
1176 1177
	if (new_haltcond != old_haltcond)
		writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
1178 1179
}

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	u32 old, new;

	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
	if (want_ncq)
		new = old | (1 << 22);
	else
		new = old & ~(1 << 22);
	if (new != old)
		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
}

M
Mark Lord 已提交
1195
static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1196
{
M
Mark Lord 已提交
1197
	u32 cfg;
M
Mark Lord 已提交
1198 1199 1200
	struct mv_port_priv *pp    = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio    = mv_ap_base(ap);
1201 1202

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1203
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
M
Mark Lord 已提交
1204
	pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
1205

M
Mark Lord 已提交
1206
	if (IS_GEN_I(hpriv))
1207 1208
		cfg |= (1 << 8);	/* enab config burst size mask */

1209
	else if (IS_GEN_II(hpriv)) {
1210
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1211
		mv_60x1_errata_sata25(ap, want_ncq);
1212

1213
	} else if (IS_GEN_IIE(hpriv)) {
M
Mark Lord 已提交
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
		int want_fbs = sata_pmp_attached(ap);
		/*
		 * Possible future enhancement:
		 *
		 * The chip can use FBS with non-NCQ, if we allow it,
		 * But first we need to have the error handling in place
		 * for this mode (datasheet section 7.3.15.4.2.3).
		 * So disallow non-NCQ FBS for now.
		 */
		want_fbs &= want_ncq;

		mv_config_fbs(port_mmio, want_ncq, want_fbs);

		if (want_fbs) {
			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
		}

1232 1233
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
M
Mark Lord 已提交
1234 1235 1236 1237
		if (HAS_PCI(ap->host))
			cfg |= (1 << 18);	/* enab early completion */
		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1238 1239
	}

1240 1241 1242 1243 1244 1245
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1246 1247 1248
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1249 1250 1251 1252
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1253
	int tag;
1254 1255 1256 1257 1258 1259 1260 1261 1262

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1275 1276 1277
	}
}

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1288 1289
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1290 1291
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1292
	struct mv_port_priv *pp;
1293
	int tag;
1294

1295
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1296
	if (!pp)
1297
		return -ENOMEM;
1298
	ap->private_data = pp;
1299

1300 1301 1302 1303
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1304

1305 1306 1307 1308
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1325
	return 0;
1326 1327 1328 1329

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1330 1331
}

1332 1333 1334 1335 1336 1337 1338
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1339
 *      This routine uses the host lock to protect the DMA stop.
1340
 */
1341 1342
static void mv_port_stop(struct ata_port *ap)
{
M
Mark Lord 已提交
1343
	mv_stop_edma(ap);
1344
	mv_port_free_dma_mem(ap);
1345 1346
}

1347 1348 1349 1350 1351 1352 1353 1354 1355
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1356
static void mv_fill_sg(struct ata_queued_cmd *qc)
1357 1358
{
	struct mv_port_priv *pp = qc->ap->private_data;
1359
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1360
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1361
	unsigned int si;
1362

1363
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1364
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1365 1366
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1367

1368 1369 1370
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1371

1372 1373 1374 1375 1376
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1377
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1378 1379 1380 1381

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1382
			last_sg = mv_sg;
1383 1384
			mv_sg++;
		}
1385
	}
J
Jeff Garzik 已提交
1386 1387 1388

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1389 1390
}

1391
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1392
{
M
Mark Lord 已提交
1393
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1394
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1395
	*cmdw = cpu_to_le16(tmp);
1396 1397
}

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1410 1411 1412 1413
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1414
	__le16 *cw;
1415 1416
	struct ata_taskfile *tf;
	u16 flags = 0;
1417
	unsigned in_index;
1418

M
Mark Lord 已提交
1419 1420
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1421
		return;
1422

1423 1424
	/* Fill in command request block
	 */
1425
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1426
		flags |= CRQB_FLAG_READ;
1427
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1428
	flags |= qc->tag << CRQB_TAG_SHIFT;
1429
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1430

1431
	/* get current queue index from software */
1432
	in_index = pp->req_idx;
1433 1434

	pp->crqb[in_index].sg_addr =
1435
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1436
	pp->crqb[in_index].sg_addr_hi =
1437
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1438
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1439

1440
	cw = &pp->crqb[in_index].ata_cmd[0];
1441 1442 1443 1444 1445 1446 1447
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1448
	 */
1449 1450 1451 1452 1453
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1454
	case ATA_CMD_WRITE_FUA_EXT:
1455 1456 1457 1458
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1459
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1507
	unsigned in_index;
1508 1509
	u32 flags = 0;

M
Mark Lord 已提交
1510 1511
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1512 1513
		return;

M
Mark Lord 已提交
1514
	/* Fill in Gen IIE command request block */
1515 1516 1517
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1518
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1519
	flags |= qc->tag << CRQB_TAG_SHIFT;
1520
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1521
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1522

1523
	/* get current queue index from software */
1524
	in_index = pp->req_idx;
1525 1526

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1527 1528
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1554 1555 1556 1557
		return;
	mv_fill_sg(qc);
}

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1570
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1571
{
1572 1573 1574
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1575
	u32 in_index;
1576

M
Mark Lord 已提交
1577 1578
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
M
Mark Lord 已提交
1579 1580
		/*
		 * We're about to send a non-EDMA capable command to the
1581 1582 1583
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
M
Mark Lord 已提交
1584
		mv_stop_edma(ap);
1585
		mv_pmp_select(ap, qc->dev->link->pmp);
T
Tejun Heo 已提交
1586
		return ata_sff_qc_issue(qc);
1587 1588
	}

1589
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1590

1591 1592
	pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
	in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1593 1594

	/* and write the request in pointer to kick the EDMA to life */
1595 1596
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1597 1598 1599 1600

	return 0;
}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
		return NULL;
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
	if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
		qc = NULL;
	return qc;
}

M
Mark Lord 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
static void mv_pmp_error_handler(struct ata_port *ap)
{
	unsigned int pmp, pmp_map;
	struct mv_port_priv *pp = ap->private_data;

	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
		/*
		 * Perform NCQ error analysis on failed PMPs
		 * before we freeze the port entirely.
		 *
		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
		 */
		pmp_map = pp->delayed_eh_pmp_map;
		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
		for (pmp = 0; pmp_map != 0; pmp++) {
			unsigned int this_pmp = (1 << pmp);
			if (pmp_map & this_pmp) {
				struct ata_link *link = &ap->pmp_link[pmp];
				pmp_map &= ~this_pmp;
				ata_eh_analyze_ncq_error(link);
			}
		}
		ata_port_freeze(ap);
	}
	sata_pmp_error_handler(ap);
}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);

	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
}

static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
{
	struct ata_eh_info *ehi;
	unsigned int pmp;

	/*
	 * Initialize EH info for PMPs which saw device errors
	 */
	ehi = &ap->link.eh_info;
	for (pmp = 0; pmp_map != 0; pmp++) {
		unsigned int this_pmp = (1 << pmp);
		if (pmp_map & this_pmp) {
			struct ata_link *link = &ap->pmp_link[pmp];

			pmp_map &= ~this_pmp;
			ehi = &link->eh_info;
			ata_ehi_clear_desc(ehi);
			ata_ehi_push_desc(ehi, "dev err");
			ehi->err_mask |= AC_ERR_DEV;
			ehi->action |= ATA_EH_RESET;
			ata_link_abort(link);
		}
	}
}

static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	int failed_links;
	unsigned int old_map, new_map;

	/*
	 * Device error during FBS+NCQ operation:
	 *
	 * Set a port flag to prevent further I/O being enqueued.
	 * Leave the EDMA running to drain outstanding commands from this port.
	 * Perform the post-mortem/EH only when all responses are complete.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
	 */
	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
		pp->delayed_eh_pmp_map = 0;
	}
	old_map = pp->delayed_eh_pmp_map;
	new_map = old_map | mv_get_err_pmp_map(ap);

	if (old_map != new_map) {
		pp->delayed_eh_pmp_map = new_map;
		mv_pmp_eh_prep(ap, new_map & ~old_map);
	}
1698
	failed_links = hweight16(new_map);
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
			"failed_links=%d nr_active_links=%d\n",
			__func__, pp->delayed_eh_pmp_map,
			ap->qc_active, failed_links,
			ap->nr_active_links);

	if (ap->nr_active_links <= failed_links) {
		mv_process_crpb_entries(ap, pp);
		mv_stop_edma(ap);
		mv_eh_freeze(ap);
		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
		return 1;	/* handled */
	}
	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
	return 1;	/* handled */
}

static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
{
	/*
	 * Possible future enhancement:
	 *
	 * FBS+non-NCQ operation is not yet implemented.
	 * See related notes in mv_edma_cfg().
	 *
	 * Device error during FBS+non-NCQ operation:
	 *
	 * We need to snapshot the shadow registers for each failed command.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
	 */
	return 0;	/* not handled */
}

static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
{
	struct mv_port_priv *pp = ap->private_data;

	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;	/* EDMA was not active: not handled */
	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
		return 0;	/* FBS was not active: not handled */

	if (!(edma_err_cause & EDMA_ERR_DEV))
		return 0;	/* non DEV error: not handled */
	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
		return 0;	/* other problems: not handled */

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
		/*
		 * EDMA should NOT have self-disabled for this case.
		 * If it did, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			ata_port_printk(ap, KERN_WARNING,
				"%s: err_cause=0x%x pp_flags=0x%x\n",
				__func__, edma_err_cause, pp->pp_flags);
			return 0; /* not handled */
		}
		return mv_handle_fbs_ncq_dev_err(ap);
	} else {
		/*
		 * EDMA should have self-disabled for this case.
		 * If it did not, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
			ata_port_printk(ap, KERN_WARNING,
				"%s: err_cause=0x%x pp_flags=0x%x\n",
				__func__, edma_err_cause, pp->pp_flags);
			return 0; /* not handled */
		}
		return mv_handle_fbs_non_ncq_dev_err(ap);
	}
	return 0;	/* not handled */
}

M
Mark Lord 已提交
1778
static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
1779 1780
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
M
Mark Lord 已提交
1781
	char *when = "idle";
1782 1783

	ata_ehi_clear_desc(ehi);
M
Mark Lord 已提交
1784 1785 1786 1787
	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		when = "disabled";
	} else if (edma_was_enabled) {
		when = "EDMA enabled";
1788 1789 1790
	} else {
		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
M
Mark Lord 已提交
1791
			when = "polling";
1792
	}
M
Mark Lord 已提交
1793
	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
1794 1795 1796 1797 1798
	ehi->err_mask |= AC_ERR_OTHER;
	ehi->action   |= ATA_EH_RESET;
	ata_port_freeze(ap);
}

1799 1800 1801
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1802
 *      @qc: affected command (non-NCQ), or NULL
1803
 *
1804 1805 1806
 *      Most cases require a full reset of the chip's state machine,
 *      which also performs a COMRESET.
 *      Also, if the port disabled DMA, update our cached copy to match.
1807 1808 1809 1810
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1811
static void mv_err_intr(struct ata_port *ap)
1812 1813
{
	void __iomem *port_mmio = mv_ap_base(ap);
1814
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
M
Mark Lord 已提交
1815
	u32 fis_cause = 0;
1816 1817 1818
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1819
	struct ata_eh_info *ehi = &ap->link.eh_info;
1820 1821
	struct ata_queued_cmd *qc;
	int abort = 0;
1822

1823
	/*
1824
	 * Read and clear the SError and err_cause bits.
M
Mark Lord 已提交
1825 1826
	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
1827
	 */
1828 1829 1830
	sata_scr_read(&ap->link, SCR_ERROR, &serr);
	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);

1831
	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
1832 1833 1834 1835
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
	}
1836
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1837

1838 1839 1840 1841 1842 1843 1844 1845 1846
	if (edma_err_cause & EDMA_ERR_DEV) {
		/*
		 * Device errors during FIS-based switching operation
		 * require special handling.
		 */
		if (mv_handle_dev_err(ap, edma_err_cause))
			return;
	}

1847 1848 1849 1850
	qc = mv_get_active_qc(ap);
	ata_ehi_clear_desc(ehi);
	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
			  edma_err_cause, pp->pp_flags);
M
Mark Lord 已提交
1851 1852 1853

	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7))
		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
1854
	/*
M
Mark Lord 已提交
1855
	 * All generations share these EDMA error cause bits:
1856
	 */
1857
	if (edma_err_cause & EDMA_ERR_DEV) {
1858
		err_mask |= AC_ERR_DEV;
1859 1860 1861
		action |= ATA_EH_RESET;
		ata_ehi_push_desc(ehi, "dev error");
	}
1862
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1863
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1864 1865
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1866
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1867
		ata_ehi_push_desc(ehi, "parity error");
1868 1869 1870 1871
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1872
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
1873
		action |= ATA_EH_RESET;
1874 1875
	}

M
Mark Lord 已提交
1876 1877 1878 1879
	/*
	 * Gen-I has a different SELF_DIS bit,
	 * different FREEZE bits, and no SERR bit:
	 */
1880
	if (IS_GEN_I(hpriv)) {
1881 1882 1883
		eh_freeze_mask = EDMA_EH_FREEZE_5;
		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1884
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1885 1886 1887 1888 1889
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1890
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1891 1892
		}
		if (edma_err_cause & EDMA_ERR_SERR) {
1893 1894
			ata_ehi_push_desc(ehi, "SError=%08x", serr);
			err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1895
			action |= ATA_EH_RESET;
1896
		}
1897
	}
1898

1899 1900
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
1901
		action |= ATA_EH_RESET;
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	if (err_mask == AC_ERR_DEV) {
		/*
		 * Cannot do ata_port_freeze() here,
		 * because it would kill PIO access,
		 * which is needed for further diagnosis.
		 */
		mv_eh_freeze(ap);
		abort = 1;
	} else if (edma_err_cause & eh_freeze_mask) {
		/*
		 * Note to self: ata_port_freeze() calls ata_port_abort()
		 */
1924
		ata_port_freeze(ap);
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
	} else {
		abort = 1;
	}

	if (abort) {
		if (qc)
			ata_link_abort(qc->dev->link);
		else
			ata_port_abort(ap);
	}
1935 1936
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
static void mv_process_crpb_response(struct ata_port *ap,
		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
{
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);

	if (qc) {
		u8 ata_status;
		u16 edma_status = le16_to_cpu(response->flags);
		/*
		 * edma_status from a response queue entry:
		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
		 *   MSB is saved ATA status from command completion.
		 */
		if (!ncq_enabled) {
			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
			if (err_cause) {
				/*
				 * Error will be seen/handled by mv_err_intr().
				 * So do nothing at all here.
				 */
				return;
			}
		}
		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1961 1962 1963
		if (!ac_err_mask(ata_status))
			ata_qc_complete(qc);
		/* else: leave it for mv_err_intr() */
1964 1965 1966 1967 1968 1969 1970
	} else {
		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
				__func__, tag);
	}
}

static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
1971 1972 1973
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
1974
	u32 in_index;
1975
	bool work_done = false;
1976
	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
1977

1978
	/* Get the hardware queue position index */
1979 1980 1981
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

1982 1983
	/* Process new responses from since the last time we looked */
	while (in_index != pp->resp_idx) {
1984
		unsigned int tag;
1985
		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
1986

1987
		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1988

1989 1990
		if (IS_GEN_I(hpriv)) {
			/* 50xx: no NCQ, only one command active at a time */
T
Tejun Heo 已提交
1991
			tag = ap->link.active_tag;
1992 1993 1994
		} else {
			/* Gen II/IIE: get command tag from CRPB entry */
			tag = le16_to_cpu(response->id) & 0x1f;
1995
		}
1996
		mv_process_crpb_response(ap, response, tag, ncq_enabled);
1997 1998 1999
		work_done = true;
	}

M
Mark Lord 已提交
2000
	/* Update the software queue position index in hardware */
2001 2002
	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2003
			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2004
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2005 2006
}

M
Mark Lord 已提交
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
static void mv_port_intr(struct ata_port *ap, u32 port_cause)
{
	struct mv_port_priv *pp;
	int edma_was_enabled;

	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		mv_unexpected_intr(ap, 0);
		return;
	}
	/*
	 * Grab a snapshot of the EDMA_EN flag setting,
	 * so that we have a consistent view for this port,
	 * even if something we call of our routines changes it.
	 */
	pp = ap->private_data;
	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	/*
	 * Process completed CRPB response(s) before other events.
	 */
	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
		mv_process_crpb_entries(ap, pp);
2028 2029
		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
			mv_handle_fbs_ncq_dev_err(ap);
M
Mark Lord 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	}
	/*
	 * Handle chip-reported errors, or continue on to handle PIO.
	 */
	if (unlikely(port_cause & ERR_IRQ)) {
		mv_err_intr(ap);
	} else if (!edma_was_enabled) {
		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
		if (qc)
			ata_sff_host_intr(ap, qc);
		else
			mv_unexpected_intr(ap, edma_was_enabled);
	}
}

2045 2046
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
2047
 *      @host: host specific structure
2048
 *      @main_irq_cause: Main interrupt cause register for the chip.
2049 2050 2051 2052
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2053
static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2054
{
S
Saeed Bishara 已提交
2055
	struct mv_host_priv *hpriv = host->private_data;
2056
	void __iomem *mmio = hpriv->base, *hc_mmio;
2057
	unsigned int handled = 0, port;
2058

2059
	for (port = 0; port < hpriv->n_ports; port++) {
J
Jeff Garzik 已提交
2060
		struct ata_port *ap = host->ports[port];
2061 2062
		unsigned int p, shift, hardport, port_cause;

2063 2064
		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
		/*
2065 2066
		 * Each hc within the host has its own hc_irq_cause register,
		 * where the interrupting ports bits get ack'd.
2067
		 */
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
		if (hardport == 0) {	/* first port on this hc ? */
			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
			u32 port_mask, ack_irqs;
			/*
			 * Skip this entire hc if nothing pending for any ports
			 */
			if (!hc_cause) {
				port += MV_PORTS_PER_HC - 1;
				continue;
			}
			/*
			 * We don't need/want to read the hc_irq_cause register,
			 * because doing so hurts performance, and
			 * main_irq_cause already gives us everything we need.
			 *
			 * But we do have to *write* to the hc_irq_cause to ack
			 * the ports that we are handling this time through.
			 *
			 * This requires that we create a bitmap for those
			 * ports which interrupted us, and use that bitmap
			 * to ack (only) those ports via hc_irq_cause.
			 */
			ack_irqs = 0;
			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
				if ((port + p) >= hpriv->n_ports)
					break;
				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
				if (hc_cause & port_mask)
					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
			}
2098
			hc_mmio = mv_hc_base_from_port(mmio, port);
2099
			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2100 2101
			handled = 1;
		}
2102
		/*
M
Mark Lord 已提交
2103
		 * Handle interrupts signalled for this port:
2104
		 */
M
Mark Lord 已提交
2105 2106 2107
		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
		if (port_cause)
			mv_port_intr(ap, port_cause);
2108
	}
2109
	return handled;
2110 2111
}

2112
static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2113
{
2114
	struct mv_host_priv *hpriv = host->private_data;
2115 2116 2117 2118 2119 2120
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

2121
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2122 2123 2124 2125 2126 2127 2128

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

2129
	writelfl(0, mmio + hpriv->irq_cause_ofs);
2130 2131 2132

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
2133
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
2134
			ehi = &ap->link.eh_info;
2135 2136 2137 2138 2139
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2140
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
2141
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2142 2143 2144 2145 2146 2147 2148 2149
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
2150
	return 1;	/* handled */
2151 2152
}

2153
/**
2154
 *      mv_interrupt - Main interrupt event handler
2155 2156 2157 2158 2159 2160 2161 2162
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
2163
 *      LOCKING:
J
Jeff Garzik 已提交
2164
 *      This routine holds the host lock while processing pending
2165 2166
 *      interrupts.
 */
2167
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2168
{
J
Jeff Garzik 已提交
2169
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
2170
	struct mv_host_priv *hpriv = host->private_data;
2171
	unsigned int handled = 0;
2172
	u32 main_irq_cause, main_irq_mask;
2173

M
Mark Lord 已提交
2174
	spin_lock(&host->lock);
2175 2176
	main_irq_cause = readl(hpriv->main_irq_cause_addr);
	main_irq_mask  = readl(hpriv->main_irq_mask_addr);
M
Mark Lord 已提交
2177 2178 2179
	/*
	 * Deal with cases where we either have nothing pending, or have read
	 * a bogus register value which can indicate HW removal or PCI fault.
2180
	 */
2181 2182
	if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
		if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
2183 2184
			handled = mv_pci_error(host, hpriv->base);
		else
2185
			handled = mv_host_intr(host, main_irq_cause);
2186
	}
J
Jeff Garzik 已提交
2187
	spin_unlock(&host->lock);
2188 2189 2190
	return IRQ_RETVAL(handled);
}

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

2208
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
2209
{
S
Saeed Bishara 已提交
2210 2211
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2212
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2213 2214
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2215 2216 2217 2218 2219
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
2220 2221
}

2222
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
2223
{
S
Saeed Bishara 已提交
2224 2225
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2226
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2227 2228
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2229
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
2230
		writelfl(val, addr + ofs);
2231 2232 2233
		return 0;
	} else
		return -EINVAL;
2234 2235
}

S
Saeed Bishara 已提交
2236
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2237
{
S
Saeed Bishara 已提交
2238
	struct pci_dev *pdev = to_pci_dev(host->dev);
2239 2240
	int early_5080;

2241
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2242 2243 2244 2245 2246 2247 2248

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
2249
	mv_reset_pci_bus(host, mmio);
2250 2251 2252 2253
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
M
Mark Lord 已提交
2254
	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2255 2256
}

2257
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2258 2259
			   void __iomem *mmio)
{
2260 2261 2262 2263 2264 2265 2266
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
2267 2268
}

2269
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2270
{
2271 2272
	u32 tmp;

M
Mark Lord 已提交
2273
	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2274 2275 2276 2277 2278 2279

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
2280 2281
}

2282 2283
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
2284
{
2285 2286 2287 2288 2289 2290
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
M
Mark Lord 已提交
2291
		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2292
		tmp |= (1 << 19);
M
Mark Lord 已提交
2293
		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2294

M
Mark Lord 已提交
2295
		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2296 2297
		tmp &= ~0x3;
		tmp |= 0x1;
M
Mark Lord 已提交
2298
		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2299 2300 2301 2302 2303 2304 2305
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
2306 2307
}

2308 2309 2310 2311 2312 2313 2314 2315

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2316
	mv_reset_channel(hpriv, mmio, port);
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
M
Mark Lord 已提交
2330
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2331 2332 2333 2334 2335 2336
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
2337
{
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
2367 2368
}

J
Jeff Garzik 已提交
2369 2370
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
2371
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
2372
{
2373
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
2374 2375
	u32 tmp;

M
Mark Lord 已提交
2376
	tmp = readl(mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
2377
	tmp &= 0xff00ffff;
M
Mark Lord 已提交
2378
	writel(tmp, mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
2379 2380 2381

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
M
Mark Lord 已提交
2382
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
2383
	ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
J
Jeff Garzik 已提交
2384
	ZERO(MV_PCI_SERR_MASK);
2385 2386
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

M
Mark Lord 已提交
2400
	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2401 2402
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
M
Mark Lord 已提交
2403
	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2415 2416
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2431
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2470
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2471 2472 2473 2474 2475
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

M
Mark Lord 已提交
2476
	tmp = readl(mmio + MV_RESET_CFG_OFS);
J
Jeff Garzik 已提交
2477
	if ((tmp & (1 << 0)) == 0) {
2478
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2490
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2491
{
M
Mark Lord 已提交
2492
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2493 2494
}

2495
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2496
			   unsigned int port)
2497
{
2498 2499
	void __iomem *port_mmio = mv_port_base(mmio, port);

2500
	u32 hp_flags = hpriv->hp_flags;
2501 2502
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2503
	int fix_phy_mode4 =
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2527 2528

	if (fix_phy_mode4) {
2529
		u32 m4;
2530 2531

		m4 = readl(port_mmio + PHY_MODE4);
2532 2533

		if (hp_flags & MV_HP_ERRATA_60X1B2)
M
Mark Lord 已提交
2534
			tmp = readl(port_mmio + PHY_MODE3);
2535

M
Mark Lord 已提交
2536
		/* workaround for errata FEr SATA#10 (part 1) */
2537 2538 2539
		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2540 2541

		if (hp_flags & MV_HP_ERRATA_60X1B2)
M
Mark Lord 已提交
2542
			writel(tmp, port_mmio + PHY_MODE3);
2543 2544 2545 2546 2547 2548
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2549 2550
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2551
	m2 &= ~(1 << 16);
2552

2553 2554 2555 2556 2557 2558
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2559 2560 2561
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2590
	mv_reset_channel(hpriv, mmio, port);
S
Saeed Bishara 已提交
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603

	ZERO(0x028);		/* command */
	writel(0x101f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
M
Mark Lord 已提交
2604
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
S
Saeed Bishara 已提交
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

M
Mark Lord 已提交
2647
static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
M
Mark Lord 已提交
2648
{
M
Mark Lord 已提交
2649
	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
2650

M
Mark Lord 已提交
2651
	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
M
Mark Lord 已提交
2652
	if (want_gen2i)
M
Mark Lord 已提交
2653 2654
		ifcfg |= (1 << 7);		/* enable gen2i speed */
	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
2655 2656
}

M
Mark Lord 已提交
2657
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2658 2659 2660 2661
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

M
Mark Lord 已提交
2662 2663 2664 2665 2666
	/*
	 * The datasheet warns against setting EDMA_RESET when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the EDMA_RESET operation.
	 */
M
Mark Lord 已提交
2667
	mv_stop_edma_engine(port_mmio);
M
Mark Lord 已提交
2668
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2669

M
Mark Lord 已提交
2670
	if (!IS_GEN_I(hpriv)) {
M
Mark Lord 已提交
2671 2672
		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
		mv_setup_ifcfg(port_mmio, 1);
2673
	}
M
Mark Lord 已提交
2674
	/*
M
Mark Lord 已提交
2675
	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
M
Mark Lord 已提交
2676 2677
	 * link, and physical layers.  It resets all SATA interface registers
	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2678
	 */
M
Mark Lord 已提交
2679
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
M
Mark Lord 已提交
2680
	udelay(25);	/* allow reset propagation */
2681 2682 2683 2684
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2685
	if (IS_GEN_I(hpriv))
2686 2687 2688
		mdelay(1);
}

2689
static void mv_pmp_select(struct ata_port *ap, int pmp)
2690
{
2691 2692 2693 2694
	if (sata_pmp_supported(ap)) {
		void __iomem *port_mmio = mv_ap_base(ap);
		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
		int old = reg & 0xf;
2695

2696 2697 2698 2699
		if (old != pmp) {
			reg = (reg & ~0xf) | pmp;
			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
		}
2700
	}
2701 2702
}

2703 2704
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
2705
{
2706 2707 2708
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return sata_std_hardreset(link, class, deadline);
}
2709

2710 2711 2712 2713 2714
static int mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return ata_sff_softreset(link, class, deadline);
2715 2716
}

T
Tejun Heo 已提交
2717
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2718
			unsigned long deadline)
2719
{
T
Tejun Heo 已提交
2720
	struct ata_port *ap = link->ap;
2721
	struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
2722
	struct mv_port_priv *pp = ap->private_data;
S
Saeed Bishara 已提交
2723
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
2724 2725 2726
	int rc, attempts = 0, extra = 0;
	u32 sstatus;
	bool online;
2727

M
Mark Lord 已提交
2728
	mv_reset_channel(hpriv, mmio, ap->port_no);
M
Mark Lord 已提交
2729
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2730

M
Mark Lord 已提交
2731 2732
	/* Workaround for errata FEr SATA#10 (part 2) */
	do {
M
Mark Lord 已提交
2733 2734
		const unsigned long *timing =
				sata_ehc_deb_timing(&link->eh_context);
2735

M
Mark Lord 已提交
2736 2737
		rc = sata_link_hardreset(link, timing, deadline + extra,
					 &online, NULL);
M
Mark Lord 已提交
2738
		rc = online ? -EAGAIN : rc;
M
Mark Lord 已提交
2739
		if (rc)
M
Mark Lord 已提交
2740 2741 2742 2743
			return rc;
		sata_scr_read(link, SCR_STATUS, &sstatus);
		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
			/* Force 1.5gb/s link speed and try again */
M
Mark Lord 已提交
2744
			mv_setup_ifcfg(mv_ap_base(ap), 0);
M
Mark Lord 已提交
2745 2746 2747 2748
			if (time_after(jiffies + HZ, deadline))
				extra = HZ; /* only extend it once, max */
		}
	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2749

M
Mark Lord 已提交
2750
	return rc;
2751 2752 2753 2754
}

static void mv_eh_freeze(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2755
	struct mv_host_priv *hpriv = ap->host->private_data;
2756
	unsigned int shift, hardport, port = ap->port_no;
2757
	u32 main_irq_mask;
2758 2759 2760

	/* FIXME: handle coalescing completion events properly */

2761 2762
	mv_stop_edma(ap);
	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2763 2764

	/* disable assertion of portN err, done events */
2765 2766 2767
	main_irq_mask = readl(hpriv->main_irq_mask_addr);
	main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
	writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
2768 2769 2770 2771
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2772
	struct mv_host_priv *hpriv = ap->host->private_data;
2773 2774
	unsigned int shift, hardport, port = ap->port_no;
	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
2775
	void __iomem *port_mmio = mv_ap_base(ap);
2776
	u32 main_irq_mask, hc_irq_cause;
2777 2778 2779

	/* FIXME: handle coalescing completion events properly */

2780
	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2781 2782 2783 2784 2785 2786

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
2787 2788
	hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2789 2790

	/* enable assertion of portN err, done events */
2791 2792 2793
	main_irq_mask = readl(hpriv->main_irq_mask_addr);
	main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
	writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
2794 2795
}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2808
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2809
{
T
Tejun Heo 已提交
2810
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2811 2812
	unsigned serr_ofs;

2813
	/* PIO related setup
2814 2815
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2816
	port->error_addr =
2817 2818 2819 2820 2821 2822
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2823
	port->status_addr =
2824 2825 2826 2827 2828
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2829
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2830

2831 2832 2833 2834 2835
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2836 2837
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2838

2839
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2840 2841 2842
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2843 2844
}

M
Mark Lord 已提交
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
static unsigned int mv_in_pcix_mode(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!HAS_PCI(host) || !IS_PCIE(hpriv))
		return 0;	/* not PCI-X capable */
	reg = readl(mmio + MV_PCI_MODE_OFS);
	if ((reg & MV_PCI_MODE_MASK) == 0)
		return 0;	/* conventional PCI mode */
	return 1;	/* chip is in PCI-X mode */
}

static int mv_pci_cut_through_okay(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!mv_in_pcix_mode(host)) {
		reg = readl(mmio + PCI_COMMAND_OFS);
		if (reg & PCI_COMMAND_MRDTRIG)
			return 0; /* not okay */
	}
	return 1; /* okay */
}

2873
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2874
{
2875 2876
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2877 2878
	u32 hp_flags = hpriv->hp_flags;

2879
	switch (board_idx) {
2880 2881
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2882
		hp_flags |= MV_HP_GEN_I;
2883

2884
		switch (pdev->revision) {
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2899 2900
	case chip_504x:
	case chip_508x:
2901
		hpriv->ops = &mv5xxx_ops;
2902
		hp_flags |= MV_HP_GEN_I;
2903

2904
		switch (pdev->revision) {
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2916 2917 2918 2919 2920
		}
		break;

	case chip_604x:
	case chip_608x:
2921
		hpriv->ops = &mv6xxx_ops;
2922
		hp_flags |= MV_HP_GEN_II;
2923

2924
		switch (pdev->revision) {
2925 2926 2927 2928 2929
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2930 2931 2932
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2933 2934
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2935 2936 2937 2938
			break;
		}
		break;

2939
	case chip_7042:
M
Mark Lord 已提交
2940
		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
2941 2942 2943
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2969
		}
M
Mark Lord 已提交
2970
		/* drop through */
2971 2972 2973
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;
M
Mark Lord 已提交
2974 2975
		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
			hp_flags |= MV_HP_CUT_THROUGH;
2976

2977
		switch (pdev->revision) {
2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
2991 2992 2993 2994
	case chip_soc:
		hpriv->ops = &mv_soc_ops;
		hp_flags |= MV_HP_ERRATA_60X1C0;
		break;
2995

2996
	default:
S
Saeed Bishara 已提交
2997
		dev_printk(KERN_ERR, host->dev,
2998
			   "BUG: invalid board index %u\n", board_idx);
2999 3000 3001 3002
		return 1;
	}

	hpriv->hp_flags = hp_flags;
3003 3004 3005 3006 3007 3008 3009 3010 3011
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
3012 3013 3014 3015

	return 0;
}

3016
/**
3017
 *      mv_init_host - Perform some early initialization of the host.
3018 3019
 *	@host: ATA host to initialize
 *      @board_idx: controller index
3020 3021 3022 3023 3024 3025 3026
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3027
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3028 3029
{
	int rc = 0, n_hc, port, hc;
3030
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
3031
	void __iomem *mmio = hpriv->base;
3032

3033
	rc = mv_chip_id(host, board_idx);
3034
	if (rc)
M
Mark Lord 已提交
3035
		goto done;
S
Saeed Bishara 已提交
3036 3037

	if (HAS_PCI(host)) {
3038 3039
		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
S
Saeed Bishara 已提交
3040
	} else {
3041 3042
		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
S
Saeed Bishara 已提交
3043
	}
M
Mark Lord 已提交
3044 3045

	/* global interrupt mask: 0 == mask everything */
3046
	writel(0, hpriv->main_irq_mask_addr);
3047

3048
	n_hc = mv_get_hc_count(host->ports[0]->flags);
3049

3050
	for (port = 0; port < host->n_ports; port++)
3051
		hpriv->ops->read_preamp(hpriv, port, mmio);
3052

3053
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3054
	if (rc)
3055 3056
		goto done;

3057
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
3058
	hpriv->ops->reset_bus(host, mmio);
3059
	hpriv->ops->enable_leds(hpriv, mmio);
3060

3061
	for (port = 0; port < host->n_ports; port++) {
3062
		struct ata_port *ap = host->ports[port];
3063
		void __iomem *port_mmio = mv_port_base(mmio, port);
3064 3065 3066

		mv_port_init(&ap->ioaddr, port_mmio);

S
Saeed Bishara 已提交
3067
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
3068 3069 3070 3071 3072
		if (HAS_PCI(host)) {
			unsigned int offset = port_mmio - mmio;
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
		}
S
Saeed Bishara 已提交
3073
#endif
3074 3075 3076
	}

	for (hc = 0; hc < n_hc; hc++) {
3077 3078 3079 3080 3081 3082 3083 3084 3085
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3086 3087
	}

S
Saeed Bishara 已提交
3088 3089 3090
	if (HAS_PCI(host)) {
		/* Clear any currently outstanding host interrupt conditions */
		writelfl(0, mmio + hpriv->irq_cause_ofs);
3091

S
Saeed Bishara 已提交
3092 3093 3094 3095
		/* and unmask interrupt generation for host regs */
		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
		if (IS_GEN_I(hpriv))
			writelfl(~HC_MAIN_MASKED_IRQS_5,
3096
				 hpriv->main_irq_mask_addr);
S
Saeed Bishara 已提交
3097 3098
		else
			writelfl(~HC_MAIN_MASKED_IRQS,
3099
				 hpriv->main_irq_mask_addr);
S
Saeed Bishara 已提交
3100 3101 3102

		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
			"PCI int cause/mask=0x%08x/0x%08x\n",
3103 3104
			readl(hpriv->main_irq_cause_addr),
			readl(hpriv->main_irq_mask_addr),
S
Saeed Bishara 已提交
3105 3106 3107 3108
			readl(mmio + hpriv->irq_cause_ofs),
			readl(mmio + hpriv->irq_mask_ofs));
	} else {
		writelfl(~HC_MAIN_MASKED_IRQS_SOC,
3109
			 hpriv->main_irq_mask_addr);
S
Saeed Bishara 已提交
3110
		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
3111 3112
			readl(hpriv->main_irq_cause_addr),
			readl(hpriv->main_irq_mask_addr));
S
Saeed Bishara 已提交
3113 3114 3115 3116
	}
done:
	return rc;
}
3117

3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
				 struct mbus_dram_target_info *dram)
{
	int i;

	for (i = 0; i < 4; i++) {
		writel(0, hpriv->base + WINDOW_CTRL(i));
		writel(0, hpriv->base + WINDOW_BASE(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;

		writel(((cs->size - 1) & 0xffff0000) |
			(cs->mbus_attr << 8) |
			(dram->mbus_dram_target_id << 4) | 1,
			hpriv->base + WINDOW_CTRL(i));
		writel(cs->base, hpriv->base + WINDOW_BASE(i));
	}
}

S
Saeed Bishara 已提交
3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	static int printed_version;
	const struct mv_sata_platform_data *mv_platform_data;
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
	int n_ports, rc;
3177

S
Saeed Bishara 已提交
3178 3179
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3180

S
Saeed Bishara 已提交
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
	mv_platform_data = pdev->dev.platform_data;
	n_ports = mv_platform_data->n_ports;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;

	host->iomap = NULL;
3209 3210
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
				   res->end - res->start + 1);
S
Saeed Bishara 已提交
3211 3212
	hpriv->base -= MV_SATAHC0_REG_BASE;

3213 3214 3215 3216 3217 3218
	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
	if (mv_platform_data->dram != NULL)
		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);

3219 3220 3221 3222
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

S
Saeed Bishara 已提交
3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
	/* initialize adapter */
	rc = mv_init_host(host, chip_soc);
	if (rc)
		return rc;

	dev_printk(KERN_INFO, &pdev->dev,
		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
		   host->n_ports);

	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
				 IRQF_SHARED, &mv6_sht);
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
static int __devexit mv_platform_remove(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct ata_host *host = dev_get_drvdata(dev);

	ata_host_detach(host);
	return 0;
3251 3252
}

S
Saeed Bishara 已提交
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
static struct platform_driver mv_platform_driver = {
	.probe			= mv_platform_probe,
	.remove			= __devexit_p(mv_platform_remove),
	.driver			= {
				   .name = DRV_NAME,
				   .owner = THIS_MODULE,
				  },
};


S
Saeed Bishara 已提交
3263
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
3264 3265 3266
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);

S
Saeed Bishara 已提交
3267 3268 3269 3270

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
3271
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
	.remove			= ata_pci_remove_one,
};

/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

3314 3315
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
3316
 *      @host: ATA host to print info about
3317 3318 3319 3320 3321 3322
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3323
static void mv_print_info(struct ata_host *host)
3324
{
3325 3326
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3327
	u8 scc;
3328
	const char *scc_s, *gen;
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
3349

3350
	dev_printk(KERN_INFO, &pdev->dev,
3351 3352
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3353 3354 3355
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

3356
/**
S
Saeed Bishara 已提交
3357
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3358 3359 3360 3361 3362 3363
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
3364 3365
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
3366
{
3367
	static int printed_version;
3368
	unsigned int board_idx = (unsigned int)ent->driver_data;
3369 3370 3371 3372
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
3373

3374 3375
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3376

3377 3378 3379 3380 3381 3382 3383 3384
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
3385
	hpriv->n_ports = n_ports;
3386 3387

	/* acquire resources */
3388 3389
	rc = pcim_enable_device(pdev);
	if (rc)
3390 3391
		return rc;

T
Tejun Heo 已提交
3392 3393
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
3394
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
3395
	if (rc)
3396
		return rc;
3397
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
3398
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3399

3400 3401 3402 3403
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

3404 3405 3406 3407
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

3408
	/* initialize adapter */
3409
	rc = mv_init_host(host, board_idx);
3410 3411
	if (rc)
		return rc;
3412

3413
	/* Enable interrupts */
3414
	if (msi && pci_enable_msi(pdev))
3415
		pci_intx(pdev, 1);
3416

3417
	mv_dump_pci_cfg(pdev, 0x68);
3418
	mv_print_info(host);
3419

3420
	pci_set_master(pdev);
3421
	pci_try_set_mwi(pdev);
3422
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3423
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3424
}
S
Saeed Bishara 已提交
3425
#endif
3426

S
Saeed Bishara 已提交
3427 3428 3429
static int mv_platform_probe(struct platform_device *pdev);
static int __devexit mv_platform_remove(struct platform_device *pdev);

3430 3431
static int __init mv_init(void)
{
S
Saeed Bishara 已提交
3432 3433 3434
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3435 3436 3437 3438 3439 3440 3441 3442
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3443 3444
#endif
	return rc;
3445 3446 3447 3448
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
3449
#ifdef CONFIG_PCI
3450
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3451
#endif
S
Saeed Bishara 已提交
3452
	platform_driver_unregister(&mv_platform_driver);
3453 3454 3455 3456 3457 3458 3459
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
M
Mark Lord 已提交
3460
MODULE_ALIAS("platform:" DRV_NAME);
3461

S
Saeed Bishara 已提交
3462
#ifdef CONFIG_PCI
3463 3464
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
S
Saeed Bishara 已提交
3465
#endif
3466

3467 3468
module_init(mv_init);
module_exit(mv_exit);