sata_mv.c 94.8 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
M
Mark Lord 已提交
4
 * Copyright 2008: Marvell Corporation, all rights reserved.
5
 * Copyright 2005: EMC Corporation, all rights reserved.
6
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
25
/*
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
 * sata_mv TODO list:
 *
 * --> Errata workaround for NCQ device errors.
 *
 * --> More errata workarounds for PCI-X.
 *
 * --> Complete a full errata audit for all chipsets to identify others.
 *
 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
 *
 * --> Develop a low-power-consumption strategy, and implement it.
 *
 * --> [Experiment, low priority] Investigate interrupt coalescing.
 *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
 *       the overhead reduced by interrupt mitigation is quite often not
 *       worth the latency cost.
 *
 * --> [Experiment, Marvell value added] Is it possible to use target
 *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
 *       creating LibATA target mode support would be very interesting.
 *
 *       Target mode, for those without docs, is the ability to directly
 *       connect two SATA ports.
 */
J
Jeff Garzik 已提交
50

51 52 53 54 55 56 57
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
58
#include <linux/dmapool.h>
59
#include <linux/dma-mapping.h>
60
#include <linux/device.h>
S
Saeed Bishara 已提交
61 62
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
63
#include <linux/mbus.h>
64
#include <linux/bitops.h>
65
#include <scsi/scsi_host.h>
66
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
67
#include <scsi/scsi_device.h>
68 69 70
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
M
Mark Lord 已提交
71
#define DRV_VERSION	"1.25"
72 73 74 75 76 77 78 79 80 81 82 83

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
84 85 86 87 88 89
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

90
	MV_SATAHC0_REG_BASE	= 0x20000,
M
Mark Lord 已提交
91 92 93
	MV_FLASH_CTL_OFS	= 0x1046c,
	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
	MV_RESET_CFG_OFS	= 0x180d8,
94 95 96 97 98 99

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

100 101 102 103 104 105 106 107 108
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
109
	MV_MAX_SG_CT		= 256,
110 111
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

M
Mark Lord 已提交
112
	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
113
	MV_PORT_HC_SHIFT	= 2,
M
Mark Lord 已提交
114 115 116
	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
117 118 119 120

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
S
Saeed Bishara 已提交
121

122
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
123 124
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
M
Mark Lord 已提交
125

126
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
127

M
Mark Lord 已提交
128 129
	MV_GENIIE_FLAGS		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
130
				  ATA_FLAG_NCQ | ATA_FLAG_AN,
M
Mark Lord 已提交
131

132 133
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
134
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
M
Mark Lord 已提交
135
	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
136
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
137 138 139 140 141
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
142 143
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
144 145 146

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

147 148
	/* PCI interface registers */

149
	PCI_COMMAND_OFS		= 0xc00,
M
Mark Lord 已提交
150
	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
151

152 153 154 155 156
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

M
Mark Lord 已提交
157 158 159
	MV_PCI_MODE_OFS		= 0xd00,
	MV_PCI_MODE_MASK	= 0x30,

160 161 162 163
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
M
Mark Lord 已提交
164
	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
165 166 167 168 169
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

170 171
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
172 173
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

174 175
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
176
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
177

178 179 180 181 182
	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
M
Mark Lord 已提交
183 184
	ERR_IRQ			= (1 << 0),	/* shift by port # */
	DONE_IRQ		= (1 << 1),	/* shift by port # */
185 186 187 188 189
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
190 191
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
192 193 194 195 196
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
197
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
M
Mark Lord 已提交
198
	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
199 200 201 202 203

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
M
Mark Lord 已提交
204 205
	DMA_IRQ			= (1 << 0),	/* shift by port # */
	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
206 207 208
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
209 210
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
211 212 213 214

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
215
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
216
	SATA_FIS_IRQ_AN		= (1 << 9),	/* async notification */
M
Mark Lord 已提交
217

M
Mark Lord 已提交
218
	LTMODE_OFS		= 0x30c,
M
Mark Lord 已提交
219 220
	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */

221
	PHY_MODE3		= 0x310,
222
	PHY_MODE4		= 0x314,
M
Mark Lord 已提交
223 224 225 226 227
	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */

228
	PHY_MODE2		= 0x330,
M
Mark Lord 已提交
229
	SATA_IFCTL_OFS		= 0x344,
M
Mark Lord 已提交
230
	SATA_TESTCTL_OFS	= 0x348,
M
Mark Lord 已提交
231 232
	SATA_IFSTAT_OFS		= 0x34c,
	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
M
Mark Lord 已提交
233

M
Mark Lord 已提交
234 235 236
	FISCFG_OFS		= 0x360,
	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
M
Mark Lord 已提交
237

238
	MV5_PHY_MODE		= 0x74,
M
Mark Lord 已提交
239 240 241
	MV5_LTMODE_OFS		= 0x30,
	MV5_PHY_CTL_OFS		= 0x0C,
	SATA_INTERFACE_CFG_OFS	= 0x050,
242 243

	MV_M2_PREAMP_MASK	= 0x7e0,
244 245 246

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
247 248 249 250 251
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
M
Mark Lord 已提交
252 253
	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
254 255 256

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
257 258 259 260 261 262
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
263 264
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
265
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
266
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
267 268 269 270
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
271

272
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
273 274 275 276 277
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

278
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
279

280
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
281 282 283 284 285 286
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

287
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
288

289
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
290 291
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
292 293 294 295

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
296
				  EDMA_ERR_LNK_CTRL_TX,
M
Mark Lord 已提交
297

298 299 300 301 302 303
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
304
				  EDMA_ERR_CRQB_PAR |
305 306 307 308 309 310 311
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
M
Mark Lord 已提交
312

313 314 315 316 317 318 319
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
320
				  EDMA_ERR_CRQB_PAR |
321 322 323
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
324

325 326 327 328 329 330 331 332 333 334 335
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
336 337 338
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
M
Mark Lord 已提交
339 340 341 342 343
	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */

	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
344

M
Mark Lord 已提交
345 346 347 348
	EDMA_IORDY_TMOUT_OFS	= 0x34,
	EDMA_ARB_CFG_OFS	= 0x38,

	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
349

350 351
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
352 353 354 355
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
J
Jeff Garzik 已提交
356 357 358
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
359
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
M
Mark Lord 已提交
360
	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
M
Mark Lord 已提交
361
	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
362

363
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
364
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
365
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
M
Mark Lord 已提交
366
	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
M
Mark Lord 已提交
367
	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
368 369
};

370 371
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
372
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
M
Mark Lord 已提交
373
#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
M
Mark Lord 已提交
374
#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
375

376 377 378
#define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
#define WINDOW_BASE(i)		(0x20034 + ((i) << 4))

J
Jeff Garzik 已提交
379
enum {
J
Jeff Garzik 已提交
380 381 382 383
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
384

J
Jeff Garzik 已提交
385 386 387
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
388 389
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
390
	/* ditto, for response queue */
J
Jeff Garzik 已提交
391 392 393
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

394 395 396 397 398 399
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
400 401
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
402
	chip_soc,
403 404
};

405 406
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
407 408 409 410
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
411
};
412

413
struct mv_crqb_iie {
M
Mark Lord 已提交
414 415 416 417 418
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
419 420
};

421 422
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
423 424 425
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
426 427
};

428 429
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
430 431 432 433
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
434
};
435

436 437 438 439 440
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
441 442
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
443 444 445 446

	unsigned int		req_idx;
	unsigned int		resp_idx;

447
	u32			pp_flags;
M
Mark Lord 已提交
448
	unsigned int		delayed_eh_pmp_map;
449 450
};

451 452 453 454 455
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

456 457
struct mv_host_priv {
	u32			hp_flags;
458
	u32			main_irq_mask;
459 460
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
461 462
	int			n_ports;
	void __iomem		*base;
463 464
	void __iomem		*main_irq_cause_addr;
	void __iomem		*main_irq_mask_addr;
465 466 467
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
468 469 470 471 472 473 474 475
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
476 477
};

478
struct mv_hw_ops {
479 480
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
481 482 483
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
484 485
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
486
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
487
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
488 489
};

T
Tejun Heo 已提交
490 491 492 493
static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
494 495
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
M
Mark Lord 已提交
496
static int mv_qc_defer(struct ata_queued_cmd *qc);
497
static void mv_qc_prep(struct ata_queued_cmd *qc);
498
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
499
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
500 501
static int mv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
502 503
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
504
static void mv6_dev_config(struct ata_device *dev);
505

506 507
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
508 509 510
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
511 512
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
513
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
514
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
515

516 517
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
518 519 520
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
521 522
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
523
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
524 525 526 527 528 529 530 531 532
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
S
Saeed Bishara 已提交
533
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
M
Mark Lord 已提交
534
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
535
			     unsigned int port_no);
M
Mark Lord 已提交
536
static int mv_stop_edma(struct ata_port *ap);
M
Mark Lord 已提交
537
static int mv_stop_edma_engine(void __iomem *port_mmio);
M
Mark Lord 已提交
538
static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
539

540 541 542 543 544
static void mv_pmp_select(struct ata_port *ap, int pmp);
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static int  mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
M
Mark Lord 已提交
545
static void mv_pmp_error_handler(struct ata_port *ap);
546 547
static void mv_process_crpb_entries(struct ata_port *ap,
					struct mv_port_priv *pp);
548

549 550 551 552
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
553
static struct scsi_host_template mv5_sht = {
554
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
555
	.sg_tablesize		= MV_MAX_SG_CT / 2,
556 557 558 559
	.dma_boundary		= MV_DMA_BOUNDARY,
};

static struct scsi_host_template mv6_sht = {
560
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
561
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
562
	.sg_tablesize		= MV_MAX_SG_CT / 2,
563 564 565
	.dma_boundary		= MV_DMA_BOUNDARY,
};

566 567
static struct ata_port_operations mv5_ops = {
	.inherits		= &ata_sff_port_ops,
568

M
Mark Lord 已提交
569
	.qc_defer		= mv_qc_defer,
570 571 572
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

573 574
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
575 576
	.hardreset		= mv_hardreset,
	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
577
	.post_internal_cmd	= ATA_OP_NULL,
578

579 580 581 582 583 584 585
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

586 587
static struct ata_port_operations mv6_ops = {
	.inherits		= &mv5_ops,
588
	.dev_config             = mv6_dev_config,
589 590 591
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

592 593 594
	.pmp_hardreset		= mv_pmp_hardreset,
	.pmp_softreset		= mv_softreset,
	.softreset		= mv_softreset,
M
Mark Lord 已提交
595
	.error_handler		= mv_pmp_error_handler,
596 597
};

598 599 600
static struct ata_port_operations mv_iie_ops = {
	.inherits		= &mv6_ops,
	.dev_config		= ATA_OP_NULL,
601 602 603
	.qc_prep		= mv_qc_prep_iie,
};

604
static const struct ata_port_info mv_port_info[] = {
605
	{  /* chip_504x */
J
Jeff Garzik 已提交
606
		.flags		= MV_COMMON_FLAGS,
607
		.pio_mask	= 0x1f,	/* pio0-4 */
608
		.udma_mask	= ATA_UDMA6,
609
		.port_ops	= &mv5_ops,
610 611
	},
	{  /* chip_508x */
612
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
613
		.pio_mask	= 0x1f,	/* pio0-4 */
614
		.udma_mask	= ATA_UDMA6,
615
		.port_ops	= &mv5_ops,
616
	},
617
	{  /* chip_5080 */
618
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
619
		.pio_mask	= 0x1f,	/* pio0-4 */
620
		.udma_mask	= ATA_UDMA6,
621
		.port_ops	= &mv5_ops,
622
	},
623
	{  /* chip_604x */
M
Mark Lord 已提交
624
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
625
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
626
				  ATA_FLAG_NCQ,
627
		.pio_mask	= 0x1f,	/* pio0-4 */
628
		.udma_mask	= ATA_UDMA6,
629
		.port_ops	= &mv6_ops,
630 631
	},
	{  /* chip_608x */
632
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
633
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
634
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
635
		.pio_mask	= 0x1f,	/* pio0-4 */
636
		.udma_mask	= ATA_UDMA6,
637
		.port_ops	= &mv6_ops,
638
	},
639
	{  /* chip_6042 */
M
Mark Lord 已提交
640
		.flags		= MV_GENIIE_FLAGS,
641
		.pio_mask	= 0x1f,	/* pio0-4 */
642
		.udma_mask	= ATA_UDMA6,
643 644 645
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
646
		.flags		= MV_GENIIE_FLAGS,
647
		.pio_mask	= 0x1f,	/* pio0-4 */
648
		.udma_mask	= ATA_UDMA6,
649 650
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
651
	{  /* chip_soc */
M
Mark Lord 已提交
652
		.flags		= MV_GENIIE_FLAGS,
M
Mark Lord 已提交
653 654 655
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &mv_iie_ops,
S
Saeed Bishara 已提交
656
	},
657 658
};

659
static const struct pci_device_id mv_pci_tbl[] = {
660 661 662 663
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
664 665
	/* RocketRAID 1720/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
666 667
	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
668 669 670 671 672 673 674 675 676

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

677 678 679
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

680
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
681 682
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

683 684 685 686
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

687
	{ }			/* terminate list */
688 689
};

690 691 692 693 694
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
695 696
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
697 698 699 700 701 702 703
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
704 705
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
706 707
};

S
Saeed Bishara 已提交
708 709 710 711 712 713 714 715 716
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

717 718 719 720 721 722 723 724 725 726
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

727 728 729 730 731 732 733 734 735 736
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

737 738 739 740 741 742
/*
 * Consolidate some rather tricky bit shift calculations.
 * This is hot-path stuff, so not a function.
 * Simple code, with two return values, so macro rather than inline.
 *
 * port is the sole input, in range 0..7.
743 744
 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
 * hardport is the other output, in range 0..3.
745 746 747 748 749 750 751 752 753 754
 *
 * Note that port and hardport may be the same variable in some cases.
 */
#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
{								\
	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
	hardport = mv_hardport_from_port(port);			\
	shift   += hardport * 2;				\
}

M
Mark Lord 已提交
755 756 757 758 759
static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

760 761 762 763 764 765
static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

766 767
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
768
	return  mv_hc_base_from_port(base, port) +
769
		MV_SATAHC_ARBTR_REG_SZ +
770
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
771 772
}

M
Mark Lord 已提交
773 774 775 776 777 778 779 780
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

S
Saeed Bishara 已提交
781 782 783 784 785 786
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

787 788
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
789
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
790 791
}

J
Jeff Garzik 已提交
792
static inline int mv_get_hc_count(unsigned long port_flags)
793
{
J
Jeff Garzik 已提交
794
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
795 796
}

797 798 799 800
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
801 802
	u32 index;

803 804 805
	/*
	 * initialize request queue
	 */
806 807
	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
808

809 810
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
811
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
812
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
813
	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
814 815 816 817

	/*
	 * initialize response queue
	 */
818 819
	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
820

821 822
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
823
	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
824
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
825 826 827
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

828 829 830 831 832 833
static void mv_set_main_irq_mask(struct ata_host *host,
				 u32 disable_bits, u32 enable_bits)
{
	struct mv_host_priv *hpriv = host->private_data;
	u32 old_mask, new_mask;

834
	old_mask = hpriv->main_irq_mask;
835
	new_mask = (old_mask & ~disable_bits) | enable_bits;
836 837
	if (new_mask != old_mask) {
		hpriv->main_irq_mask = new_mask;
838
		writelfl(new_mask, hpriv->main_irq_mask_addr);
839
	}
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
}

static void mv_enable_port_irqs(struct ata_port *ap,
				     unsigned int port_bits)
{
	unsigned int shift, hardport, port = ap->port_no;
	u32 disable_bits, enable_bits;

	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);

	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
	enable_bits  = port_bits << shift;
	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
}

855 856 857 858 859
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
860 861
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
862 863 864 865
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
866
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
867
			 struct mv_port_priv *pp, u8 protocol)
868
{
869 870 871 872 873
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
M
Mark Lord 已提交
874
			mv_stop_edma(ap);
875
	}
876
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
877
		struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
878
		int hardport = mv_hardport_from_port(ap->port_no);
M
Mark Lord 已提交
879
		void __iomem *hc_mmio = mv_hc_base_from_port(
880
					mv_host_base(ap->host), ap->port_no);
M
Mark Lord 已提交
881
		u32 hc_irq_cause;
M
Mark Lord 已提交
882

883
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
884
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
885

M
Mark Lord 已提交
886 887 888
		/* clear pending irq events */
		hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
		writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
889

M
Mark Lord 已提交
890
		mv_edma_cfg(ap, want_ncq);
M
Mark Lord 已提交
891 892

		/* clear FIS IRQ Cause */
M
Mark Lord 已提交
893 894
		if (IS_GEN_IIE(hpriv))
			writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
895

M
Mark Lord 已提交
896
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
M
Mark Lord 已提交
897
		mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ);
898

M
Mark Lord 已提交
899
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
900 901
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
902 903
}

M
Mark Lord 已提交
904 905 906 907 908 909 910 911 912
static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
	int i;

	/*
	 * Wait for the EDMA engine to finish transactions in progress.
913 914 915 916
	 * No idea what a good "timeout" value might be, but measurements
	 * indicate that it often requires hundreds of microseconds
	 * with two drives in-use.  So we use the 15msec value above
	 * as a rough guess at what even more drives might require.
M
Mark Lord 已提交
917 918 919 920 921 922 923 924 925 926
	 */
	for (i = 0; i < timeout; ++i) {
		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
		if ((edma_stat & empty_idle) == empty_idle)
			break;
		udelay(per_loop);
	}
	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
}

927
/**
M
Mark Lord 已提交
928
 *      mv_stop_edma_engine - Disable eDMA engine
M
Mark Lord 已提交
929
 *      @port_mmio: io base address
930 931 932 933
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
934
static int mv_stop_edma_engine(void __iomem *port_mmio)
935
{
M
Mark Lord 已提交
936
	int i;
937

M
Mark Lord 已提交
938 939
	/* Disable eDMA.  The disable bit auto clears. */
	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
940

M
Mark Lord 已提交
941 942 943
	/* Wait for the chip to confirm eDMA is off. */
	for (i = 10000; i > 0; i--) {
		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
944
		if (!(reg & EDMA_EN))
M
Mark Lord 已提交
945 946
			return 0;
		udelay(10);
947
	}
M
Mark Lord 已提交
948
	return -EIO;
949 950
}

M
Mark Lord 已提交
951
static int mv_stop_edma(struct ata_port *ap)
J
Jeff Garzik 已提交
952
{
M
Mark Lord 已提交
953 954
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
955

M
Mark Lord 已提交
956 957 958
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
M
Mark Lord 已提交
959
	mv_wait_for_edma_empty_idle(ap);
M
Mark Lord 已提交
960 961 962 963 964
	if (mv_stop_edma_engine(port_mmio)) {
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
		return -EIO;
	}
	return 0;
J
Jeff Garzik 已提交
965 966
}

J
Jeff Garzik 已提交
967
#ifdef ATA_DEBUG
968
static void mv_dump_mem(void __iomem *start, unsigned bytes)
969
{
970 971 972 973
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
974
			printk("%08x ", readl(start + b));
975 976 977 978 979
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
980 981
#endif

982 983 984 985 986 987 988 989
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
990 991
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
992 993 994 995 996 997 998 999 1000 1001
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
1002
	void __iomem *hc_base = mv_hc_base(mmio_base,
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1016
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1029
		hc_base = mv_hc_base(mmio_base, hc);
1030 1031 1032 1033 1034
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1035
		DPRINTK("EDMA regs (port %i):\n", p);
1036
		mv_dump_mem(port_base, 0x54);
1037
		DPRINTK("SATA regs (port %i):\n", p);
1038 1039 1040
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

T
Tejun Heo 已提交
1063
static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1064 1065 1066
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1067
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1068
		*val = readl(mv_ap_base(link->ap) + ofs);
1069 1070 1071
		return 0;
	} else
		return -EINVAL;
1072 1073
}

T
Tejun Heo 已提交
1074
static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1075 1076 1077
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1078
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1079
		writelfl(val, mv_ap_base(link->ap) + ofs);
1080 1081 1082
		return 0;
	} else
		return -EINVAL;
1083 1084
}

1085 1086 1087
static void mv6_dev_config(struct ata_device *adev)
{
	/*
1088 1089 1090 1091
	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
	 *
	 * Gen-II does not support NCQ over a port multiplier
	 *  (no FIS-based switching).
1092
	 */
1093
	if (adev->flags & ATA_DFLAG_NCQ) {
M
Mark Lord 已提交
1094
		if (sata_pmp_attached(adev->link->ap)) {
1095
			adev->flags &= ~ATA_DFLAG_NCQ;
M
Mark Lord 已提交
1096 1097 1098
			ata_dev_printk(adev, KERN_INFO,
				"NCQ disabled for command-based switching\n");
		}
1099
	}
1100 1101
}

M
Mark Lord 已提交
1102 1103 1104 1105 1106 1107
static int mv_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_link *link = qc->dev->link;
	struct ata_port *ap = link->ap;
	struct mv_port_priv *pp = ap->private_data;

M
Mark Lord 已提交
1108 1109 1110 1111 1112 1113
	/*
	 * Don't allow new commands if we're in a delayed EH state
	 * for NCQ and/or FIS-based switching.
	 */
	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
		return ATA_DEFER_PORT;
M
Mark Lord 已提交
1114 1115 1116 1117 1118 1119
	/*
	 * If the port is completely idle, then allow the new qc.
	 */
	if (ap->nr_active_links == 0)
		return 0;

1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	/*
	 * The port is operating in host queuing mode (EDMA) with NCQ
	 * enabled, allow multiple NCQ commands.  EDMA also allows
	 * queueing multiple DMA commands but libata core currently
	 * doesn't allow it.
	 */
	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
		return 0;

M
Mark Lord 已提交
1130 1131 1132
	return ATA_DEFER_PORT;
}

M
Mark Lord 已提交
1133
static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
1134
{
M
Mark Lord 已提交
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	u32 new_fiscfg, old_fiscfg;
	u32 new_ltmode, old_ltmode;
	u32 new_haltcond, old_haltcond;

	old_fiscfg   = readl(port_mmio + FISCFG_OFS);
	old_ltmode   = readl(port_mmio + LTMODE_OFS);
	old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);

	new_fiscfg   = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
	new_ltmode   = old_ltmode & ~LTMODE_BIT8;
	new_haltcond = old_haltcond | EDMA_ERR_DEV;

	if (want_fbs) {
		new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
		new_ltmode = old_ltmode | LTMODE_BIT8;
1150 1151 1152 1153
		if (want_ncq)
			new_haltcond &= ~EDMA_ERR_DEV;
		else
			new_fiscfg |=  FISCFG_WAIT_DEV_ERR;
1154
	}
M
Mark Lord 已提交
1155

M
Mark Lord 已提交
1156 1157
	if (new_fiscfg != old_fiscfg)
		writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
1158 1159
	if (new_ltmode != old_ltmode)
		writelfl(new_ltmode, port_mmio + LTMODE_OFS);
M
Mark Lord 已提交
1160 1161
	if (new_haltcond != old_haltcond)
		writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
1162 1163
}

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	u32 old, new;

	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
	if (want_ncq)
		new = old | (1 << 22);
	else
		new = old & ~(1 << 22);
	if (new != old)
		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
}

M
Mark Lord 已提交
1179
static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1180
{
M
Mark Lord 已提交
1181
	u32 cfg;
M
Mark Lord 已提交
1182 1183 1184
	struct mv_port_priv *pp    = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio    = mv_ap_base(ap);
1185 1186

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1187
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
M
Mark Lord 已提交
1188
	pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
1189

M
Mark Lord 已提交
1190
	if (IS_GEN_I(hpriv))
1191 1192
		cfg |= (1 << 8);	/* enab config burst size mask */

1193
	else if (IS_GEN_II(hpriv)) {
1194
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1195
		mv_60x1_errata_sata25(ap, want_ncq);
1196

1197
	} else if (IS_GEN_IIE(hpriv)) {
M
Mark Lord 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
		int want_fbs = sata_pmp_attached(ap);
		/*
		 * Possible future enhancement:
		 *
		 * The chip can use FBS with non-NCQ, if we allow it,
		 * But first we need to have the error handling in place
		 * for this mode (datasheet section 7.3.15.4.2.3).
		 * So disallow non-NCQ FBS for now.
		 */
		want_fbs &= want_ncq;

		mv_config_fbs(port_mmio, want_ncq, want_fbs);

		if (want_fbs) {
			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
		}

1216 1217
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
M
Mark Lord 已提交
1218
		if (!IS_SOC(hpriv))
M
Mark Lord 已提交
1219 1220 1221
			cfg |= (1 << 18);	/* enab early completion */
		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1222 1223
	}

1224 1225 1226 1227 1228 1229
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1230 1231 1232
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1233 1234 1235 1236
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1237
	int tag;
1238 1239 1240 1241 1242 1243 1244 1245 1246

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1259 1260 1261
	}
}

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1272 1273
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1274 1275
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1276
	struct mv_port_priv *pp;
1277
	int tag;
1278

1279
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1280
	if (!pp)
1281
		return -ENOMEM;
1282
	ap->private_data = pp;
1283

1284 1285 1286 1287
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1288

1289 1290 1291 1292
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1293

1294 1295 1296
	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
		ap->flags |= ATA_FLAG_AN;
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1312
	return 0;
1313 1314 1315 1316

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1317 1318
}

1319 1320 1321 1322 1323 1324 1325
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1326
 *      This routine uses the host lock to protect the DMA stop.
1327
 */
1328 1329
static void mv_port_stop(struct ata_port *ap)
{
M
Mark Lord 已提交
1330
	mv_stop_edma(ap);
M
Mark Lord 已提交
1331
	mv_enable_port_irqs(ap, 0);
1332
	mv_port_free_dma_mem(ap);
1333 1334
}

1335 1336 1337 1338 1339 1340 1341 1342 1343
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1344
static void mv_fill_sg(struct ata_queued_cmd *qc)
1345 1346
{
	struct mv_port_priv *pp = qc->ap->private_data;
1347
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1348
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1349
	unsigned int si;
1350

1351
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1352
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1353 1354
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1355

1356 1357 1358
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1359

1360 1361 1362 1363 1364
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1365
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1366 1367 1368 1369

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1370
			last_sg = mv_sg;
1371 1372
			mv_sg++;
		}
1373
	}
J
Jeff Garzik 已提交
1374 1375 1376

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1377 1378
}

1379
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1380
{
M
Mark Lord 已提交
1381
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1382
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1383
	*cmdw = cpu_to_le16(tmp);
1384 1385
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1398 1399 1400 1401
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1402
	__le16 *cw;
1403 1404
	struct ata_taskfile *tf;
	u16 flags = 0;
1405
	unsigned in_index;
1406

M
Mark Lord 已提交
1407 1408
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1409
		return;
1410

1411 1412
	/* Fill in command request block
	 */
1413
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1414
		flags |= CRQB_FLAG_READ;
1415
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1416
	flags |= qc->tag << CRQB_TAG_SHIFT;
1417
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1418

1419
	/* get current queue index from software */
1420
	in_index = pp->req_idx;
1421 1422

	pp->crqb[in_index].sg_addr =
1423
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1424
	pp->crqb[in_index].sg_addr_hi =
1425
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1426
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1427

1428
	cw = &pp->crqb[in_index].ata_cmd[0];
1429 1430 1431 1432 1433 1434
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
1435 1436
	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
1437
	 */
1438 1439 1440 1441 1442
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1443
	case ATA_CMD_WRITE_FUA_EXT:
1444 1445 1446 1447
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1448
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1496
	unsigned in_index;
1497 1498
	u32 flags = 0;

M
Mark Lord 已提交
1499 1500
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1501 1502
		return;

M
Mark Lord 已提交
1503
	/* Fill in Gen IIE command request block */
1504 1505 1506
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1507
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1508
	flags |= qc->tag << CRQB_TAG_SHIFT;
1509
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1510
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1511

1512
	/* get current queue index from software */
1513
	in_index = pp->req_idx;
1514 1515

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1516 1517
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1543 1544 1545 1546
		return;
	mv_fill_sg(qc);
}

1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1559
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1560
{
1561 1562 1563
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1564
	u32 in_index;
1565

M
Mark Lord 已提交
1566 1567
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
		static int limit_warnings = 10;
		/*
		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
		 *
		 * Someday, we might implement special polling workarounds
		 * for these, but it all seems rather unnecessary since we
		 * normally use only DMA for commands which transfer more
		 * than a single block of data.
		 *
		 * Much of the time, this could just work regardless.
		 * So for now, just log the incident, and allow the attempt.
		 */
1580
		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
1581 1582 1583 1584 1585
			--limit_warnings;
			ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
					": attempting PIO w/multiple DRQ: "
					"this may fail due to h/w errata\n");
		}
M
Mark Lord 已提交
1586 1587
		/*
		 * We're about to send a non-EDMA capable command to the
1588 1589 1590
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
M
Mark Lord 已提交
1591
		mv_stop_edma(ap);
M
Mark Lord 已提交
1592
		mv_enable_port_irqs(ap, ERR_IRQ);
1593
		mv_pmp_select(ap, qc->dev->link->pmp);
T
Tejun Heo 已提交
1594
		return ata_sff_qc_issue(qc);
1595 1596
	}

1597
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1598

1599 1600
	pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
	in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1601 1602

	/* and write the request in pointer to kick the EDMA to life */
1603 1604
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1605 1606 1607 1608

	return 0;
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
		return NULL;
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
	if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
		qc = NULL;
	return qc;
}

M
Mark Lord 已提交
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
static void mv_pmp_error_handler(struct ata_port *ap)
{
	unsigned int pmp, pmp_map;
	struct mv_port_priv *pp = ap->private_data;

	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
		/*
		 * Perform NCQ error analysis on failed PMPs
		 * before we freeze the port entirely.
		 *
		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
		 */
		pmp_map = pp->delayed_eh_pmp_map;
		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
		for (pmp = 0; pmp_map != 0; pmp++) {
			unsigned int this_pmp = (1 << pmp);
			if (pmp_map & this_pmp) {
				struct ata_link *link = &ap->pmp_link[pmp];
				pmp_map &= ~this_pmp;
				ata_eh_analyze_ncq_error(link);
			}
		}
		ata_port_freeze(ap);
	}
	sata_pmp_error_handler(ap);
}

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);

	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
}

static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
{
	struct ata_eh_info *ehi;
	unsigned int pmp;

	/*
	 * Initialize EH info for PMPs which saw device errors
	 */
	ehi = &ap->link.eh_info;
	for (pmp = 0; pmp_map != 0; pmp++) {
		unsigned int this_pmp = (1 << pmp);
		if (pmp_map & this_pmp) {
			struct ata_link *link = &ap->pmp_link[pmp];

			pmp_map &= ~this_pmp;
			ehi = &link->eh_info;
			ata_ehi_clear_desc(ehi);
			ata_ehi_push_desc(ehi, "dev err");
			ehi->err_mask |= AC_ERR_DEV;
			ehi->action |= ATA_EH_RESET;
			ata_link_abort(link);
		}
	}
}

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
static int mv_req_q_empty(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 in_ptr, out_ptr;

	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	int failed_links;
	unsigned int old_map, new_map;

	/*
	 * Device error during FBS+NCQ operation:
	 *
	 * Set a port flag to prevent further I/O being enqueued.
	 * Leave the EDMA running to drain outstanding commands from this port.
	 * Perform the post-mortem/EH only when all responses are complete.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
	 */
	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
		pp->delayed_eh_pmp_map = 0;
	}
	old_map = pp->delayed_eh_pmp_map;
	new_map = old_map | mv_get_err_pmp_map(ap);

	if (old_map != new_map) {
		pp->delayed_eh_pmp_map = new_map;
		mv_pmp_eh_prep(ap, new_map & ~old_map);
	}
1718
	failed_links = hweight16(new_map);
1719 1720 1721 1722 1723 1724 1725

	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
			"failed_links=%d nr_active_links=%d\n",
			__func__, pp->delayed_eh_pmp_map,
			ap->qc_active, failed_links,
			ap->nr_active_links);

1726
	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
		mv_process_crpb_entries(ap, pp);
		mv_stop_edma(ap);
		mv_eh_freeze(ap);
		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
		return 1;	/* handled */
	}
	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
	return 1;	/* handled */
}

static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
{
	/*
	 * Possible future enhancement:
	 *
	 * FBS+non-NCQ operation is not yet implemented.
	 * See related notes in mv_edma_cfg().
	 *
	 * Device error during FBS+non-NCQ operation:
	 *
	 * We need to snapshot the shadow registers for each failed command.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
	 */
	return 0;	/* not handled */
}

static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
{
	struct mv_port_priv *pp = ap->private_data;

	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;	/* EDMA was not active: not handled */
	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
		return 0;	/* FBS was not active: not handled */

	if (!(edma_err_cause & EDMA_ERR_DEV))
		return 0;	/* non DEV error: not handled */
	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
		return 0;	/* other problems: not handled */

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
		/*
		 * EDMA should NOT have self-disabled for this case.
		 * If it did, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			ata_port_printk(ap, KERN_WARNING,
				"%s: err_cause=0x%x pp_flags=0x%x\n",
				__func__, edma_err_cause, pp->pp_flags);
			return 0; /* not handled */
		}
		return mv_handle_fbs_ncq_dev_err(ap);
	} else {
		/*
		 * EDMA should have self-disabled for this case.
		 * If it did not, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
			ata_port_printk(ap, KERN_WARNING,
				"%s: err_cause=0x%x pp_flags=0x%x\n",
				__func__, edma_err_cause, pp->pp_flags);
			return 0; /* not handled */
		}
		return mv_handle_fbs_non_ncq_dev_err(ap);
	}
	return 0;	/* not handled */
}

M
Mark Lord 已提交
1798
static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
1799 1800
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
M
Mark Lord 已提交
1801
	char *when = "idle";
1802 1803

	ata_ehi_clear_desc(ehi);
M
Mark Lord 已提交
1804 1805 1806 1807
	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		when = "disabled";
	} else if (edma_was_enabled) {
		when = "EDMA enabled";
1808 1809 1810
	} else {
		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
M
Mark Lord 已提交
1811
			when = "polling";
1812
	}
M
Mark Lord 已提交
1813
	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
1814 1815 1816 1817 1818
	ehi->err_mask |= AC_ERR_OTHER;
	ehi->action   |= ATA_EH_RESET;
	ata_port_freeze(ap);
}

1819 1820 1821 1822
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
 *
1823 1824 1825
 *      Most cases require a full reset of the chip's state machine,
 *      which also performs a COMRESET.
 *      Also, if the port disabled DMA, update our cached copy to match.
1826 1827 1828 1829
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1830
static void mv_err_intr(struct ata_port *ap)
1831 1832
{
	void __iomem *port_mmio = mv_ap_base(ap);
1833
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
M
Mark Lord 已提交
1834
	u32 fis_cause = 0;
1835 1836 1837
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1838
	struct ata_eh_info *ehi = &ap->link.eh_info;
1839 1840
	struct ata_queued_cmd *qc;
	int abort = 0;
1841

1842
	/*
1843
	 * Read and clear the SError and err_cause bits.
M
Mark Lord 已提交
1844 1845
	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
1846
	 */
1847 1848 1849
	sata_scr_read(&ap->link, SCR_ERROR, &serr);
	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);

1850
	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
1851 1852 1853 1854
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
	}
1855
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1856

1857 1858 1859 1860 1861 1862 1863 1864 1865
	if (edma_err_cause & EDMA_ERR_DEV) {
		/*
		 * Device errors during FIS-based switching operation
		 * require special handling.
		 */
		if (mv_handle_dev_err(ap, edma_err_cause))
			return;
	}

1866 1867 1868 1869
	qc = mv_get_active_qc(ap);
	ata_ehi_clear_desc(ehi);
	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
			  edma_err_cause, pp->pp_flags);
M
Mark Lord 已提交
1870

1871
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
M
Mark Lord 已提交
1872
		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
1873 1874 1875 1876 1877 1878 1879 1880 1881
		if (fis_cause & SATA_FIS_IRQ_AN) {
			u32 ec = edma_err_cause &
			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
			sata_async_notification(ap);
			if (!ec)
				return; /* Just an AN; no need for the nukes */
			ata_ehi_push_desc(ehi, "SDB notify");
		}
	}
1882
	/*
M
Mark Lord 已提交
1883
	 * All generations share these EDMA error cause bits:
1884
	 */
1885
	if (edma_err_cause & EDMA_ERR_DEV) {
1886
		err_mask |= AC_ERR_DEV;
1887 1888 1889
		action |= ATA_EH_RESET;
		ata_ehi_push_desc(ehi, "dev error");
	}
1890
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1891
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1892 1893
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1894
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1895
		ata_ehi_push_desc(ehi, "parity error");
1896 1897 1898 1899
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1900
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
1901
		action |= ATA_EH_RESET;
1902 1903
	}

M
Mark Lord 已提交
1904 1905 1906 1907
	/*
	 * Gen-I has a different SELF_DIS bit,
	 * different FREEZE bits, and no SERR bit:
	 */
1908
	if (IS_GEN_I(hpriv)) {
1909 1910 1911
		eh_freeze_mask = EDMA_EH_FREEZE_5;
		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1912
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1913 1914 1915 1916 1917
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1918
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1919 1920
		}
		if (edma_err_cause & EDMA_ERR_SERR) {
1921 1922
			ata_ehi_push_desc(ehi, "SError=%08x", serr);
			err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1923
			action |= ATA_EH_RESET;
1924
		}
1925
	}
1926

1927 1928
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
1929
		action |= ATA_EH_RESET;
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
	if (err_mask == AC_ERR_DEV) {
		/*
		 * Cannot do ata_port_freeze() here,
		 * because it would kill PIO access,
		 * which is needed for further diagnosis.
		 */
		mv_eh_freeze(ap);
		abort = 1;
	} else if (edma_err_cause & eh_freeze_mask) {
		/*
		 * Note to self: ata_port_freeze() calls ata_port_abort()
		 */
1952
		ata_port_freeze(ap);
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	} else {
		abort = 1;
	}

	if (abort) {
		if (qc)
			ata_link_abort(qc->dev->link);
		else
			ata_port_abort(ap);
	}
1963 1964
}

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
static void mv_process_crpb_response(struct ata_port *ap,
		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
{
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);

	if (qc) {
		u8 ata_status;
		u16 edma_status = le16_to_cpu(response->flags);
		/*
		 * edma_status from a response queue entry:
		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
		 *   MSB is saved ATA status from command completion.
		 */
		if (!ncq_enabled) {
			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
			if (err_cause) {
				/*
				 * Error will be seen/handled by mv_err_intr().
				 * So do nothing at all here.
				 */
				return;
			}
		}
		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1989 1990 1991
		if (!ac_err_mask(ata_status))
			ata_qc_complete(qc);
		/* else: leave it for mv_err_intr() */
1992 1993 1994 1995 1996 1997 1998
	} else {
		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
				__func__, tag);
	}
}

static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
1999 2000 2001
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
2002
	u32 in_index;
2003
	bool work_done = false;
2004
	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2005

2006
	/* Get the hardware queue position index */
2007 2008 2009
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

2010 2011
	/* Process new responses from since the last time we looked */
	while (in_index != pp->resp_idx) {
2012
		unsigned int tag;
2013
		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2014

2015
		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2016

2017 2018
		if (IS_GEN_I(hpriv)) {
			/* 50xx: no NCQ, only one command active at a time */
T
Tejun Heo 已提交
2019
			tag = ap->link.active_tag;
2020 2021 2022
		} else {
			/* Gen II/IIE: get command tag from CRPB entry */
			tag = le16_to_cpu(response->id) & 0x1f;
2023
		}
2024
		mv_process_crpb_response(ap, response, tag, ncq_enabled);
2025 2026 2027
		work_done = true;
	}

M
Mark Lord 已提交
2028
	/* Update the software queue position index in hardware */
2029 2030
	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2031
			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2032
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2033 2034
}

M
Mark Lord 已提交
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
static void mv_port_intr(struct ata_port *ap, u32 port_cause)
{
	struct mv_port_priv *pp;
	int edma_was_enabled;

	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		mv_unexpected_intr(ap, 0);
		return;
	}
	/*
	 * Grab a snapshot of the EDMA_EN flag setting,
	 * so that we have a consistent view for this port,
	 * even if something we call of our routines changes it.
	 */
	pp = ap->private_data;
	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	/*
	 * Process completed CRPB response(s) before other events.
	 */
	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
		mv_process_crpb_entries(ap, pp);
2056 2057
		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
			mv_handle_fbs_ncq_dev_err(ap);
M
Mark Lord 已提交
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	}
	/*
	 * Handle chip-reported errors, or continue on to handle PIO.
	 */
	if (unlikely(port_cause & ERR_IRQ)) {
		mv_err_intr(ap);
	} else if (!edma_was_enabled) {
		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
		if (qc)
			ata_sff_host_intr(ap, qc);
		else
			mv_unexpected_intr(ap, edma_was_enabled);
	}
}

2073 2074
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
2075
 *      @host: host specific structure
2076
 *      @main_irq_cause: Main interrupt cause register for the chip.
2077 2078 2079 2080
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2081
static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2082
{
S
Saeed Bishara 已提交
2083
	struct mv_host_priv *hpriv = host->private_data;
2084
	void __iomem *mmio = hpriv->base, *hc_mmio;
2085
	unsigned int handled = 0, port;
2086

2087
	for (port = 0; port < hpriv->n_ports; port++) {
J
Jeff Garzik 已提交
2088
		struct ata_port *ap = host->ports[port];
2089 2090
		unsigned int p, shift, hardport, port_cause;

2091 2092
		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
		/*
2093 2094
		 * Each hc within the host has its own hc_irq_cause register,
		 * where the interrupting ports bits get ack'd.
2095
		 */
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
		if (hardport == 0) {	/* first port on this hc ? */
			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
			u32 port_mask, ack_irqs;
			/*
			 * Skip this entire hc if nothing pending for any ports
			 */
			if (!hc_cause) {
				port += MV_PORTS_PER_HC - 1;
				continue;
			}
			/*
			 * We don't need/want to read the hc_irq_cause register,
			 * because doing so hurts performance, and
			 * main_irq_cause already gives us everything we need.
			 *
			 * But we do have to *write* to the hc_irq_cause to ack
			 * the ports that we are handling this time through.
			 *
			 * This requires that we create a bitmap for those
			 * ports which interrupted us, and use that bitmap
			 * to ack (only) those ports via hc_irq_cause.
			 */
			ack_irqs = 0;
			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
				if ((port + p) >= hpriv->n_ports)
					break;
				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
				if (hc_cause & port_mask)
					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
			}
2126
			hc_mmio = mv_hc_base_from_port(mmio, port);
2127
			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2128 2129
			handled = 1;
		}
2130
		/*
M
Mark Lord 已提交
2131
		 * Handle interrupts signalled for this port:
2132
		 */
M
Mark Lord 已提交
2133 2134 2135
		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
		if (port_cause)
			mv_port_intr(ap, port_cause);
2136
	}
2137
	return handled;
2138 2139
}

2140
static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2141
{
2142
	struct mv_host_priv *hpriv = host->private_data;
2143 2144 2145 2146 2147 2148
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

2149
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2150 2151 2152 2153 2154 2155 2156

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

2157
	writelfl(0, mmio + hpriv->irq_cause_ofs);
2158 2159 2160

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
2161
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
2162
			ehi = &ap->link.eh_info;
2163 2164 2165 2166 2167
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2168
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
2169
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2170 2171 2172 2173 2174 2175 2176 2177
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
2178
	return 1;	/* handled */
2179 2180
}

2181
/**
2182
 *      mv_interrupt - Main interrupt event handler
2183 2184 2185 2186 2187 2188 2189 2190
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
2191
 *      LOCKING:
J
Jeff Garzik 已提交
2192
 *      This routine holds the host lock while processing pending
2193 2194
 *      interrupts.
 */
2195
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2196
{
J
Jeff Garzik 已提交
2197
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
2198
	struct mv_host_priv *hpriv = host->private_data;
2199
	unsigned int handled = 0;
M
Mark Lord 已提交
2200
	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
2201
	u32 main_irq_cause, pending_irqs;
2202

M
Mark Lord 已提交
2203
	spin_lock(&host->lock);
M
Mark Lord 已提交
2204 2205 2206 2207 2208

	/* for MSI:  block new interrupts while in here */
	if (using_msi)
		writel(0, hpriv->main_irq_mask_addr);

2209
	main_irq_cause = readl(hpriv->main_irq_cause_addr);
2210
	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
M
Mark Lord 已提交
2211 2212 2213
	/*
	 * Deal with cases where we either have nothing pending, or have read
	 * a bogus register value which can indicate HW removal or PCI fault.
2214
	 */
M
Mark Lord 已提交
2215
	if (pending_irqs && main_irq_cause != 0xffffffffU) {
M
Mark Lord 已提交
2216
		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
2217 2218
			handled = mv_pci_error(host, hpriv->base);
		else
M
Mark Lord 已提交
2219
			handled = mv_host_intr(host, pending_irqs);
2220
	}
J
Jeff Garzik 已提交
2221
	spin_unlock(&host->lock);
M
Mark Lord 已提交
2222 2223 2224 2225 2226

	/* for MSI: unmask; interrupt cause bits will retrigger now */
	if (using_msi)
		writel(hpriv->main_irq_mask, hpriv->main_irq_mask_addr);

2227 2228 2229
	return IRQ_RETVAL(handled);
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

T
Tejun Heo 已提交
2247
static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
2248
{
T
Tejun Heo 已提交
2249
	struct mv_host_priv *hpriv = link->ap->host->private_data;
S
Saeed Bishara 已提交
2250
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2251
	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2252 2253
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2254 2255 2256 2257 2258
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
2259 2260
}

T
Tejun Heo 已提交
2261
static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
2262
{
T
Tejun Heo 已提交
2263
	struct mv_host_priv *hpriv = link->ap->host->private_data;
S
Saeed Bishara 已提交
2264
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2265
	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2266 2267
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2268
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
2269
		writelfl(val, addr + ofs);
2270 2271 2272
		return 0;
	} else
		return -EINVAL;
2273 2274
}

S
Saeed Bishara 已提交
2275
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2276
{
S
Saeed Bishara 已提交
2277
	struct pci_dev *pdev = to_pci_dev(host->dev);
2278 2279
	int early_5080;

2280
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2281 2282 2283 2284 2285 2286 2287

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
2288
	mv_reset_pci_bus(host, mmio);
2289 2290 2291 2292
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
M
Mark Lord 已提交
2293
	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2294 2295
}

2296
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2297 2298
			   void __iomem *mmio)
{
2299 2300 2301 2302 2303 2304 2305
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
2306 2307
}

2308
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2309
{
2310 2311
	u32 tmp;

M
Mark Lord 已提交
2312
	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2313 2314 2315 2316 2317 2318

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
2319 2320
}

2321 2322
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
2323
{
2324 2325 2326 2327 2328 2329
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
M
Mark Lord 已提交
2330
		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2331
		tmp |= (1 << 19);
M
Mark Lord 已提交
2332
		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2333

M
Mark Lord 已提交
2334
		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2335 2336
		tmp &= ~0x3;
		tmp |= 0x1;
M
Mark Lord 已提交
2337
		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2338 2339 2340 2341 2342 2343 2344
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
2345 2346
}

2347 2348 2349 2350 2351 2352 2353 2354

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2355
	mv_reset_channel(hpriv, mmio, port);
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
M
Mark Lord 已提交
2369
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2370 2371 2372 2373 2374 2375
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
2376
{
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
2406 2407
}

J
Jeff Garzik 已提交
2408 2409
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
2410
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
2411
{
2412
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
2413 2414
	u32 tmp;

M
Mark Lord 已提交
2415
	tmp = readl(mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
2416
	tmp &= 0xff00ffff;
M
Mark Lord 已提交
2417
	writel(tmp, mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
2418 2419 2420

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
M
Mark Lord 已提交
2421
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
J
Jeff Garzik 已提交
2422
	ZERO(MV_PCI_SERR_MASK);
2423 2424
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

M
Mark Lord 已提交
2438
	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2439 2440
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
M
Mark Lord 已提交
2441
	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2453 2454
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2469
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2508
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2509 2510 2511 2512 2513
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

M
Mark Lord 已提交
2514
	tmp = readl(mmio + MV_RESET_CFG_OFS);
J
Jeff Garzik 已提交
2515
	if ((tmp & (1 << 0)) == 0) {
2516
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2528
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2529
{
M
Mark Lord 已提交
2530
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2531 2532
}

2533
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2534
			   unsigned int port)
2535
{
2536 2537
	void __iomem *port_mmio = mv_port_base(mmio, port);

2538
	u32 hp_flags = hpriv->hp_flags;
2539 2540
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2541
	int fix_phy_mode4 =
2542
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
M
Mark Lord 已提交
2543
	u32 m2, m3;
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

M
Mark Lord 已提交
2560 2561 2562 2563 2564 2565
	/*
	 * Gen-II/IIe PHY_MODE3 errata RM#2:
	 * Achieves better receiver noise performance than the h/w default:
	 */
	m3 = readl(port_mmio + PHY_MODE3);
	m3 = (m3 & 0x1f) | (0x5555601 << 5);
2566

2567 2568 2569 2570
	/* Guideline 88F5182 (GL# SATA-S11) */
	if (IS_SOC(hpriv))
		m3 &= ~0x1c;

2571
	if (fix_phy_mode4) {
M
Mark Lord 已提交
2572 2573 2574 2575 2576 2577
		u32 m4 = readl(port_mmio + PHY_MODE4);
		/*
		 * Enforce reserved-bit restrictions on GenIIe devices only.
		 * For earlier chipsets, force only the internal config field
		 *  (workaround for errata FEr SATA#10 part 1).
		 */
M
Mark Lord 已提交
2578
		if (IS_GEN_IIE(hpriv))
M
Mark Lord 已提交
2579 2580 2581
			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
		else
			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
M
Mark Lord 已提交
2582
		writel(m4, port_mmio + PHY_MODE4);
2583
	}
2584 2585 2586 2587 2588 2589
	/*
	 * Workaround for 60x1-B2 errata SATA#13:
	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
	 */
	writel(m3, port_mmio + PHY_MODE3);
2590 2591 2592 2593 2594

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2595 2596
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2597
	m2 &= ~(1 << 16);
2598

2599 2600 2601 2602 2603 2604
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2605 2606 2607
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2636
	mv_reset_channel(hpriv, mmio, port);
S
Saeed Bishara 已提交
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649

	ZERO(0x028);		/* command */
	writel(0x101f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
M
Mark Lord 已提交
2650
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
S
Saeed Bishara 已提交
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

M
Mark Lord 已提交
2693
static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
M
Mark Lord 已提交
2694
{
M
Mark Lord 已提交
2695
	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
2696

M
Mark Lord 已提交
2697
	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
M
Mark Lord 已提交
2698
	if (want_gen2i)
M
Mark Lord 已提交
2699 2700
		ifcfg |= (1 << 7);		/* enable gen2i speed */
	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
2701 2702
}

M
Mark Lord 已提交
2703
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2704 2705 2706 2707
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

M
Mark Lord 已提交
2708 2709 2710 2711 2712
	/*
	 * The datasheet warns against setting EDMA_RESET when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the EDMA_RESET operation.
	 */
M
Mark Lord 已提交
2713
	mv_stop_edma_engine(port_mmio);
M
Mark Lord 已提交
2714
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2715

M
Mark Lord 已提交
2716
	if (!IS_GEN_I(hpriv)) {
M
Mark Lord 已提交
2717 2718
		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
		mv_setup_ifcfg(port_mmio, 1);
2719
	}
M
Mark Lord 已提交
2720
	/*
M
Mark Lord 已提交
2721
	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
M
Mark Lord 已提交
2722 2723
	 * link, and physical layers.  It resets all SATA interface registers
	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2724
	 */
M
Mark Lord 已提交
2725
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
M
Mark Lord 已提交
2726
	udelay(25);	/* allow reset propagation */
2727 2728 2729 2730
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2731
	if (IS_GEN_I(hpriv))
2732 2733 2734
		mdelay(1);
}

2735
static void mv_pmp_select(struct ata_port *ap, int pmp)
2736
{
2737 2738 2739 2740
	if (sata_pmp_supported(ap)) {
		void __iomem *port_mmio = mv_ap_base(ap);
		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
		int old = reg & 0xf;
2741

2742 2743 2744 2745
		if (old != pmp) {
			reg = (reg & ~0xf) | pmp;
			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
		}
2746
	}
2747 2748
}

2749 2750
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
2751
{
2752 2753 2754
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return sata_std_hardreset(link, class, deadline);
}
2755

2756 2757 2758 2759 2760
static int mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return ata_sff_softreset(link, class, deadline);
2761 2762
}

T
Tejun Heo 已提交
2763
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2764
			unsigned long deadline)
2765
{
T
Tejun Heo 已提交
2766
	struct ata_port *ap = link->ap;
2767
	struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
2768
	struct mv_port_priv *pp = ap->private_data;
S
Saeed Bishara 已提交
2769
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
2770 2771 2772
	int rc, attempts = 0, extra = 0;
	u32 sstatus;
	bool online;
2773

M
Mark Lord 已提交
2774
	mv_reset_channel(hpriv, mmio, ap->port_no);
M
Mark Lord 已提交
2775
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2776

M
Mark Lord 已提交
2777 2778
	/* Workaround for errata FEr SATA#10 (part 2) */
	do {
M
Mark Lord 已提交
2779 2780
		const unsigned long *timing =
				sata_ehc_deb_timing(&link->eh_context);
2781

M
Mark Lord 已提交
2782 2783
		rc = sata_link_hardreset(link, timing, deadline + extra,
					 &online, NULL);
M
Mark Lord 已提交
2784
		rc = online ? -EAGAIN : rc;
M
Mark Lord 已提交
2785
		if (rc)
M
Mark Lord 已提交
2786 2787 2788 2789
			return rc;
		sata_scr_read(link, SCR_STATUS, &sstatus);
		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
			/* Force 1.5gb/s link speed and try again */
M
Mark Lord 已提交
2790
			mv_setup_ifcfg(mv_ap_base(ap), 0);
M
Mark Lord 已提交
2791 2792 2793 2794
			if (time_after(jiffies + HZ, deadline))
				extra = HZ; /* only extend it once, max */
		}
	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2795

M
Mark Lord 已提交
2796
	return rc;
2797 2798 2799 2800
}

static void mv_eh_freeze(struct ata_port *ap)
{
2801
	mv_stop_edma(ap);
2802
	mv_enable_port_irqs(ap, 0);
2803 2804 2805 2806
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2807
	struct mv_host_priv *hpriv = ap->host->private_data;
2808 2809
	unsigned int port = ap->port_no;
	unsigned int hardport = mv_hardport_from_port(port);
2810
	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
2811
	void __iomem *port_mmio = mv_ap_base(ap);
2812
	u32 hc_irq_cause;
2813 2814 2815 2816 2817

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
M
Mark Lord 已提交
2818
	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
2819
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2820

M
Mark Lord 已提交
2821
	mv_enable_port_irqs(ap, ERR_IRQ);
2822 2823
}

2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2836
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2837
{
T
Tejun Heo 已提交
2838
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2839 2840
	unsigned serr_ofs;

2841
	/* PIO related setup
2842 2843
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2844
	port->error_addr =
2845 2846 2847 2848 2849 2850
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2851
	port->status_addr =
2852 2853 2854 2855 2856
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2857
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2858

2859 2860 2861 2862 2863
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2864 2865
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2866

2867
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2868 2869 2870
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2871 2872
}

M
Mark Lord 已提交
2873 2874 2875 2876 2877 2878
static unsigned int mv_in_pcix_mode(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

M
Mark Lord 已提交
2879
	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
M
Mark Lord 已提交
2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
		return 0;	/* not PCI-X capable */
	reg = readl(mmio + MV_PCI_MODE_OFS);
	if ((reg & MV_PCI_MODE_MASK) == 0)
		return 0;	/* conventional PCI mode */
	return 1;	/* chip is in PCI-X mode */
}

static int mv_pci_cut_through_okay(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!mv_in_pcix_mode(host)) {
		reg = readl(mmio + PCI_COMMAND_OFS);
		if (reg & PCI_COMMAND_MRDTRIG)
			return 0; /* not okay */
	}
	return 1; /* okay */
}

2901
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2902
{
2903 2904
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2905 2906
	u32 hp_flags = hpriv->hp_flags;

2907
	switch (board_idx) {
2908 2909
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2910
		hp_flags |= MV_HP_GEN_I;
2911

2912
		switch (pdev->revision) {
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2927 2928
	case chip_504x:
	case chip_508x:
2929
		hpriv->ops = &mv5xxx_ops;
2930
		hp_flags |= MV_HP_GEN_I;
2931

2932
		switch (pdev->revision) {
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2944 2945 2946 2947 2948
		}
		break;

	case chip_604x:
	case chip_608x:
2949
		hpriv->ops = &mv6xxx_ops;
2950
		hp_flags |= MV_HP_GEN_II;
2951

2952
		switch (pdev->revision) {
2953 2954 2955 2956 2957
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2958 2959 2960
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2961 2962
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2963 2964 2965 2966
			break;
		}
		break;

2967
	case chip_7042:
M
Mark Lord 已提交
2968
		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
2969 2970 2971
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2997
		}
M
Mark Lord 已提交
2998
		/* drop through */
2999 3000 3001
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;
M
Mark Lord 已提交
3002 3003
		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
			hp_flags |= MV_HP_CUT_THROUGH;
3004

3005
		switch (pdev->revision) {
3006
		case 0x2: /* Rev.B0: the first/only public release */
3007 3008 3009 3010 3011 3012 3013 3014 3015
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
3016 3017
	case chip_soc:
		hpriv->ops = &mv_soc_ops;
3018 3019
		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
			MV_HP_ERRATA_60X1C0;
S
Saeed Bishara 已提交
3020
		break;
3021

3022
	default:
S
Saeed Bishara 已提交
3023
		dev_printk(KERN_ERR, host->dev,
3024
			   "BUG: invalid board index %u\n", board_idx);
3025 3026 3027 3028
		return 1;
	}

	hpriv->hp_flags = hp_flags;
3029 3030 3031 3032 3033 3034 3035 3036 3037
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
3038 3039 3040 3041

	return 0;
}

3042
/**
3043
 *      mv_init_host - Perform some early initialization of the host.
3044 3045
 *	@host: ATA host to initialize
 *      @board_idx: controller index
3046 3047 3048 3049 3050 3051 3052
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3053
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3054 3055
{
	int rc = 0, n_hc, port, hc;
3056
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
3057
	void __iomem *mmio = hpriv->base;
3058

3059
	rc = mv_chip_id(host, board_idx);
3060
	if (rc)
M
Mark Lord 已提交
3061
		goto done;
S
Saeed Bishara 已提交
3062

M
Mark Lord 已提交
3063
	if (IS_SOC(hpriv)) {
3064 3065
		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
M
Mark Lord 已提交
3066 3067 3068
	} else {
		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
S
Saeed Bishara 已提交
3069
	}
M
Mark Lord 已提交
3070

3071 3072 3073
	/* initialize shadow irq mask with register's value */
	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);

M
Mark Lord 已提交
3074
	/* global interrupt mask: 0 == mask everything */
3075
	mv_set_main_irq_mask(host, ~0, 0);
3076

3077
	n_hc = mv_get_hc_count(host->ports[0]->flags);
3078

3079
	for (port = 0; port < host->n_ports; port++)
3080
		hpriv->ops->read_preamp(hpriv, port, mmio);
3081

3082
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3083
	if (rc)
3084 3085
		goto done;

3086
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
3087
	hpriv->ops->reset_bus(host, mmio);
3088
	hpriv->ops->enable_leds(hpriv, mmio);
3089

3090
	for (port = 0; port < host->n_ports; port++) {
3091
		struct ata_port *ap = host->ports[port];
3092
		void __iomem *port_mmio = mv_port_base(mmio, port);
3093 3094 3095

		mv_port_init(&ap->ioaddr, port_mmio);

S
Saeed Bishara 已提交
3096
#ifdef CONFIG_PCI
M
Mark Lord 已提交
3097
		if (!IS_SOC(hpriv)) {
S
Saeed Bishara 已提交
3098 3099 3100 3101
			unsigned int offset = port_mmio - mmio;
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
		}
S
Saeed Bishara 已提交
3102
#endif
3103 3104 3105
	}

	for (hc = 0; hc < n_hc; hc++) {
3106 3107 3108 3109 3110 3111 3112 3113 3114
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3115 3116
	}

M
Mark Lord 已提交
3117 3118
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + hpriv->irq_cause_ofs);
3119

M
Mark Lord 已提交
3120 3121
	/* and unmask interrupt generation for host regs */
	writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
M
Mark Lord 已提交
3122

M
Mark Lord 已提交
3123 3124 3125 3126 3127
	/*
	 * enable only global host interrupts for now.
	 * The per-port interrupts get done later as ports are set up.
	 */
	mv_set_main_irq_mask(host, 0, PCI_ERR);
S
Saeed Bishara 已提交
3128 3129 3130
done:
	return rc;
}
3131

3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
				 struct mbus_dram_target_info *dram)
{
	int i;

	for (i = 0; i < 4; i++) {
		writel(0, hpriv->base + WINDOW_CTRL(i));
		writel(0, hpriv->base + WINDOW_BASE(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;

		writel(((cs->size - 1) & 0xffff0000) |
			(cs->mbus_attr << 8) |
			(dram->mbus_dram_target_id << 4) | 1,
			hpriv->base + WINDOW_CTRL(i));
		writel(cs->base, hpriv->base + WINDOW_BASE(i));
	}
}

S
Saeed Bishara 已提交
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	static int printed_version;
	const struct mv_sata_platform_data *mv_platform_data;
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
	int n_ports, rc;
3191

S
Saeed Bishara 已提交
3192 3193
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3194

S
Saeed Bishara 已提交
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
	mv_platform_data = pdev->dev.platform_data;
	n_ports = mv_platform_data->n_ports;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;

	host->iomap = NULL;
3223 3224
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
				   res->end - res->start + 1);
S
Saeed Bishara 已提交
3225 3226
	hpriv->base -= MV_SATAHC0_REG_BASE;

3227 3228 3229 3230 3231 3232
	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
	if (mv_platform_data->dram != NULL)
		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);

3233 3234 3235 3236
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

S
Saeed Bishara 已提交
3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
	/* initialize adapter */
	rc = mv_init_host(host, chip_soc);
	if (rc)
		return rc;

	dev_printk(KERN_INFO, &pdev->dev,
		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
		   host->n_ports);

	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
				 IRQF_SHARED, &mv6_sht);
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
static int __devexit mv_platform_remove(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct ata_host *host = dev_get_drvdata(dev);

	ata_host_detach(host);
	return 0;
3265 3266
}

S
Saeed Bishara 已提交
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
static struct platform_driver mv_platform_driver = {
	.probe			= mv_platform_probe,
	.remove			= __devexit_p(mv_platform_remove),
	.driver			= {
				   .name = DRV_NAME,
				   .owner = THIS_MODULE,
				  },
};


S
Saeed Bishara 已提交
3277
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
3278 3279 3280
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);

S
Saeed Bishara 已提交
3281 3282 3283 3284

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
3285
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327
	.remove			= ata_pci_remove_one,
};

/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

3328 3329
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
3330
 *      @host: ATA host to print info about
3331 3332 3333 3334 3335 3336
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3337
static void mv_print_info(struct ata_host *host)
3338
{
3339 3340
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3341
	u8 scc;
3342
	const char *scc_s, *gen;
3343 3344 3345 3346 3347 3348 3349 3350 3351 3352

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
3363

3364
	dev_printk(KERN_INFO, &pdev->dev,
3365 3366
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3367 3368 3369
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

3370
/**
S
Saeed Bishara 已提交
3371
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3372 3373 3374 3375 3376 3377
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
3378 3379
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
3380
{
3381
	static int printed_version;
3382
	unsigned int board_idx = (unsigned int)ent->driver_data;
3383 3384 3385 3386
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
3387

3388 3389
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3390

3391 3392 3393 3394 3395 3396 3397 3398
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
3399
	hpriv->n_ports = n_ports;
3400 3401

	/* acquire resources */
3402 3403
	rc = pcim_enable_device(pdev);
	if (rc)
3404 3405
		return rc;

T
Tejun Heo 已提交
3406 3407
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
3408
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
3409
	if (rc)
3410
		return rc;
3411
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
3412
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3413

3414 3415 3416 3417
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

3418 3419 3420 3421
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

3422
	/* initialize adapter */
3423
	rc = mv_init_host(host, board_idx);
3424 3425
	if (rc)
		return rc;
3426

M
Mark Lord 已提交
3427 3428 3429
	/* Enable message-switched interrupts, if requested */
	if (msi && pci_enable_msi(pdev) == 0)
		hpriv->hp_flags |= MV_HP_FLAG_MSI;
3430

3431
	mv_dump_pci_cfg(pdev, 0x68);
3432
	mv_print_info(host);
3433

3434
	pci_set_master(pdev);
3435
	pci_try_set_mwi(pdev);
3436
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3437
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3438
}
S
Saeed Bishara 已提交
3439
#endif
3440

S
Saeed Bishara 已提交
3441 3442 3443
static int mv_platform_probe(struct platform_device *pdev);
static int __devexit mv_platform_remove(struct platform_device *pdev);

3444 3445
static int __init mv_init(void)
{
S
Saeed Bishara 已提交
3446 3447 3448
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3449 3450 3451 3452 3453 3454 3455 3456
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3457 3458
#endif
	return rc;
3459 3460 3461 3462
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
3463
#ifdef CONFIG_PCI
3464
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3465
#endif
S
Saeed Bishara 已提交
3466
	platform_driver_unregister(&mv_platform_driver);
3467 3468 3469 3470 3471 3472 3473
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
M
Mark Lord 已提交
3474
MODULE_ALIAS("platform:" DRV_NAME);
3475

S
Saeed Bishara 已提交
3476
#ifdef CONFIG_PCI
3477 3478
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
S
Saeed Bishara 已提交
3479
#endif
3480

3481 3482
module_init(mv_init);
module_exit(mv_exit);