sata_mv.c 82.7 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
24 25 26 27 28 29 30 31
/*
  sata_mv TODO list:

  1) Needs a full errata audit for all chipsets.  I implemented most
  of the errata workarounds found in the Marvell vendor driver, but
  I distinctly remember a couple workarounds (one related to PCI-X)
  are still needed.

32 33 34 35 36 37 38
  2) Improve/fix IRQ and error handling sequences.

  3) ATAPI support (Marvell claims the 60xx/70xx chips can do it).

  4) Think about TCQ support here, and for libata in general
  with controllers that suppport it via host-queuing hardware
  (a software-only implementation could be a nightmare).
J
Jeff Garzik 已提交
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

  5) Investigate problems with PCI Message Signalled Interrupts (MSI).

  6) Add port multiplier support (intermediate)

  8) Develop a low-power-consumption strategy, and implement it.

  9) [Experiment, low priority] See if ATAPI can be supported using
  "unknown FIS" or "vendor-specific FIS" support, or something creative
  like that.

  10) [Experiment, low priority] Investigate interrupt coalescing.
  Quite often, especially with PCI Message Signalled Interrupts (MSI),
  the overhead reduced by interrupt mitigation is quite often not
  worth the latency cost.

  11) [Experiment, Marvell value added] Is it possible to use target
  mode to cross-connect two Linux boxes with Marvell cards?  If so,
  creating LibATA target mode support would be very interesting.

  Target mode, for those without docs, is the ability to directly
  connect two SATA controllers.

*/


65 66 67 68 69 70 71
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
72
#include <linux/dmapool.h>
73
#include <linux/dma-mapping.h>
74
#include <linux/device.h>
S
Saeed Bishara 已提交
75 76
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
77
#include <scsi/scsi_host.h>
78
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
79
#include <scsi/scsi_device.h>
80 81 82
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
83
#define DRV_VERSION	"1.20"
84 85 86 87 88 89 90 91 92 93 94 95

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
96 97 98 99 100 101
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

102
	MV_SATAHC0_REG_BASE	= 0x20000,
103
	MV_FLASH_CTL		= 0x1046c,
104 105
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
106 107 108 109 110 111

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

112 113 114 115 116 117 118 119 120
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
121
	MV_MAX_SG_CT		= 256,
122 123
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

124 125 126
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
127
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
128 129 130 131 132
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
S
Saeed Bishara 已提交
133 134 135
	/* SoC integrated controllers, no PCI interface */
	MV_FLAG_SOC = (1 << 28),

136
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
137 138
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
139
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
140

141 142
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
143 144
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
145 146 147 148 149
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
150 151
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
152 153 154

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

155 156
	/* PCI interface registers */

157 158
	PCI_COMMAND_OFS		= 0xc00,

159 160 161 162 163
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

164 165 166 167 168 169 170 171 172 173 174
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

175 176
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
177 178
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

179 180
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
181
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
182

183 184
	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
S
Saeed Bishara 已提交
185 186
	HC_SOC_MAIN_IRQ_CAUSE_OFS = 0x20020,
	HC_SOC_MAIN_IRQ_MASK_OFS = 0x20024,
187 188 189 190 191 192 193
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
194 195
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
196 197 198 199 200
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
201
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
S
Saeed Bishara 已提交
202
	HC_MAIN_RSVD_SOC 	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
203
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
204 205
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
206 207
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
S
Saeed Bishara 已提交
208
	HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
209 210 211 212 213

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
214
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
215 216 217 218
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
219 220
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
221 222 223 224

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
225
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
226
	PHY_MODE3		= 0x310,
227 228
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
229 230 231
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
232 233 234
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
235 236 237

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
238 239 240 241 242
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
243 244 245

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
246 247 248 249 250 251
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
252 253
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
254
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
255
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
256 257 258 259
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
260

261
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
262 263 264 265 266
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

267
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
268

269
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
270 271 272 273 274 275
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

276
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
277

278
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
279 280
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
281 282 283 284 285 286

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
				  EDMA_ERR_LNK_CTRL_TX,

287 288 289 290 291 292
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
293
				  EDMA_ERR_CRQB_PAR |
294 295 296 297 298 299 300 301 302 303 304 305 306 307
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
308
				  EDMA_ERR_CRQB_PAR |
309 310 311
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
312

313 314 315 316 317 318 319 320 321 322 323
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
324 325 326 327
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
328

329
	EDMA_IORDY_TMOUT	= 0x34,
330 331
	EDMA_ARB_CFG		= 0x38,

332 333
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
334 335 336 337
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
338
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
339 340 341
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
342
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
343

344
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
345
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
346
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
J
Jeff Garzik 已提交
347
	MV_PP_FLAG_HAD_A_RESET	= (1 << 2),	/* 1st hard reset complete? */
348 349
};

350 351
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
352
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
S
Saeed Bishara 已提交
353
#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
354

J
Jeff Garzik 已提交
355
enum {
J
Jeff Garzik 已提交
356 357 358 359
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
360

J
Jeff Garzik 已提交
361 362 363
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
364 365
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
366
	/* ditto, for response queue */
J
Jeff Garzik 已提交
367 368 369
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

370 371 372 373 374 375
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
376 377
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
378
	chip_soc,
379 380
};

381 382
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
383 384 385 386
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
387
};
388

389
struct mv_crqb_iie {
M
Mark Lord 已提交
390 391 392 393 394
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
395 396
};

397 398
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
399 400 401
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
402 403
};

404 405
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
406 407 408 409
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
410
};
411

412 413 414 415 416
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
417 418
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
419 420 421 422

	unsigned int		req_idx;
	unsigned int		resp_idx;

423 424 425
	u32			pp_flags;
};

426 427 428 429 430
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

431 432 433 434
struct mv_host_priv {
	u32			hp_flags;
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
435 436 437 438
	int			n_ports;
	void __iomem		*base;
	void __iomem		*main_cause_reg_addr;
	void __iomem		*main_mask_reg_addr;
439 440 441
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
442 443 444 445 446 447 448 449
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
450 451
};

452
struct mv_hw_ops {
453 454
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
455 456 457
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
458 459
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
460
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
461
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
462 463
};

464 465 466 467
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
468 469 470
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
471
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
472
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
473 474 475
static void mv_error_handler(struct ata_port *ap);
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
476
static void mv6_dev_config(struct ata_device *dev);
477

478 479
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
480 481 482
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
483 484
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
485
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
486
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
487

488 489
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
490 491 492
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
493 494
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
495
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
496 497 498 499 500 501 502 503 504
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
S
Saeed Bishara 已提交
505
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
506 507
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
508 509 510
static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv,
			void __iomem *port_mmio, int want_ncq);
static int __mv_stop_dma(struct ata_port *ap);
511

512 513 514 515
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
516
static struct scsi_host_template mv5_sht = {
517
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
518
	.sg_tablesize		= MV_MAX_SG_CT / 2,
519 520 521 522
	.dma_boundary		= MV_DMA_BOUNDARY,
};

static struct scsi_host_template mv6_sht = {
523
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
524
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
525
	.sg_tablesize		= MV_MAX_SG_CT / 2,
526 527 528
	.dma_boundary		= MV_DMA_BOUNDARY,
};

529 530 531 532 533 534 535 536 537
static const struct ata_port_operations mv5_ops = {
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
538
	.data_xfer		= ata_data_xfer,
539

540
	.irq_clear		= ata_noop_irq_clear,
541
	.irq_on			= ata_irq_on,
542

543 544 545 546
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,

547 548 549 550 551 552 553 554
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
555
	.dev_config             = mv6_dev_config,
556 557 558 559 560 561
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

562 563
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
564
	.data_xfer		= ata_data_xfer,
565

566
	.irq_clear		= ata_noop_irq_clear,
567
	.irq_on			= ata_irq_on,
568

569 570 571
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
M
Mark Lord 已提交
572
	.qc_defer		= ata_std_qc_defer,
573

574 575 576
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

577 578
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
579 580
};

581 582 583 584 585 586 587 588 589
static const struct ata_port_operations mv_iie_ops = {
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
590
	.data_xfer		= ata_data_xfer,
591

592
	.irq_clear		= ata_noop_irq_clear,
593
	.irq_on			= ata_irq_on,
594

595 596 597
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
M
Mark Lord 已提交
598
	.qc_defer		= ata_std_qc_defer,
599

600 601 602 603 604 605 606
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

607
static const struct ata_port_info mv_port_info[] = {
608
	{  /* chip_504x */
J
Jeff Garzik 已提交
609
		.flags		= MV_COMMON_FLAGS,
610
		.pio_mask	= 0x1f,	/* pio0-4 */
611
		.udma_mask	= ATA_UDMA6,
612
		.port_ops	= &mv5_ops,
613 614
	},
	{  /* chip_508x */
615
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
616
		.pio_mask	= 0x1f,	/* pio0-4 */
617
		.udma_mask	= ATA_UDMA6,
618
		.port_ops	= &mv5_ops,
619
	},
620
	{  /* chip_5080 */
621
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
622
		.pio_mask	= 0x1f,	/* pio0-4 */
623
		.udma_mask	= ATA_UDMA6,
624
		.port_ops	= &mv5_ops,
625
	},
626
	{  /* chip_604x */
M
Mark Lord 已提交
627 628
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
629
		.pio_mask	= 0x1f,	/* pio0-4 */
630
		.udma_mask	= ATA_UDMA6,
631
		.port_ops	= &mv6_ops,
632 633
	},
	{  /* chip_608x */
634
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
M
Mark Lord 已提交
635
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
636
		.pio_mask	= 0x1f,	/* pio0-4 */
637
		.udma_mask	= ATA_UDMA6,
638
		.port_ops	= &mv6_ops,
639
	},
640
	{  /* chip_6042 */
M
Mark Lord 已提交
641 642
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
643
		.pio_mask	= 0x1f,	/* pio0-4 */
644
		.udma_mask	= ATA_UDMA6,
645 646 647
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
648 649
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
650
		.pio_mask	= 0x1f,	/* pio0-4 */
651
		.udma_mask	= ATA_UDMA6,
652 653
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
654 655 656 657 658 659
	{  /* chip_soc */
		.flags = MV_COMMON_FLAGS | MV_FLAG_SOC,
		.pio_mask = 0x1f,      /* pio0-4 */
		.udma_mask = ATA_UDMA6,
		.port_ops = &mv_iie_ops,
	},
660 661
};

662
static const struct pci_device_id mv_pci_tbl[] = {
663 664 665 666
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
667 668 669
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
670 671 672 673 674 675 676 677 678

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

679 680 681
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

682
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
683 684
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

685 686 687 688
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

689
	{ }			/* terminate list */
690 691
};

692 693 694 695 696
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
697 698
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
699 700 701 702 703 704 705
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
706 707
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
708 709
};

S
Saeed Bishara 已提交
710 711 712 713 714 715 716 717 718
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

750 751
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
752
	return  mv_hc_base_from_port(base, port) +
753
		MV_SATAHC_ARBTR_REG_SZ +
754
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
755 756
}

S
Saeed Bishara 已提交
757 758 759 760 761 762
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

763 764
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
765
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
766 767
}

J
Jeff Garzik 已提交
768
static inline int mv_get_hc_count(unsigned long port_flags)
769
{
J
Jeff Garzik 已提交
770
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
771 772
}

773 774 775 776
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
777 778
	u32 index;

779 780 781
	/*
	 * initialize request queue
	 */
782 783
	index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;

784 785
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
786
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
787 788 789
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
790
		writelfl((pp->crqb_dma & 0xffffffff) | index,
791 792
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
793
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
794 795 796 797

	/*
	 * initialize response queue
	 */
798 799
	index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT;

800 801 802 803
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
804
		writelfl((pp->crpb_dma & 0xffffffff) | index,
805 806
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
807
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
808

809
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
810 811 812
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

813 814 815 816 817
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
818 819
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
820 821 822 823
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
824
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
825
			 struct mv_port_priv *pp, u8 protocol)
826
{
827 828 829 830 831 832 833
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
			__mv_stop_dma(ap);
	}
834
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
835 836 837
		struct mv_host_priv *hpriv = ap->host->private_data;
		int hard_port = mv_hardport_from_port(ap->port_no);
		void __iomem *hc_mmio = mv_hc_base_from_port(
838
					mv_host_base(ap->host), hard_port);
M
Mark Lord 已提交
839 840
		u32 hc_irq_cause, ipending;

841
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
842
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
843

M
Mark Lord 已提交
844 845 846 847 848 849 850 851 852
		/* clear EDMA interrupt indicator, if any */
		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
		ipending = (DEV_IRQ << hard_port) |
				(CRPB_DMA_DONE << hard_port);
		if (hc_irq_cause & ipending) {
			writelfl(hc_irq_cause & ~ipending,
				 hc_mmio + HC_IRQ_CAUSE_OFS);
		}

853
		mv_edma_cfg(pp, hpriv, port_mmio, want_ncq);
M
Mark Lord 已提交
854 855 856 857

		/* clear FIS IRQ Cause */
		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
858
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
859

M
Mark Lord 已提交
860
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
861 862
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
M
Mark Lord 已提交
863
	WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
864 865
}

866
/**
J
Jeff Garzik 已提交
867
 *      __mv_stop_dma - Disable eDMA engine
868 869
 *      @ap: ATA channel to manipulate
 *
870 871
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
872 873 874 875
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
876
static int __mv_stop_dma(struct ata_port *ap)
877
{
878 879 880
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
881
	int i, err = 0;
882

883
	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
884
		/* Disable EDMA if active.   The disable bit auto clears.
885 886 887
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
888
	} else {
889
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
890
	}
891

892 893 894
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
895
		if (!(reg & EDMA_EN))
896
			break;
897

898 899 900
		udelay(100);
	}

901
	if (reg & EDMA_EN) {
902
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
903
		err = -EIO;
904
	}
905 906

	return err;
907 908
}

J
Jeff Garzik 已提交
909 910 911 912 913 914 915 916 917 918 919 920
static int mv_stop_dma(struct ata_port *ap)
{
	unsigned long flags;
	int rc;

	spin_lock_irqsave(&ap->host->lock, flags);
	rc = __mv_stop_dma(ap);
	spin_unlock_irqrestore(&ap->host->lock, flags);

	return rc;
}

J
Jeff Garzik 已提交
921
#ifdef ATA_DEBUG
922
static void mv_dump_mem(void __iomem *start, unsigned bytes)
923
{
924 925 926 927
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
928
			printk("%08x ", readl(start + b));
929 930 931 932 933
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
934 935
#endif

936 937 938 939 940 941 942 943
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
944 945
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
946 947 948 949 950 951 952 953 954 955
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
956
	void __iomem *hc_base = mv_hc_base(mmio_base,
957 958 959 960 961 962 963 964 965 966 967 968 969
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
970
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
971 972 973 974 975 976 977 978 979 980 981 982
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
983
		hc_base = mv_hc_base(mmio_base, hc);
984 985 986 987 988
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
989
		DPRINTK("EDMA regs (port %i):\n", p);
990
		mv_dump_mem(port_base, 0x54);
991
		DPRINTK("SATA regs (port %i):\n", p);
992 993 994
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1017
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1018 1019 1020
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1021 1022 1023 1024 1025
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
1026 1027
}

1028
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1029 1030 1031
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1032
	if (ofs != 0xffffffffU) {
1033
		writelfl(val, mv_ap_base(ap) + ofs);
1034 1035 1036
		return 0;
	} else
		return -EINVAL;
1037 1038
}

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
static void mv6_dev_config(struct ata_device *adev)
{
	/*
	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
	 * See mv_qc_prep() for more info.
	 */
	if (adev->flags & ATA_DFLAG_NCQ)
		if (adev->max_sectors > ATA_MAX_SECTORS)
			adev->max_sectors = ATA_MAX_SECTORS;
}

1050 1051
static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv,
			void __iomem *port_mmio, int want_ncq)
1052
{
M
Mark Lord 已提交
1053
	u32 cfg;
1054 1055

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1056
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1057

M
Mark Lord 已提交
1058
	if (IS_GEN_I(hpriv))
1059 1060
		cfg |= (1 << 8);	/* enab config burst size mask */

M
Mark Lord 已提交
1061
	else if (IS_GEN_II(hpriv))
1062 1063 1064
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;

	else if (IS_GEN_IIE(hpriv)) {
1065 1066
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1067
		cfg |= (1 << 18);	/* enab early completion */
1068
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
1069 1070
	}

1071 1072 1073 1074 1075 1076
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1077 1078 1079
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1080 1081 1082 1083
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1084
	int tag;
1085 1086 1087 1088 1089 1090 1091 1092 1093

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1106 1107 1108
	}
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1119 1120
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1121 1122
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1123 1124
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
J
Jeff Garzik 已提交
1125
	unsigned long flags;
1126
	int tag;
1127

1128
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1129
	if (!pp)
1130
		return -ENOMEM;
1131
	ap->private_data = pp;
1132

1133 1134 1135 1136
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1137

1138 1139 1140 1141
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1142

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1158

J
Jeff Garzik 已提交
1159 1160
	spin_lock_irqsave(&ap->host->lock, flags);

1161
	mv_edma_cfg(pp, hpriv, port_mmio, 0);
1162
	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1163

J
Jeff Garzik 已提交
1164 1165
	spin_unlock_irqrestore(&ap->host->lock, flags);

1166 1167 1168 1169 1170
	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	return 0;
1171 1172 1173 1174

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1175 1176
}

1177 1178 1179 1180 1181 1182 1183
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1184
 *      This routine uses the host lock to protect the DMA stop.
1185
 */
1186 1187 1188
static void mv_port_stop(struct ata_port *ap)
{
	mv_stop_dma(ap);
1189
	mv_port_free_dma_mem(ap);
1190 1191
}

1192 1193 1194 1195 1196 1197 1198 1199 1200
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1201
static void mv_fill_sg(struct ata_queued_cmd *qc)
1202 1203
{
	struct mv_port_priv *pp = qc->ap->private_data;
1204
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1205
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1206
	unsigned int si;
1207

1208
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1209
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1210 1211
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1212

1213 1214 1215
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1216

1217 1218 1219 1220 1221
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1222
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1223 1224 1225 1226

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1227
			last_sg = mv_sg;
1228 1229
			mv_sg++;
		}
1230
	}
J
Jeff Garzik 已提交
1231 1232 1233

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1234 1235
}

1236
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1237
{
M
Mark Lord 已提交
1238
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1239
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1240
	*cmdw = cpu_to_le16(tmp);
1241 1242
}

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1255 1256 1257 1258
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1259
	__le16 *cw;
1260 1261
	struct ata_taskfile *tf;
	u16 flags = 0;
1262
	unsigned in_index;
1263

M
Mark Lord 已提交
1264 1265
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1266
		return;
1267

1268 1269
	/* Fill in command request block
	 */
1270
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1271
		flags |= CRQB_FLAG_READ;
1272
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1273 1274
	flags |= qc->tag << CRQB_TAG_SHIFT;

1275 1276
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1277 1278

	pp->crqb[in_index].sg_addr =
1279
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1280
	pp->crqb[in_index].sg_addr_hi =
1281
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1282
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1283

1284
	cw = &pp->crqb[in_index].ata_cmd[0];
1285 1286 1287 1288 1289 1290 1291
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1292
	 */
1293 1294 1295 1296 1297
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1298
	case ATA_CMD_WRITE_FUA_EXT:
1299 1300 1301 1302
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1303
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1351
	unsigned in_index;
1352 1353
	u32 flags = 0;

M
Mark Lord 已提交
1354 1355
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1356 1357 1358 1359 1360 1361 1362
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1363
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1364
	flags |= qc->tag << CRQB_TAG_SHIFT;
1365
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1366

1367 1368
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1369 1370

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1371 1372
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1398 1399 1400 1401
		return;
	mv_fill_sg(qc);
}

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1414
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1415
{
1416 1417 1418
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1419
	u32 in_index;
1420

M
Mark Lord 已提交
1421 1422
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
1423 1424 1425 1426
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
J
Jeff Garzik 已提交
1427
		__mv_stop_dma(ap);
1428 1429 1430
		return ata_qc_issue_prot(qc);
	}

1431
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1432 1433

	pp->req_idx++;
1434

1435
	in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
1436 1437

	/* and write the request in pointer to kick the EDMA to life */
1438 1439
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1440 1441 1442 1443

	return 0;
}

1444 1445 1446
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1447
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1458
static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1459 1460
{
	void __iomem *port_mmio = mv_ap_base(ap);
1461 1462 1463 1464 1465
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1466
	struct ata_eh_info *ehi = &ap->link.eh_info;
1467

1468
	ata_ehi_clear_desc(ehi);
1469

1470 1471 1472 1473
	if (!edma_enabled) {
		/* just a guess: do we need to do this? should we
		 * expand this, and do it in all cases?
		 */
1474 1475
		sata_scr_read(&ap->link, SCR_ERROR, &serr);
		sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1476
	}
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause);

	/*
	 * all generations share these EDMA error cause bits
	 */

	if (edma_err_cause & EDMA_ERR_DEV)
		err_mask |= AC_ERR_DEV;
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1489
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1490 1491
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1492
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1493
		ata_ehi_push_desc(ehi, "parity error");
1494 1495 1496 1497
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1498
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
1499
		action |= ATA_EH_RESET;
1500 1501
	}

1502
	if (IS_GEN_I(hpriv)) {
1503 1504 1505
		eh_freeze_mask = EDMA_EH_FREEZE_5;

		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
1506
			pp = ap->private_data;
1507
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1508
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1509 1510 1511 1512 1513
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;

		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1514
			pp = ap->private_data;
1515
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1516
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1517 1518 1519
		}

		if (edma_err_cause & EDMA_ERR_SERR) {
1520 1521
			sata_scr_read(&ap->link, SCR_ERROR, &serr);
			sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1522
			err_mask = AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1523
			action |= ATA_EH_RESET;
1524
		}
1525
	}
1526 1527

	/* Clear EDMA now that SERR cleanup done */
M
Mark Lord 已提交
1528
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1529

1530 1531
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
1532
		action |= ATA_EH_RESET;
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

	if (edma_err_cause & eh_freeze_mask)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
}

static void mv_intr_pio(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	u8 ata_status;

	/* ignore spurious intr if drive still BUSY */
	ata_status = readb(ap->ioaddr.status_addr);
	if (unlikely(ata_status & ATA_BUSY))
		return;

	/* get active ATA command */
T
Tejun Heo 已提交
1560
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	if (unlikely(!qc))			/* no active tag */
		return;
	if (qc->tf.flags & ATA_TFLAG_POLLING)	/* polling; we don't own qc */
		return;

	/* and finally, complete the ATA command */
	qc->err_mask |= ac_err_mask(ata_status);
	ata_qc_complete(qc);
}

static void mv_intr_edma(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;
	u32 out_index, in_index;
	bool work_done = false;

	/* get h/w response queue pointer */
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	while (1) {
		u16 status;
1586
		unsigned int tag;
1587 1588 1589 1590 1591 1592 1593

		/* get s/w response queue last-read pointer, and compare */
		out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK;
		if (in_index == out_index)
			break;

		/* 50xx: get active ATA command */
J
Jeff Garzik 已提交
1594
		if (IS_GEN_I(hpriv))
T
Tejun Heo 已提交
1595
			tag = ap->link.active_tag;
1596

1597 1598 1599
		/* Gen II/IIE: get active ATA command via tag, to enable
		 * support for queueing.  this works transparently for
		 * queued and non-queued modes.
1600
		 */
1601 1602
		else
			tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f;
1603

1604
		qc = ata_qc_from_tag(ap, tag);
1605

1606 1607 1608
		/* For non-NCQ mode, the lower 8 bits of status
		 * are from EDMA_ERR_IRQ_CAUSE_OFS,
		 * which should be zero if all went well.
1609 1610
		 */
		status = le16_to_cpu(pp->crpb[out_index].flags);
1611
		if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
			mv_err_intr(ap, qc);
			return;
		}

		/* and finally, complete the ATA command */
		if (qc) {
			qc->err_mask |=
				ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT);
			ata_qc_complete(qc);
		}

J
Jeff Garzik 已提交
1623
		/* advance software response queue pointer, to
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
		 * indicate (after the loop completes) to hardware
		 * that we have consumed a response queue entry.
		 */
		work_done = true;
		pp->resp_idx++;
	}

	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
			 (out_index << EDMA_RSP_Q_PTR_SHIFT),
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1635 1636
}

1637 1638
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1639
 *      @host: host specific structure
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1653
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1654
{
S
Saeed Bishara 已提交
1655 1656
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
1657 1658
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 hc_irq_cause;
S
Saeed Bishara 已提交
1659
	int port, port0, last_port;
1660

1661
	if (hc == 0)
1662
		port0 = 0;
1663
	else
1664 1665
		port0 = MV_PORTS_PER_HC;

S
Saeed Bishara 已提交
1666 1667 1668 1669
	if (HAS_PCI(host))
		last_port = port0 + MV_PORTS_PER_HC;
	else
		last_port = port0 + hpriv->n_ports;
1670 1671
	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1672 1673 1674 1675
	if (!hc_irq_cause)
		return;

	writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1676 1677

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1678
		hc, relevant, hc_irq_cause);
1679

Y
Yinghai Lu 已提交
1680
	for (port = port0; port < last_port; port++) {
J
Jeff Garzik 已提交
1681
		struct ata_port *ap = host->ports[port];
Y
Yinghai Lu 已提交
1682
		struct mv_port_priv *pp;
1683
		int have_err_bits, hard_port, shift;
J
Jeff Garzik 已提交
1684

1685
		if ((!ap) || (ap->flags & ATA_FLAG_DISABLED))
1686 1687
			continue;

Y
Yinghai Lu 已提交
1688 1689
		pp = ap->private_data;

1690
		shift = port << 1;		/* (port * 2) */
1691 1692 1693
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
1694 1695 1696 1697
		have_err_bits = ((PORT0_ERR << shift) & relevant);

		if (unlikely(have_err_bits)) {
			struct ata_queued_cmd *qc;
1698

T
Tejun Heo 已提交
1699
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
			if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
				continue;

			mv_err_intr(ap, qc);
			continue;
		}

		hard_port = mv_hardport_from_port(port); /* range 0..3 */

		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause)
				mv_intr_edma(ap);
		} else {
			if ((DEV_IRQ << hard_port) & hc_irq_cause)
				mv_intr_pio(ap);
1715 1716 1717 1718 1719
		}
	}
	VPRINTK("EXIT\n");
}

1720 1721
static void mv_pci_error(struct ata_host *host, void __iomem *mmio)
{
1722
	struct mv_host_priv *hpriv = host->private_data;
1723 1724 1725 1726 1727 1728
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

1729
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1730 1731 1732 1733 1734 1735 1736

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

1737
	writelfl(0, mmio + hpriv->irq_cause_ofs);
1738 1739 1740

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
1741
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
1742
			ehi = &ap->link.eh_info;
1743 1744 1745 1746 1747
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
1748
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
1749
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
}

1760
/**
1761
 *      mv_interrupt - Main interrupt event handler
1762 1763 1764 1765 1766 1767 1768 1769
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1770
 *      LOCKING:
J
Jeff Garzik 已提交
1771
 *      This routine holds the host lock while processing pending
1772 1773
 *      interrupts.
 */
1774
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1775
{
J
Jeff Garzik 已提交
1776
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
1777
	struct mv_host_priv *hpriv = host->private_data;
1778
	unsigned int hc, handled = 0, n_hcs;
S
Saeed Bishara 已提交
1779
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
1780
	u32 irq_stat, irq_mask;
1781

M
Mark Lord 已提交
1782
	spin_lock(&host->lock);
S
Saeed Bishara 已提交
1783 1784 1785

	irq_stat = readl(hpriv->main_cause_reg_addr);
	irq_mask = readl(hpriv->main_mask_reg_addr);
1786 1787 1788 1789

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
M
Mark Lord 已提交
1790 1791
	if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat))
		goto out_unlock;
1792

J
Jeff Garzik 已提交
1793
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
1794

S
Saeed Bishara 已提交
1795
	if (unlikely((irq_stat & PCI_ERR) && HAS_PCI(host))) {
1796 1797 1798 1799 1800
		mv_pci_error(host, mmio);
		handled = 1;
		goto out_unlock;	/* skip all other HC irq handling */
	}

1801 1802 1803
	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1804
			mv_host_intr(host, relevant, hc);
1805
			handled = 1;
1806 1807
		}
	}
1808

1809
out_unlock:
J
Jeff Garzik 已提交
1810
	spin_unlock(&host->lock);
1811 1812 1813 1814

	return IRQ_RETVAL(handled);
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1840
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1841
{
S
Saeed Bishara 已提交
1842 1843
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
1844
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1845 1846
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1847 1848 1849 1850 1851
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
1852 1853
}

1854
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1855
{
S
Saeed Bishara 已提交
1856 1857
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
1858
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1859 1860
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1861
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1862
		writelfl(val, addr + ofs);
1863 1864 1865
		return 0;
	} else
		return -EINVAL;
1866 1867
}

S
Saeed Bishara 已提交
1868
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
1869
{
S
Saeed Bishara 已提交
1870
	struct pci_dev *pdev = to_pci_dev(host->dev);
1871 1872
	int early_5080;

1873
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1874 1875 1876 1877 1878 1879 1880

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
1881
	mv_reset_pci_bus(host, mmio);
1882 1883 1884 1885 1886 1887 1888
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1889
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1890 1891
			   void __iomem *mmio)
{
1892 1893 1894 1895 1896 1897 1898
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1899 1900
}

1901
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1902
{
1903 1904 1905 1906 1907 1908 1909 1910 1911
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1912 1913
}

1914 1915
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1916
{
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1938 1939
}

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1971
{
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
2001 2002
}

J
Jeff Garzik 已提交
2003 2004
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
2005
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
2006
{
2007
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
2019 2020
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2049 2050
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2065
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2104
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2105 2106 2107 2108 2109 2110 2111
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
2112
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2124
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2125
{
2126
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
2127 2128
}

2129
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2130
			   unsigned int port)
2131
{
2132 2133
	void __iomem *port_mmio = mv_port_base(mmio, port);

2134
	u32 hp_flags = hpriv->hp_flags;
2135 2136
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2137
	int fix_phy_mode4 =
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2161 2162

	if (fix_phy_mode4) {
2163
		u32 m4;
2164 2165

		m4 = readl(port_mmio + PHY_MODE4);
2166 2167 2168

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
2169 2170 2171 2172

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2173 2174 2175

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
2176 2177 2178 2179 2180 2181
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2182 2183
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2184
	m2 &= ~(1 << 16);
2185

2186 2187 2188 2189 2190 2191
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2192 2193 2194
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);		/* command */
	writel(0x101f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

2282 2283 2284 2285 2286 2287 2288
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

2289
	if (IS_GEN_II(hpriv)) {
2290
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2291 2292
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2305
	if (IS_GEN_I(hpriv))
2306 2307 2308
		mdelay(1);
}

2309
/**
2310
 *      mv_phy_reset - Perform eDMA reset followed by COMRESET
2311 2312 2313 2314 2315 2316 2317 2318
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
2319
 */
2320 2321
static void mv_phy_reset(struct ata_port *ap, unsigned int *class,
			 unsigned long deadline)
2322
{
J
Jeff Garzik 已提交
2323
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
2324
	struct mv_host_priv *hpriv = ap->host->private_data;
2325
	void __iomem *port_mmio = mv_ap_base(ap);
2326 2327
	int retry = 5;
	u32 sstatus;
2328 2329 2330

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

2331 2332 2333 2334 2335 2336 2337 2338
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
2339
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
2340 2341
	}
#endif
2342

2343 2344
	/* Issue COMRESET via SControl */
comreset_retry:
2345
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x301);
2346
	msleep(1);
2347

2348
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x300);
2349
	msleep(20);
2350

2351
	do {
2352
		sata_scr_read(&ap->link, SCR_STATUS, &sstatus);
2353
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
2354
			break;
2355

2356
		msleep(1);
2357
	} while (time_before(jiffies, deadline));
2358

2359
	/* work around errata */
2360
	if (IS_GEN_II(hpriv) &&
2361 2362 2363
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
2364

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
	}
#endif
2376

2377
	if (ata_link_offline(&ap->link)) {
2378
		*class = ATA_DEV_NONE;
2379 2380 2381
		return;
	}

2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
2392
		msleep(500);
2393 2394
		if (retry-- <= 0)
			break;
2395 2396
		if (time_after(jiffies, deadline))
			break;
2397 2398
	}

2399 2400 2401
	/* FIXME: if we passed the deadline, the following
	 * code probably produces an invalid result
	 */
2402

2403
	/* finally, read device signature from TF registers */
2404
	*class = ata_dev_try_classify(ap->link.device, 1, NULL);
J
Jeff Garzik 已提交
2405 2406 2407

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2408
	WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN);
J
Jeff Garzik 已提交
2409

2410
	VPRINTK("EXIT\n");
2411 2412
}

T
Tejun Heo 已提交
2413
static int mv_prereset(struct ata_link *link, unsigned long deadline)
2414
{
T
Tejun Heo 已提交
2415
	struct ata_port *ap = link->ap;
2416
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
2417

T
Tejun Heo 已提交
2418
	mv_stop_dma(ap);
2419

T
Tejun Heo 已提交
2420
	if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET))
2421 2422
		pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET;

T
Tejun Heo 已提交
2423
	return 0;
2424 2425
}

T
Tejun Heo 已提交
2426
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2427
			unsigned long deadline)
2428
{
T
Tejun Heo 已提交
2429
	struct ata_port *ap = link->ap;
2430
	struct mv_host_priv *hpriv = ap->host->private_data;
S
Saeed Bishara 已提交
2431
	void __iomem *mmio = hpriv->base;
2432

2433
	mv_stop_dma(ap);
2434

2435
	mv_channel_reset(hpriv, mmio, ap->port_no);
2436

2437 2438 2439 2440 2441
	mv_phy_reset(ap, class, deadline);

	return 0;
}

T
Tejun Heo 已提交
2442
static void mv_postreset(struct ata_link *link, unsigned int *classes)
2443
{
T
Tejun Heo 已提交
2444
	struct ata_port *ap = link->ap;
2445 2446 2447
	u32 serr;

	/* print link status */
T
Tejun Heo 已提交
2448
	sata_print_link_status(link);
2449

2450
	/* clear SError */
T
Tejun Heo 已提交
2451 2452
	sata_scr_read(link, SCR_ERROR, &serr);
	sata_scr_write_flush(link, SCR_ERROR, serr);
2453 2454 2455 2456 2457

	/* bail out if no device is present */
	if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
		DPRINTK("EXIT, no device\n");
		return;
2458
	}
2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471

	/* set up device control */
	iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
}

static void mv_error_handler(struct ata_port *ap)
{
	ata_do_eh(ap, mv_prereset, ata_std_softreset,
		  mv_hardreset, mv_postreset);
}

static void mv_eh_freeze(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2472
	struct mv_host_priv *hpriv = ap->host->private_data;
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	u32 tmp, mask;
	unsigned int shift;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0)
		shift++;

	mask = 0x3 << shift;

	/* disable assertion of portN err, done events */
S
Saeed Bishara 已提交
2486 2487
	tmp = readl(hpriv->main_mask_reg_addr);
	writelfl(tmp & ~mask, hpriv->main_mask_reg_addr);
2488 2489 2490 2491
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2492 2493
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 tmp, mask, hc_irq_cause;
	unsigned int shift, hc_port_no = ap->port_no;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0) {
		shift++;
		hc_port_no -= 4;
	}

	mask = 0x3 << shift;

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
	hc_irq_cause &= ~(1 << hc_port_no);	/* clear CRPB-done */
	hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */
	writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);

	/* enable assertion of portN err, done events */
S
Saeed Bishara 已提交
2520 2521
	tmp = readl(hpriv->main_mask_reg_addr);
	writelfl(tmp | mask, hpriv->main_mask_reg_addr);
2522 2523
}

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2536
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2537
{
T
Tejun Heo 已提交
2538
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2539 2540
	unsigned serr_ofs;

2541
	/* PIO related setup
2542 2543
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2544
	port->error_addr =
2545 2546 2547 2548 2549 2550
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2551
	port->status_addr =
2552 2553 2554 2555 2556
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2557
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2558

2559 2560 2561 2562 2563
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2564 2565
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2566

2567
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2568 2569 2570
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2571 2572
}

2573
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2574
{
2575 2576
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2577 2578
	u32 hp_flags = hpriv->hp_flags;

2579
	switch (board_idx) {
2580 2581
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2582
		hp_flags |= MV_HP_GEN_I;
2583

2584
		switch (pdev->revision) {
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2599 2600
	case chip_504x:
	case chip_508x:
2601
		hpriv->ops = &mv5xxx_ops;
2602
		hp_flags |= MV_HP_GEN_I;
2603

2604
		switch (pdev->revision) {
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2616 2617 2618 2619 2620
		}
		break;

	case chip_604x:
	case chip_608x:
2621
		hpriv->ops = &mv6xxx_ops;
2622
		hp_flags |= MV_HP_GEN_II;
2623

2624
		switch (pdev->revision) {
2625 2626 2627 2628 2629
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2630 2631 2632
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2633 2634
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2635 2636 2637 2638
			break;
		}
		break;

2639
	case chip_7042:
2640
		hp_flags |= MV_HP_PCIE;
2641 2642 2643
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2669
		}
2670 2671 2672 2673
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;

2674
		switch (pdev->revision) {
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
2688 2689 2690 2691
	case chip_soc:
		hpriv->ops = &mv_soc_ops;
		hp_flags |= MV_HP_ERRATA_60X1C0;
		break;
2692

2693
	default:
S
Saeed Bishara 已提交
2694
		dev_printk(KERN_ERR, host->dev,
2695
			   "BUG: invalid board index %u\n", board_idx);
2696 2697 2698 2699
		return 1;
	}

	hpriv->hp_flags = hp_flags;
2700 2701 2702 2703 2704 2705 2706 2707 2708
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
2709 2710 2711 2712

	return 0;
}

2713
/**
2714
 *      mv_init_host - Perform some early initialization of the host.
2715 2716
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2717 2718 2719 2720 2721 2722 2723
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2724
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2725 2726
{
	int rc = 0, n_hc, port, hc;
2727
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
2728
	void __iomem *mmio = hpriv->base;
2729

2730
	rc = mv_chip_id(host, board_idx);
2731
	if (rc)
S
Saeed Bishara 已提交
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	goto done;

	if (HAS_PCI(host)) {
		hpriv->main_cause_reg_addr = hpriv->base +
		  HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_mask_reg_addr = hpriv->base + HC_MAIN_IRQ_MASK_OFS;
	} else {
		hpriv->main_cause_reg_addr = hpriv->base +
		  HC_SOC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_mask_reg_addr = hpriv->base +
		  HC_SOC_MAIN_IRQ_MASK_OFS;
	}
	/* global interrupt mask */
	writel(0, hpriv->main_mask_reg_addr);
2746

2747
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2748

2749
	for (port = 0; port < host->n_ports; port++)
2750
		hpriv->ops->read_preamp(hpriv, port, mmio);
2751

2752
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2753
	if (rc)
2754 2755
		goto done;

2756
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
2757
	hpriv->ops->reset_bus(host, mmio);
2758
	hpriv->ops->enable_leds(hpriv, mmio);
2759

2760
	for (port = 0; port < host->n_ports; port++) {
2761
		if (IS_GEN_II(hpriv)) {
2762 2763
			void __iomem *port_mmio = mv_port_base(mmio, port);

2764
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2765 2766
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2767 2768 2769
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2770
		hpriv->ops->phy_errata(hpriv, mmio, port);
2771 2772
	}

2773
	for (port = 0; port < host->n_ports; port++) {
2774
		struct ata_port *ap = host->ports[port];
2775
		void __iomem *port_mmio = mv_port_base(mmio, port);
2776 2777 2778

		mv_port_init(&ap->ioaddr, port_mmio);

S
Saeed Bishara 已提交
2779
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
2780 2781 2782 2783 2784
		if (HAS_PCI(host)) {
			unsigned int offset = port_mmio - mmio;
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
		}
S
Saeed Bishara 已提交
2785
#endif
2786 2787 2788
	}

	for (hc = 0; hc < n_hc; hc++) {
2789 2790 2791 2792 2793 2794 2795 2796 2797
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2798 2799
	}

S
Saeed Bishara 已提交
2800 2801 2802
	if (HAS_PCI(host)) {
		/* Clear any currently outstanding host interrupt conditions */
		writelfl(0, mmio + hpriv->irq_cause_ofs);
2803

S
Saeed Bishara 已提交
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
		/* and unmask interrupt generation for host regs */
		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
		if (IS_GEN_I(hpriv))
			writelfl(~HC_MAIN_MASKED_IRQS_5,
				 hpriv->main_mask_reg_addr);
		else
			writelfl(~HC_MAIN_MASKED_IRQS,
				 hpriv->main_mask_reg_addr);

		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
			"PCI int cause/mask=0x%08x/0x%08x\n",
			readl(hpriv->main_cause_reg_addr),
			readl(hpriv->main_mask_reg_addr),
			readl(mmio + hpriv->irq_cause_ofs),
			readl(mmio + hpriv->irq_mask_ofs));
	} else {
		writelfl(~HC_MAIN_MASKED_IRQS_SOC,
			 hpriv->main_mask_reg_addr);
		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
			readl(hpriv->main_cause_reg_addr),
			readl(hpriv->main_mask_reg_addr));
	}
done:
	return rc;
}
2829

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

S
Saeed Bishara 已提交
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	static int printed_version;
	const struct mv_sata_platform_data *mv_platform_data;
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
	int n_ports, rc;
2868

S
Saeed Bishara 已提交
2869 2870
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2871

S
Saeed Bishara 已提交
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
	mv_platform_data = pdev->dev.platform_data;
	n_ports = mv_platform_data->n_ports;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;

	host->iomap = NULL;
2900 2901
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
				   res->end - res->start + 1);
S
Saeed Bishara 已提交
2902 2903
	hpriv->base -= MV_SATAHC0_REG_BASE;

2904 2905 2906 2907
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

S
Saeed Bishara 已提交
2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
	/* initialize adapter */
	rc = mv_init_host(host, chip_soc);
	if (rc)
		return rc;

	dev_printk(KERN_INFO, &pdev->dev,
		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
		   host->n_ports);

	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
				 IRQF_SHARED, &mv6_sht);
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
static int __devexit mv_platform_remove(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct ata_host *host = dev_get_drvdata(dev);

	ata_host_detach(host);
	return 0;
2936 2937
}

S
Saeed Bishara 已提交
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
static struct platform_driver mv_platform_driver = {
	.probe			= mv_platform_probe,
	.remove			= __devexit_p(mv_platform_remove),
	.driver			= {
				   .name = DRV_NAME,
				   .owner = THIS_MODULE,
				  },
};


S
Saeed Bishara 已提交
2948
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
2949 2950 2951
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);

S
Saeed Bishara 已提交
2952 2953 2954 2955

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
2956
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
	.remove			= ata_pci_remove_one,
};

/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

2999 3000
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
3001
 *      @host: ATA host to print info about
3002 3003 3004 3005 3006 3007
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3008
static void mv_print_info(struct ata_host *host)
3009
{
3010 3011
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3012
	u8 scc;
3013
	const char *scc_s, *gen;
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
3034

3035
	dev_printk(KERN_INFO, &pdev->dev,
3036 3037
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3038 3039 3040
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

3041
/**
S
Saeed Bishara 已提交
3042
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3043 3044 3045 3046 3047 3048
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
3049 3050
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
3051
{
3052
	static int printed_version;
3053
	unsigned int board_idx = (unsigned int)ent->driver_data;
3054 3055 3056 3057
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
3058

3059 3060
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3061

3062 3063 3064 3065 3066 3067 3068 3069
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
3070
	hpriv->n_ports = n_ports;
3071 3072

	/* acquire resources */
3073 3074
	rc = pcim_enable_device(pdev);
	if (rc)
3075 3076
		return rc;

T
Tejun Heo 已提交
3077 3078
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
3079
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
3080
	if (rc)
3081
		return rc;
3082
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
3083
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3084

3085 3086 3087 3088
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

3089 3090 3091 3092
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

3093
	/* initialize adapter */
3094
	rc = mv_init_host(host, board_idx);
3095 3096
	if (rc)
		return rc;
3097

3098
	/* Enable interrupts */
3099
	if (msi && pci_enable_msi(pdev))
3100
		pci_intx(pdev, 1);
3101

3102
	mv_dump_pci_cfg(pdev, 0x68);
3103
	mv_print_info(host);
3104

3105
	pci_set_master(pdev);
3106
	pci_try_set_mwi(pdev);
3107
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3108
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3109
}
S
Saeed Bishara 已提交
3110
#endif
3111

S
Saeed Bishara 已提交
3112 3113 3114
static int mv_platform_probe(struct platform_device *pdev);
static int __devexit mv_platform_remove(struct platform_device *pdev);

3115 3116
static int __init mv_init(void)
{
S
Saeed Bishara 已提交
3117 3118 3119
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3120 3121 3122 3123 3124 3125 3126 3127
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3128 3129
#endif
	return rc;
3130 3131 3132 3133
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
3134
#ifdef CONFIG_PCI
3135
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3136
#endif
S
Saeed Bishara 已提交
3137
	platform_driver_unregister(&mv_platform_driver);
3138 3139 3140 3141 3142 3143 3144
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
3145
MODULE_ALIAS("platform:sata_mv");
3146

S
Saeed Bishara 已提交
3147
#ifdef CONFIG_PCI
3148 3149
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
S
Saeed Bishara 已提交
3150
#endif
3151

3152 3153
module_init(mv_init);
module_exit(mv_exit);