intel-iommu.c 123.8 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21 22
#define pr_fmt(fmt)     "DMAR: " fmt

23 24
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
25
#include <linux/debugfs.h>
26
#include <linux/export.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
35
#include <linux/memory.h>
M
mark gross 已提交
36
#include <linux/timer.h>
K
Kay, Allen M 已提交
37
#include <linux/iova.h>
38
#include <linux/iommu.h>
K
Kay, Allen M 已提交
39
#include <linux/intel-iommu.h>
40
#include <linux/syscore_ops.h>
41
#include <linux/tboot.h>
42
#include <linux/dmi.h>
43
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
44
#include <linux/memblock.h>
A
Akinobu Mita 已提交
45
#include <linux/dma-contiguous.h>
46
#include <linux/crash_dump.h>
47
#include <asm/irq_remapping.h>
48
#include <asm/cacheflush.h>
49
#include <asm/iommu.h>
50

51 52
#include "irq_remapping.h"

F
Fenghua Yu 已提交
53 54 55
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

56
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
57
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
58
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
59
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
60 61 62 63 64 65 66

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
67
#define MAX_AGAW_WIDTH 64
68
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
69

70 71 72 73 74 75 76 77
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
78

79 80 81
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

82
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
83
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
84
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
85

86 87 88 89
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

108 109 110 111 112 113 114
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
115
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
116 117 118 119
}

static inline int width_to_agaw(int width)
{
120
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
147

148 149
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
150
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
151 152
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
173 174 175
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

176
static void __init check_tylersburg_isoch(void);
177 178
static int rwbf_quirk;

179 180 181 182 183 184
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

185 186 187 188 189 190 191
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
192 193
	u64	lo;
	u64	hi;
194 195 196
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
217

218 219
	return re->hi & VTD_PAGE_MASK;
}
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
235

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
257 258 259
{
	return (context->lo & 1);
}
260 261 262 263 264 265 266 267

static inline bool context_present(struct context_entry *context)
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
288
	context->lo &= ~VTD_PAGE_MASK;
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

304 305 306 307 308
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

309 310 311 312 313
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
314

315 316 317 318 319
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
320 321
 * 8-10: available
 * 11: snoop behavior
322 323 324 325 326 327
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

328 329 330 331 332 333 334
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
335 336 337 338
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
339
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
340
#endif
341 342 343 344 345 346
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
347

348 349
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
350
	return (pte->val & DMA_PTE_LARGE_PAGE);
351 352
}

353 354 355 356 357
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

358 359 360 361 362 363
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
364 365
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
366

367 368
/*
 * Domain represents a virtual machine, more than one devices
369 370
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
371
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
372

373
/* si_domain contains mulitple devices */
374
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
375

376 377 378 379
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

380
struct dmar_domain {
381
	int	nid;			/* node id */
382 383 384 385

	unsigned	iommu_refcnt[DMAR_UNITS_SUPPORTED];
					/* Refcount of devices per iommu */

386

387 388 389 390 391
	u16		iommu_did[DMAR_UNITS_SUPPORTED];
					/* Domain ids per IOMMU. Use u16 since
					 * domain ids are 16 bit wide according
					 * to VT-d spec, section 9.3 */

392
	struct list_head devices;	/* all devices' list */
393 394 395 396 397 398 399 400
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
401
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
402 403

	int		iommu_coherency;/* indicate coherency of iommu access */
404
	int		iommu_snooping; /* indicate snooping control feature*/
405
	int		iommu_count;	/* reference count of iommu */
406 407 408
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
409
	u64		max_addr;	/* maximum mapped address */
410 411 412

	struct iommu_domain domain;	/* generic domain data structure for
					   iommu core */
413 414
};

415 416 417 418
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
419
	u8 bus;			/* PCI bus number */
420
	u8 devfn;		/* PCI devfn number */
421
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
422
	struct intel_iommu *iommu; /* IOMMU used by this device */
423 424 425
	struct dmar_domain *domain; /* pointer to domain */
};

426 427 428 429 430
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
431
	struct dmar_dev_scope *devices;	/* target devices */
432 433 434 435 436 437
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
438
	struct dmar_dev_scope *devices;	/* target devices */
439 440 441 442 443 444 445 446 447 448
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
449 450
static void flush_unmaps_timeout(unsigned long data);

451
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
452

453 454 455 456 457
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
458
	struct page *freelist[HIGH_WATER_MARK];
459 460 461 462
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
463 464 465 466 467 468 469 470 471
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

472
static void domain_exit(struct dmar_domain *domain);
473
static void domain_remove_dev_info(struct dmar_domain *domain);
474 475
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev);
476
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
477 478
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
479 480
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
481

482
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
483 484 485
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
486
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
487

488 489 490
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

491
static int dmar_map_gfx = 1;
492
static int dmar_forcedac;
M
mark gross 已提交
493
static int intel_iommu_strict;
494
static int intel_iommu_superpage = 1;
495 496 497 498 499 500 501 502
static int intel_iommu_ecs = 1;

/* We only actually use ECS when PASID support (on the new bit 40)
 * is also advertised. Some early implementations — the ones with
 * PASID support on bit 28 — have issues even when we *only* use
 * extended root/context tables. */
#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
			    ecap_pasid(iommu->ecap))
503

504 505 506
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

507 508 509 510
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

511
static const struct iommu_ops intel_iommu_ops;
512

513 514 515 516 517
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

518 519 520 521 522
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

523 524 525 526 527 528 529 530 531
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

532 533 534 535 536 537
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

538 539 540 541 542
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
543 544
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
545
			pr_info("IOMMU enabled\n");
546
		} else if (!strncmp(str, "off", 3)) {
547
			dmar_disabled = 1;
J
Joerg Roedel 已提交
548
			pr_info("IOMMU disabled\n");
549 550
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
551
			pr_info("Disable GFX device mapping\n");
552
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
553
			pr_info("Forcing DAC for PCI devices\n");
554
			dmar_forcedac = 1;
M
mark gross 已提交
555
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
556
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
557
			intel_iommu_strict = 1;
558
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
559
			pr_info("Disable supported super page\n");
560
			intel_iommu_superpage = 0;
561 562 563 564
		} else if (!strncmp(str, "ecs_off", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable extended context table support\n");
			intel_iommu_ecs = 0;
565 566 567 568 569 570 571 572 573 574 575 576 577
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

578 579
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
580 581 582 583 584 585 586 587
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
588 589 590 591 592
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
593 594 595 596 597 598 599 600 601 602 603 604 605
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
606 607
}

608
static inline void *alloc_pgtable_page(int node)
609
{
610 611
	struct page *page;
	void *vaddr = NULL;
612

613 614 615
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
616
	return vaddr;
617 618 619 620 621 622 623 624 625
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
626
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
627 628
}

K
Kay, Allen M 已提交
629
static void free_domain_mem(void *vaddr)
630 631 632 633 634 635
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
636
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
637 638 639 640 641 642 643
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

644 645 646 647 648
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

649 650 651 652 653
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

654 655 656 657 658
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
659

660 661 662 663 664 665 666 667
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
668
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
669 670 671 672 673
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
674
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
675 676 677 678 679 680 681 682
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

701
/* This functionin only returns single iommu in a domain */
702 703 704 705
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

706
	/* si_domain and vm domain should not get here. */
707
	BUG_ON(domain_type_is_vm_or_si(domain));
708 709 710
	for_each_domain_iommu(iommu_id, domain)
		break;

711 712 713 714 715 716
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
717 718
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
719 720
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
721 722
	bool found = false;
	int i;
723

724
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
725

726
	for_each_domain_iommu(i, domain) {
727
		found = true;
W
Weidong Han 已提交
728 729 730 731 732
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
733 734 735 736 737 738 739 740 741 742 743 744
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
745 746
}

747
static int domain_update_iommu_snooping(struct intel_iommu *skip)
748
{
749 750 751
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
752

753 754 755 756 757 758 759
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
760 761
		}
	}
762 763 764
	rcu_read_unlock();

	return ret;
765 766
}

767
static int domain_update_iommu_superpage(struct intel_iommu *skip)
768
{
769
	struct dmar_drhd_unit *drhd;
770
	struct intel_iommu *iommu;
771
	int mask = 0xf;
772 773

	if (!intel_iommu_superpage) {
774
		return 0;
775 776
	}

777
	/* set iommu_superpage to the smallest common denominator */
778
	rcu_read_lock();
779
	for_each_active_iommu(iommu, drhd) {
780 781 782 783
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
784 785
		}
	}
786 787
	rcu_read_unlock();

788
	return fls(mask);
789 790
}

791 792 793 794
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
795 796
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
797 798
}

799 800 801 802 803 804 805
static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
						       u8 bus, u8 devfn, int alloc)
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

806
	if (ecs_enabled(iommu)) {
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	entry = &root->lo;
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

833 834 835 836 837
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

838
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
839 840
{
	struct dmar_drhd_unit *drhd = NULL;
841
	struct intel_iommu *iommu;
842 843
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
844
	u16 segment = 0;
845 846
	int i;

847 848 849
	if (iommu_dummy(dev))
		return NULL;

850 851 852
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
853
	} else if (has_acpi_companion(dev))
854 855
		dev = &ACPI_COMPANION(dev)->dev;

856
	rcu_read_lock();
857
	for_each_active_iommu(iommu, drhd) {
858
		if (pdev && segment != drhd->segment)
859
			continue;
860

861
		for_each_active_dev_scope(drhd->devices,
862 863 864 865
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
866
				goto out;
867 868 869 870 871 872 873 874 875 876
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
877
		}
878

879 880 881 882
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
883
			goto out;
884
		}
885
	}
886
	iommu = NULL;
887
 out:
888
	rcu_read_unlock();
889

890
	return iommu;
891 892
}

W
Weidong Han 已提交
893 894 895 896 897 898 899
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

900 901 902
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
903
	int ret = 0;
904 905 906
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
907 908 909
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
910 911 912 913 914 915 916 917 918 919
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
920
	context = iommu_context_addr(iommu, bus, devfn, 0);
921
	if (context) {
922 923
		context_clear_entry(context);
		__iommu_flush_cache(iommu, context, sizeof(*context));
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
939
		context = iommu_context_addr(iommu, i, 0, 0);
940 941
		if (context)
			free_pgtable_page(context);
942

943
		if (!ecs_enabled(iommu))
944 945 946 947 948 949
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

950 951 952 953 954 955 956
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

957
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
958
				      unsigned long pfn, int *target_level)
959 960 961
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
962
	int offset;
963 964

	BUG_ON(!domain->pgd);
965

966
	if (!domain_pfn_supported(domain, pfn))
967 968 969
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

970 971
	parent = domain->pgd;

972
	while (1) {
973 974
		void *tmp_page;

975
		offset = pfn_level_offset(pfn, level);
976
		pte = &parent[offset];
977
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
978
			break;
979
		if (level == *target_level)
980 981
			break;

982
		if (!dma_pte_present(pte)) {
983 984
			uint64_t pteval;

985
			tmp_page = alloc_pgtable_page(domain->nid);
986

987
			if (!tmp_page)
988
				return NULL;
989

990
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
991
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
992
			if (cmpxchg64(&pte->val, 0ULL, pteval))
993 994
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
995
			else
996
				domain_flush_cache(domain, pte, sizeof(*pte));
997
		}
998 999 1000
		if (level == 1)
			break;

1001
		parent = phys_to_virt(dma_pte_addr(pte));
1002 1003 1004
		level--;
	}

1005 1006 1007
	if (!*target_level)
		*target_level = level;

1008 1009 1010
	return pte;
}

1011

1012
/* return address's pte at specific level */
1013 1014
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
1015
					 int level, int *large_page)
1016 1017 1018 1019 1020 1021 1022
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
1023
		offset = pfn_level_offset(pfn, total);
1024 1025 1026 1027
		pte = &parent[offset];
		if (level == total)
			return pte;

1028 1029
		if (!dma_pte_present(pte)) {
			*large_page = total;
1030
			break;
1031 1032
		}

1033
		if (dma_pte_superpage(pte)) {
1034 1035 1036 1037
			*large_page = total;
			return pte;
		}

1038
		parent = phys_to_virt(dma_pte_addr(pte));
1039 1040 1041 1042 1043 1044
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
1045
static void dma_pte_clear_range(struct dmar_domain *domain,
1046 1047
				unsigned long start_pfn,
				unsigned long last_pfn)
1048
{
1049
	unsigned int large_page = 1;
1050
	struct dma_pte *first_pte, *pte;
1051

1052 1053
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1054
	BUG_ON(start_pfn > last_pfn);
1055

1056
	/* we don't need lock here; nobody else touches the iova range */
1057
	do {
1058 1059
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
1060
		if (!pte) {
1061
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
1062 1063
			continue;
		}
1064
		do {
1065
			dma_clear_pte(pte);
1066
			start_pfn += lvl_to_nr_pages(large_page);
1067
			pte++;
1068 1069
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

1070 1071
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
1072 1073

	} while (start_pfn && start_pfn <= last_pfn);
1074 1075
}

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
1099
		      last_pfn < level_pfn + level_size(level) - 1)) {
1100 1101 1102 1103 1104 1105 1106 1107 1108
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1109 1110
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1111 1112
				   unsigned long start_pfn,
				   unsigned long last_pfn)
1113
{
1114 1115
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1116
	BUG_ON(start_pfn > last_pfn);
1117

1118 1119
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1120
	/* We don't need lock here; nobody else touches the iova range */
1121 1122
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
1123

1124
	/* free pgd */
1125
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1126 1127 1128 1129 1130
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1150 1151
	pte = page_address(pg);
	do {
1152 1153 1154
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1155 1156
		pte++;
	} while (!first_pte_in_page(pte));
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1213 1214 1215
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1216 1217 1218
{
	struct page *freelist = NULL;

1219 1220
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1239
static void dma_free_pagelist(struct page *freelist)
1240 1241 1242 1243 1244 1245 1246 1247 1248
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1249 1250 1251 1252 1253 1254
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1255
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1256
	if (!root) {
J
Joerg Roedel 已提交
1257
		pr_err("Allocating root entry for %s failed\n",
1258
			iommu->name);
1259
		return -ENOMEM;
1260
	}
1261

F
Fenghua Yu 已提交
1262
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1273
	u64 addr;
1274
	u32 sts;
1275 1276
	unsigned long flag;

1277
	addr = virt_to_phys(iommu->root_entry);
1278
	if (ecs_enabled(iommu))
1279
		addr |= DMA_RTADDR_RTT;
1280

1281
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1282
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1283

1284
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1285 1286 1287

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1288
		      readl, (sts & DMA_GSTS_RTPS), sts);
1289

1290
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1291 1292 1293 1294 1295 1296 1297
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1298
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1299 1300
		return;

1301
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1302
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1303 1304 1305

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1306
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1307

1308
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1309 1310 1311
}

/* return value determine if we need a write buffer flush */
1312 1313 1314
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1335
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1336 1337 1338 1339 1340 1341
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1342
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1343 1344 1345
}

/* return value determine if we need a write buffer flush */
1346 1347
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1363
		/* IH bit is passed in as part of address */
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1381
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1382 1383 1384 1385 1386 1387 1388 1389 1390
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1391
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1392 1393 1394

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1395
		pr_err("Flush IOTLB failed\n");
1396
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1397
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1398 1399
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1400 1401
}

1402 1403 1404
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1405
{
1406
	bool found = false;
Y
Yu Zhao 已提交
1407
	struct device_domain_info *info;
1408
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1409

1410 1411
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1412 1413 1414 1415 1416 1417 1418
	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1419 1420
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1421
			found = true;
Y
Yu Zhao 已提交
1422 1423 1424
			break;
		}

1425
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1426 1427
		return NULL;

1428 1429 1430
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1431 1432
		return NULL;

1433
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1434 1435 1436 1437 1438 1439
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1440
{
1441
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1442 1443
		return;

1444
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1445 1446 1447 1448
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1449 1450
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1451 1452
		return;

1453
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1465 1466 1467 1468 1469 1470
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1471 1472 1473
			continue;

		sid = info->bus << 8 | info->devfn;
1474
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1475 1476 1477 1478 1479
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1480 1481 1482 1483
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1484
{
1485
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1486
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1487
	u16 did = domain->iommu_did[iommu->seq_id];
1488 1489 1490

	BUG_ON(pages == 0);

1491 1492
	if (ih)
		ih = 1 << 6;
1493
	/*
1494 1495
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1496 1497 1498
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1499 1500
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1501
						DMA_TLB_DSI_FLUSH);
1502
	else
1503
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1504
						DMA_TLB_PSI_FLUSH);
1505 1506

	/*
1507 1508
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1509
	 */
1510
	if (!cap_caching_mode(iommu->cap) || !map)
1511 1512
		iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
				      addr, mask);
1513 1514
}

M
mark gross 已提交
1515 1516 1517 1518 1519
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1520
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1521 1522 1523 1524 1525 1526 1527 1528
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1529
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1530 1531
}

1532
static void iommu_enable_translation(struct intel_iommu *iommu)
1533 1534 1535 1536
{
	u32 sts;
	unsigned long flags;

1537
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1538 1539
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1540 1541 1542

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1543
		      readl, (sts & DMA_GSTS_TES), sts);
1544

1545
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1546 1547
}

1548
static void iommu_disable_translation(struct intel_iommu *iommu)
1549 1550 1551 1552
{
	u32 sts;
	unsigned long flag;

1553
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1554 1555 1556 1557 1558
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1559
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1560

1561
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1562 1563
}

1564

1565 1566
static int iommu_init_domains(struct intel_iommu *iommu)
{
1567 1568
	u32 ndomains, nlongs;
	size_t size;
1569 1570

	ndomains = cap_ndoms(iommu->cap);
1571
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1572
		 iommu->name, ndomains);
1573 1574
	nlongs = BITS_TO_LONGS(ndomains);

1575 1576
	spin_lock_init(&iommu->lock);

1577 1578
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1579 1580
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1581 1582
		return -ENOMEM;
	}
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592

	size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1593 1594
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1595
		kfree(iommu->domain_ids);
1596
		kfree(iommu->domains);
1597
		iommu->domain_ids = NULL;
1598
		iommu->domains    = NULL;
1599 1600 1601
		return -ENOMEM;
	}

1602 1603


1604
	/*
1605 1606 1607 1608
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1609
	 */
1610 1611
	set_bit(0, iommu->domain_ids);

1612 1613 1614
	return 0;
}

1615
static void disable_dmar_iommu(struct intel_iommu *iommu)
1616
{
1617
	struct device_domain_info *info, *tmp;
1618
	unsigned long flags;
1619

1620 1621
	if (!iommu->domains || !iommu->domain_ids)
		return;
1622

1623
	spin_lock_irqsave(&device_domain_lock, flags);
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1635
		dmar_remove_one_dev_info(domain, info->dev);
1636 1637 1638

		if (!domain_type_is_vm_or_si(domain))
			domain_exit(domain);
1639
	}
1640
	spin_unlock_irqrestore(&device_domain_lock, flags);
1641 1642 1643

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1644
}
1645

1646 1647 1648
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1649 1650 1651 1652 1653
		int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1654 1655 1656 1657 1658
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1659

W
Weidong Han 已提交
1660 1661
	g_iommus[iommu->seq_id] = NULL;

1662 1663 1664 1665
	/* free context mapping */
	free_context_table(iommu);
}

1666
static struct dmar_domain *alloc_domain(int flags)
1667 1668 1669 1670 1671 1672 1673
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1674
	memset(domain, 0, sizeof(*domain));
1675
	domain->nid = -1;
1676
	domain->flags = flags;
1677
	INIT_LIST_HEAD(&domain->devices);
1678 1679 1680 1681

	return domain;
}

1682 1683
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1684 1685
			       struct intel_iommu *iommu)
{
1686
	unsigned long ndomains;
1687
	int num;
1688

1689
	assert_spin_locked(&device_domain_lock);
1690
	assert_spin_locked(&iommu->lock);
1691

1692 1693 1694
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1695 1696 1697 1698 1699 1700 1701
		ndomains = cap_ndoms(iommu->cap);
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1702
			return -ENOSPC;
1703 1704 1705 1706 1707 1708 1709 1710
		}

		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;

1711 1712
		domain_update_iommu_cap(domain);
	}
1713

1714
	return 0;
1715 1716 1717 1718 1719
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1720 1721
	int num, count = INT_MAX;

1722
	assert_spin_locked(&device_domain_lock);
1723
	assert_spin_locked(&iommu->lock);
1724

1725 1726 1727
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1728 1729 1730 1731
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);

1732
		domain_update_iommu_cap(domain);
1733
		domain->iommu_did[iommu->seq_id] = 0;
1734 1735 1736 1737 1738
	}

	return count;
}

1739
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1740
static struct lock_class_key reserved_rbtree_key;
1741

1742
static int dmar_init_reserved_ranges(void)
1743 1744 1745 1746 1747
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1748 1749
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1750

M
Mark Gross 已提交
1751 1752 1753
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1754 1755 1756
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1757
	if (!iova) {
J
Joerg Roedel 已提交
1758
		pr_err("Reserve IOAPIC range failed\n");
1759 1760
		return -ENODEV;
	}
1761 1762 1763 1764 1765 1766 1767 1768 1769

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1770 1771 1772
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1773
			if (!iova) {
J
Joerg Roedel 已提交
1774
				pr_err("Reserve iova failed\n");
1775 1776
				return -ENODEV;
			}
1777 1778
		}
	}
1779
	return 0;
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1801 1802
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1803 1804 1805 1806
{
	int adjust_width, agaw;
	unsigned long sagaw;

1807 1808
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1820
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1821 1822 1823 1824 1825 1826
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1827 1828 1829 1830 1831
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1832 1833 1834 1835 1836
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1837 1838 1839 1840 1841
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1842
	domain->nid = iommu->node;
1843

1844
	/* always allocate the top pgd */
1845
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1846 1847
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1848
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1849 1850 1851 1852 1853
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1854
	struct page *freelist = NULL;
1855 1856 1857 1858 1859

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1860 1861 1862 1863
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1864 1865
	/* Remove associated devices and clear attached or cached domains */
	rcu_read_lock();
1866
	domain_remove_dev_info(domain);
1867
	rcu_read_unlock();
1868

1869 1870 1871
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1872
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1873

1874 1875
	dma_free_pagelist(freelist);

1876 1877 1878
	free_domain_mem(domain);
}

1879 1880
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
1881
				      u8 bus, u8 devfn)
1882
{
1883
	u16 did = domain->iommu_did[iommu->seq_id];
1884 1885
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
1886 1887
	struct context_entry *context;
	unsigned long flags;
1888
	struct dma_pte *pgd;
1889
	int ret, agaw;
1890

1891 1892
	WARN_ON(did == 0);

1893 1894
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
1895 1896 1897

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1898

1899
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
1900

1901 1902 1903 1904
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
1905
	context = iommu_context_addr(iommu, bus, devfn, 1);
1906
	if (!context)
1907 1908 1909 1910 1911
		goto out_unlock;

	ret = 0;
	if (context_present(context))
		goto out_unlock;
1912

1913 1914
	pgd = domain->pgd;

1915
	context_clear_entry(context);
1916
	context_set_domain_id(context, did);
F
Fenghua Yu 已提交
1917

1918 1919 1920 1921
	/*
	 * Skip top levels of page tables for iommu which has less agaw
	 * than default.  Unnecessary for PT mode.
	 */
Y
Yu Zhao 已提交
1922
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1923
		for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1924
			ret = -ENOMEM;
1925
			pgd = phys_to_virt(dma_pte_addr(pgd));
1926 1927
			if (!dma_pte_present(pgd))
				goto out_unlock;
1928 1929
		}

1930
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1931 1932
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
1933

Y
Yu Zhao 已提交
1934 1935
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
1936 1937 1938 1939 1940 1941 1942
	} else {
		/*
		 * In pass through mode, AW must be programmed to
		 * indicate the largest AGAW value supported by
		 * hardware. And ASR is ignored by hardware.
		 */
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1943
	}
F
Fenghua Yu 已提交
1944 1945

	context_set_translation_type(context, translation);
1946 1947
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1948
	domain_flush_cache(domain, context, sizeof(*context));
1949

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1961
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
1962
	} else {
1963
		iommu_flush_write_buffer(iommu);
1964
	}
Y
Yu Zhao 已提交
1965
	iommu_enable_dev_iotlb(info);
1966 1967 1968 1969 1970 1971

	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
1972

1973 1974 1975
	return 0;
}

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
1987
					  PCI_BUS_NUM(alias), alias & 0xff);
1988 1989
}

1990
static int
1991
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
1992
{
1993
	struct intel_iommu *iommu;
1994
	u8 bus, devfn;
1995
	struct domain_context_mapping_data data;
1996

1997
	iommu = device_to_iommu(dev, &bus, &devfn);
1998 1999
	if (!iommu)
		return -ENODEV;
2000

2001
	if (!dev_is_pci(dev))
2002
		return domain_context_mapping_one(domain, iommu, bus, devfn);
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016

	data.domain = domain;
	data.iommu = iommu;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2017 2018
}

2019
static int domain_context_mapped(struct device *dev)
2020
{
W
Weidong Han 已提交
2021
	struct intel_iommu *iommu;
2022
	u8 bus, devfn;
W
Weidong Han 已提交
2023

2024
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2025 2026
	if (!iommu)
		return -ENODEV;
2027

2028 2029
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2030

2031 2032
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2033 2034
}

2035 2036 2037 2038 2039 2040 2041 2042
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2071 2072 2073
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2074 2075
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2076
	phys_addr_t uninitialized_var(pteval);
2077
	unsigned long sg_res = 0;
2078 2079
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2080

2081
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2082 2083 2084 2085 2086 2087

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2088 2089
	if (!sg) {
		sg_res = nr_pages;
2090 2091 2092
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2093
	while (nr_pages > 0) {
2094 2095
		uint64_t tmp;

2096
		if (!sg_res) {
2097
			sg_res = aligned_nrpages(sg->offset, sg->length);
2098 2099 2100
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2101
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2102
		}
2103

2104
		if (!pte) {
2105 2106
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2107
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2108 2109
			if (!pte)
				return -ENOMEM;
2110
			/* It is large page*/
2111
			if (largepage_lvl > 1) {
2112
				pteval |= DMA_PTE_LARGE_PAGE;
2113 2114 2115 2116 2117 2118
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2119
				dma_pte_free_pagetable(domain, iov_pfn,
2120
						       iov_pfn + lvl_pages - 1);
2121
			} else {
2122
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2123
			}
2124

2125 2126 2127 2128
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2129
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2130
		if (tmp) {
2131
			static int dumps = 5;
J
Joerg Roedel 已提交
2132 2133
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2134 2135 2136 2137 2138 2139
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2163
		pte++;
2164 2165
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2166 2167 2168 2169
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2170 2171

		if (!sg_res && nr_pages)
2172 2173 2174 2175 2176
			sg = sg_next(sg);
	}
	return 0;
}

2177 2178 2179
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2180
{
2181 2182
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2183

2184 2185 2186 2187 2188
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2189 2190
}

2191
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2192
{
2193 2194
	if (!iommu)
		return;
2195 2196 2197

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2198
					   DMA_CCMD_GLOBAL_INVL);
2199
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2200 2201
}

2202 2203 2204 2205 2206 2207
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2208
		info->dev->archdata.iommu = NULL;
2209 2210
}

2211 2212
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2213
	struct device_domain_info *info, *tmp;
2214
	unsigned long flags;
2215

2216
	spin_lock_irqsave(&device_domain_lock, flags);
2217
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2218
		__dmar_remove_one_dev_info(info);
2219
	spin_unlock_irqrestore(&device_domain_lock, flags);
2220 2221 2222 2223
}

/*
 * find_domain
2224
 * Note: we use struct device->archdata.iommu stores the info
2225
 */
2226
static struct dmar_domain *find_domain(struct device *dev)
2227 2228 2229 2230
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2231
	info = dev->archdata.iommu;
2232 2233 2234 2235 2236
	if (info)
		return info->domain;
	return NULL;
}

2237
static inline struct device_domain_info *
2238 2239 2240 2241 2242
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2243
		if (info->iommu->segment == segment && info->bus == bus &&
2244
		    info->devfn == devfn)
2245
			return info;
2246 2247 2248 2249

	return NULL;
}

2250 2251 2252 2253
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2254
{
2255
	struct dmar_domain *found = NULL;
2256 2257
	struct device_domain_info *info;
	unsigned long flags;
2258
	int ret;
2259 2260 2261

	info = alloc_devinfo_mem();
	if (!info)
2262
		return NULL;
2263 2264 2265 2266 2267

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2268
	info->iommu = iommu;
2269 2270 2271

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2272
		found = find_domain(dev);
2273 2274

	if (!found) {
2275
		struct device_domain_info *info2;
2276
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2277 2278 2279 2280
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2281
	}
2282

2283 2284 2285
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2286 2287
		/* Caller must free the original domain */
		return found;
2288 2289
	}

2290 2291 2292 2293 2294
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2295 2296 2297 2298
		spin_unlock_irqrestore(&device_domain_lock, flags);
		return NULL;
	}

2299 2300 2301 2302 2303 2304
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2305 2306
	if (dev && domain_context_mapping(domain, dev)) {
		pr_err("Domain context map for %s failed\n", dev_name(dev));
2307
		dmar_remove_one_dev_info(domain, dev);
2308 2309 2310
		return NULL;
	}

2311
	return domain;
2312 2313
}

2314 2315 2316 2317 2318 2319
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2320
/* domain is initialized */
2321
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2322
{
2323
	struct device_domain_info *info = NULL;
2324 2325
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2326
	u16 req_id, dma_alias;
2327
	unsigned long flags;
2328
	u8 bus, devfn;
2329

2330
	domain = find_domain(dev);
2331 2332 2333
	if (domain)
		return domain;

2334 2335 2336 2337
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2338 2339
	req_id = ((u16)bus << 8) | devfn;

2340 2341
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2342

2343 2344 2345 2346 2347 2348 2349 2350 2351
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2352
		}
2353
		spin_unlock_irqrestore(&device_domain_lock, flags);
2354

2355 2356 2357 2358
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2359

2360
	/* Allocate and initialize new domain for the device */
2361
	domain = alloc_domain(0);
2362
	if (!domain)
2363
		return NULL;
2364
	if (domain_init(domain, iommu, gaw)) {
2365 2366
		domain_exit(domain);
		return NULL;
2367
	}
2368

2369
	/* register PCI DMA alias device */
2370
	if (req_id != dma_alias && dev_is_pci(dev)) {
2371 2372
		tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					       dma_alias & 0xff, NULL, domain);
2373 2374 2375 2376 2377 2378

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2379
		if (!domain)
2380
			return NULL;
2381 2382 2383
	}

found_domain:
2384
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2385 2386 2387 2388 2389

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2390 2391

	return domain;
2392 2393
}

2394
static int iommu_identity_mapping;
2395 2396 2397
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2398

2399 2400 2401
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2402
{
2403 2404 2405 2406 2407
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2408
		pr_err("Reserving iova failed\n");
2409
		return -ENOMEM;
2410 2411
	}

J
Joerg Roedel 已提交
2412
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2413 2414 2415 2416
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2417
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2418

2419 2420
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2421
				  DMA_PTE_READ|DMA_PTE_WRITE);
2422 2423
}

2424
static int iommu_prepare_identity_map(struct device *dev,
2425 2426 2427 2428 2429 2430
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2431
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2432 2433 2434
	if (!domain)
		return -ENOMEM;

2435 2436 2437 2438 2439
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
J
Joerg Roedel 已提交
2440 2441
		pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
			dev_name(dev), start, end);
2442 2443 2444
		return 0;
	}

J
Joerg Roedel 已提交
2445 2446 2447
	pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
		dev_name(dev), start, end);

2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2468

2469
	ret = iommu_domain_identity_map(domain, start, end);
2470 2471 2472
	if (ret)
		goto error;

2473 2474 2475
	return 0;

 error:
2476 2477 2478 2479 2480
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2481
					 struct device *dev)
2482
{
2483
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2484
		return 0;
2485 2486
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2487 2488
}

2489
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2490 2491 2492 2493 2494 2495 2496 2497 2498
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2499
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2500
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2501 2502

	if (ret)
J
Joerg Roedel 已提交
2503
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2504

2505
	pci_dev_put(pdev);
2506 2507 2508 2509 2510 2511
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2512
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2513

2514
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2515

2516
static int __init si_domain_init(int hw)
2517
{
2518
	int nid, ret = 0;
2519

2520
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2521 2522 2523 2524 2525 2526 2527 2528
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2529
	pr_debug("Identity mapping domain allocated\n");
2530

2531 2532 2533
	if (hw)
		return 0;

2534
	for_each_online_node(nid) {
2535 2536 2537 2538 2539 2540 2541 2542 2543
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2544 2545
	}

2546 2547 2548
	return 0;
}

2549
static int identity_mapping(struct device *dev)
2550 2551 2552 2553 2554 2555
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2556
	info = dev->archdata.iommu;
2557 2558
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2559 2560 2561 2562

	return 0;
}

2563
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2564
{
2565
	struct dmar_domain *ndomain;
2566
	struct intel_iommu *iommu;
2567
	u8 bus, devfn;
2568

2569
	iommu = device_to_iommu(dev, &bus, &devfn);
2570 2571 2572
	if (!iommu)
		return -ENODEV;

2573
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2574 2575
	if (ndomain != domain)
		return -EBUSY;
2576 2577 2578 2579

	return 0;
}

2580
static bool device_has_rmrr(struct device *dev)
2581 2582
{
	struct dmar_rmrr_unit *rmrr;
2583
	struct device *tmp;
2584 2585
	int i;

2586
	rcu_read_lock();
2587
	for_each_rmrr_units(rmrr) {
2588 2589 2590 2591 2592 2593
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2594
			if (tmp == dev) {
2595
				rcu_read_unlock();
2596
				return true;
2597
			}
2598
	}
2599
	rcu_read_unlock();
2600 2601 2602
	return false;
}

2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2620 2621 2622 2623
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2624 2625 2626 2627 2628 2629 2630 2631 2632
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2633
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2634 2635 2636 2637 2638 2639
			return false;
	}

	return true;
}

2640
static int iommu_should_identity_map(struct device *dev, int startup)
2641
{
2642

2643 2644
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2645

2646
		if (device_is_rmrr_locked(dev))
2647
			return 0;
2648

2649 2650
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2651

2652 2653
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2654

2655
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2656
			return 0;
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2681
			return 0;
2682 2683 2684 2685
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2686

2687
	/*
2688
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2689
	 * Assume that they will — if they turn out not to be, then we can
2690 2691
	 * take them out of the 1:1 domain later.
	 */
2692 2693 2694 2695 2696
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2697
		u64 dma_mask = *dev->dma_mask;
2698

2699 2700 2701
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2702

2703
		return dma_mask >= dma_get_required_mask(dev);
2704
	}
2705 2706 2707 2708

	return 1;
}

2709 2710 2711 2712 2713 2714 2715
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

2716
	ret = domain_add_dev_info(si_domain, dev);
2717
	if (!ret)
J
Joerg Roedel 已提交
2718 2719
		pr_info("%s identity mapping for device %s\n",
			hw ? "Hardware" : "Software", dev_name(dev));
2720 2721 2722 2723 2724 2725 2726 2727
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2728
static int __init iommu_prepare_static_identity_mapping(int hw)
2729 2730
{
	struct pci_dev *pdev = NULL;
2731 2732 2733 2734 2735
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2736 2737

	for_each_pci_dev(pdev) {
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
2750

2751 2752 2753 2754 2755 2756
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2757
			}
2758 2759 2760
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2761
		}
2762 2763 2764 2765

	return 0;
}

2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
2792
		pr_info("%s: Using Register based invalidation\n",
2793 2794 2795 2796
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
2797
		pr_info("%s: Using Queued invalidation\n", iommu->name);
2798 2799 2800
	}
}

2801
static int copy_context_table(struct intel_iommu *iommu,
2802
			      struct root_entry __iomem *old_re,
2803 2804 2805
			      struct context_entry **tbl,
			      int bus, bool ext)
{
2806
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
2807 2808 2809
	struct context_entry __iomem *old_ce = NULL;
	struct context_entry *new_ce = NULL, ce;
	struct root_entry re;
2810 2811 2812
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
2813
	memcpy_fromio(&re, old_re, sizeof(re));
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
				iounmap(old_ce);

			ret = 0;
			if (devfn < 0x80)
2833
				old_ce_phys = root_entry_lctp(&re);
2834
			else
2835
				old_ce_phys = root_entry_uctp(&re);
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
			old_ce = ioremap_cache(old_ce_phys, PAGE_SIZE);
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
2860
		memcpy_fromio(&ce, old_ce + idx, sizeof(ce));
2861

2862
		if (!__context_present(&ce))
2863 2864
			continue;

2865 2866 2867 2868
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
	iounmap(old_ce);

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
2904
	struct root_entry __iomem *old_rt;
2905 2906 2907 2908 2909 2910
	struct context_entry **ctxt_tbls;
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
2911
	bool new_ext, ext;
2912 2913 2914

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

	old_rt = ioremap_cache(old_rt_phys, PAGE_SIZE);
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
	ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
	iounmap(old_rt);

	return ret;
}

2984
static int __init init_dmars(void)
2985 2986 2987
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2988
	bool copied_tables = false;
2989
	struct device *dev;
2990
	struct intel_iommu *iommu;
2991
	int i, ret;
2992

2993 2994 2995 2996 2997 2998 2999
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3000 3001 3002 3003 3004
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3005
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3006 3007 3008
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3009
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3010 3011
	}

3012 3013 3014 3015
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3016 3017 3018
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3019
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3020 3021 3022 3023
		ret = -ENOMEM;
		goto error;
	}

3024 3025 3026
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
3027
		ret = -ENOMEM;
3028
		goto free_g_iommus;
M
mark gross 已提交
3029 3030
	}

3031
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
3032
		g_iommus[iommu->seq_id] = iommu;
3033

3034 3035
		intel_iommu_init_qi(iommu);

3036 3037
		ret = iommu_init_domains(iommu);
		if (ret)
3038
			goto free_iommu;
3039

3040 3041
		init_translation_status(iommu);

3042 3043 3044 3045 3046 3047
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3048

3049 3050 3051
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3052
		 * among all IOMMU's. Need to Split it later.
3053 3054
		 */
		ret = iommu_alloc_root_entry(iommu);
3055
		if (ret)
3056
			goto free_iommu;
3057

3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3079
				copied_tables = true;
3080 3081 3082
			}
		}

3083 3084 3085 3086 3087
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);

F
Fenghua Yu 已提交
3088
		if (!ecap_pass_through(iommu->ecap))
3089
			hw_pass_through = 0;
3090 3091
	}

3092
	if (iommu_pass_through)
3093 3094
		iommu_identity_mapping |= IDENTMAP_ALL;

3095
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3096
	iommu_identity_mapping |= IDENTMAP_GFX;
3097
#endif
3098

3099 3100 3101 3102 3103 3104
	if (iommu_identity_mapping) {
		ret = si_domain_init(hw_pass_through);
		if (ret)
			goto free_iommu;
	}

3105 3106
	check_tylersburg_isoch();

3107 3108 3109 3110 3111 3112 3113 3114 3115
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3116
	/*
3117 3118 3119
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3120
	 */
3121 3122
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3123
		if (ret) {
J
Joerg Roedel 已提交
3124
			pr_crit("Failed to setup IOMMU pass-through\n");
3125
			goto free_iommu;
3126 3127 3128
		}
	}
	/*
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3141
	 */
J
Joerg Roedel 已提交
3142
	pr_info("Setting RMRR:\n");
3143
	for_each_rmrr_units(rmrr) {
3144 3145
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3146
					  i, dev) {
3147
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3148
			if (ret)
J
Joerg Roedel 已提交
3149
				pr_err("Mapping reserved region failed\n");
3150
		}
F
Fenghua Yu 已提交
3151
	}
3152

3153 3154
	iommu_prepare_isa();

3155 3156
domains_done:

3157 3158 3159 3160 3161 3162 3163
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3164
	for_each_iommu(iommu, drhd) {
3165 3166 3167 3168 3169 3170
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3171
				iommu_disable_protect_mem_regions(iommu);
3172
			continue;
3173
		}
3174 3175 3176

		iommu_flush_write_buffer(iommu);

3177 3178
		ret = dmar_set_interrupt(iommu);
		if (ret)
3179
			goto free_iommu;
3180

3181 3182 3183
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

3184
		iommu_disable_protect_mem_regions(iommu);
3185 3186 3187
	}

	return 0;
3188 3189

free_iommu:
3190 3191
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3192
		free_dmar_iommu(iommu);
3193
	}
3194
	kfree(deferred_flush);
3195
free_g_iommus:
W
Weidong Han 已提交
3196
	kfree(g_iommus);
3197
error:
3198 3199 3200
	return ret;
}

3201
/* This takes a number of _MM_ pages, not VTD pages */
3202 3203 3204
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3205 3206 3207
{
	struct iova *iova = NULL;

3208 3209 3210 3211
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3212 3213
		/*
		 * First try to allocate an io virtual address in
3214
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3215
		 * from higher range
3216
		 */
3217 3218 3219 3220 3221 3222 3223
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
J
Joerg Roedel 已提交
3224
		pr_err("Allocating %ld-page iova for %s failed",
3225
		       nrpages, dev_name(dev));
3226 3227 3228 3229 3230 3231
		return NULL;
	}

	return iova;
}

3232
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
3233 3234 3235
{
	struct dmar_domain *domain;

3236
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3237
	if (!domain) {
J
Joerg Roedel 已提交
3238
		pr_err("Allocating domain for %s failed\n",
3239
		       dev_name(dev));
A
Al Viro 已提交
3240
		return NULL;
3241 3242
	}

3243 3244 3245
	return domain;
}

3246
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3247 3248 3249 3250
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
3251
	info = dev->archdata.iommu;
3252 3253 3254 3255 3256 3257
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

3258
/* Check if the dev needs to go through non-identity map and unmap process.*/
3259
static int iommu_no_mapping(struct device *dev)
3260 3261 3262
{
	int found;

3263
	if (iommu_dummy(dev))
3264 3265
		return 1;

3266
	if (!iommu_identity_mapping)
3267
		return 0;
3268

3269
	found = identity_mapping(dev);
3270
	if (found) {
3271
		if (iommu_should_identity_map(dev, 0))
3272 3273 3274 3275 3276 3277
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3278
			dmar_remove_one_dev_info(si_domain, dev);
J
Joerg Roedel 已提交
3279 3280
			pr_info("32bit %s uses non-identity mapping\n",
				dev_name(dev));
3281 3282 3283 3284 3285 3286 3287
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3288
		if (iommu_should_identity_map(dev, 0)) {
3289
			int ret;
3290
			ret = domain_add_dev_info(si_domain, dev);
3291
			if (!ret) {
J
Joerg Roedel 已提交
3292 3293
				pr_info("64bit %s uses identity mapping\n",
					dev_name(dev));
3294 3295 3296 3297 3298
				return 1;
			}
		}
	}

3299
	return 0;
3300 3301
}

3302
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3303
				     size_t size, int dir, u64 dma_mask)
3304 3305
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3306
	phys_addr_t start_paddr;
3307 3308
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3309
	int ret;
3310
	struct intel_iommu *iommu;
3311
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3312 3313

	BUG_ON(dir == DMA_NONE);
3314

3315
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3316
		return paddr;
3317

3318
	domain = get_valid_domain_for_dev(dev);
3319 3320 3321
	if (!domain)
		return 0;

3322
	iommu = domain_get_iommu(domain);
3323
	size = aligned_nrpages(paddr, size);
3324

3325
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3326 3327 3328
	if (!iova)
		goto error;

3329 3330 3331 3332 3333
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3334
			!cap_zlr(iommu->cap))
3335 3336 3337 3338
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3339
	 * paddr - (paddr + size) might be partial page, we should map the whole
3340
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3341
	 * might have two guest_addr mapping to the same host paddr, but this
3342 3343
	 * is not a big problem
	 */
3344
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3345
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3346 3347 3348
	if (ret)
		goto error;

3349 3350
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3351 3352 3353
		iommu_flush_iotlb_psi(iommu, domain,
				      mm_to_dma_pfn(iova->pfn_lo),
				      size, 0, 1);
3354
	else
3355
		iommu_flush_write_buffer(iommu);
3356

3357 3358 3359
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3360 3361

error:
3362 3363
	if (iova)
		__free_iova(&domain->iovad, iova);
J
Joerg Roedel 已提交
3364
	pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
3365
		dev_name(dev), size, (unsigned long long)paddr, dir);
3366 3367 3368
	return 0;
}

3369 3370 3371 3372
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3373
{
3374
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3375
				  dir, *dev->dma_mask);
3376 3377
}

M
mark gross 已提交
3378 3379
static void flush_unmaps(void)
{
3380
	int i, j;
M
mark gross 已提交
3381 3382 3383 3384 3385

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3386 3387 3388
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3389

3390 3391 3392
		if (!deferred_flush[i].next)
			continue;

3393 3394 3395
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3396
					 DMA_TLB_GLOBAL_FLUSH);
3397
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3398 3399
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3400 3401 3402 3403
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
3404
				iommu_flush_iotlb_psi(iommu, domain,
3405
					iova->pfn_lo, iova_size(iova),
3406
					!deferred_flush[i].freelist[j], 0);
3407
			else {
3408
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3409 3410 3411
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3412
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3413 3414
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3415
		}
3416
		deferred_flush[i].next = 0;
M
mark gross 已提交
3417 3418 3419 3420 3421 3422 3423
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3424 3425 3426
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3427
	flush_unmaps();
3428
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3429 3430
}

3431
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3432 3433
{
	unsigned long flags;
3434
	int next, iommu_id;
3435
	struct intel_iommu *iommu;
M
mark gross 已提交
3436 3437

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3438 3439 3440
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3441 3442
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3443

3444 3445 3446
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3447
	deferred_flush[iommu_id].freelist[next] = freelist;
3448
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3449 3450 3451 3452 3453 3454 3455 3456 3457

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3458
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3459
{
3460
	struct dmar_domain *domain;
3461
	unsigned long start_pfn, last_pfn;
3462
	struct iova *iova;
3463
	struct intel_iommu *iommu;
3464
	struct page *freelist;
3465

3466
	if (iommu_no_mapping(dev))
3467
		return;
3468

3469
	domain = find_domain(dev);
3470 3471
	BUG_ON(!domain);

3472 3473
	iommu = domain_get_iommu(domain);

3474
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3475 3476
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3477 3478
		return;

3479 3480
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3481

3482
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3483
		 dev_name(dev), start_pfn, last_pfn);
3484

3485
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3486

M
mark gross 已提交
3487
	if (intel_iommu_strict) {
3488
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3489
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3490 3491
		/* free iova */
		__free_iova(&domain->iovad, iova);
3492
		dma_free_pagelist(freelist);
M
mark gross 已提交
3493
	} else {
3494
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3495 3496 3497 3498 3499
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3500 3501
}

3502 3503 3504 3505 3506 3507 3508
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3509
static void *intel_alloc_coherent(struct device *dev, size_t size,
3510 3511
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3512
{
A
Akinobu Mita 已提交
3513
	struct page *page = NULL;
3514 3515
	int order;

F
Fenghua Yu 已提交
3516
	size = PAGE_ALIGN(size);
3517
	order = get_order(size);
3518

3519
	if (!iommu_no_mapping(dev))
3520
		flags &= ~(GFP_DMA | GFP_DMA32);
3521 3522
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3523 3524 3525 3526
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3527

A
Akinobu Mita 已提交
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3542
		return NULL;
A
Akinobu Mita 已提交
3543
	memset(page_address(page), 0, size);
3544

A
Akinobu Mita 已提交
3545
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3546
					 DMA_BIDIRECTIONAL,
3547
					 dev->coherent_dma_mask);
3548
	if (*dma_handle)
A
Akinobu Mita 已提交
3549 3550 3551 3552
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3553 3554 3555
	return NULL;
}

3556
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3557
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3558 3559
{
	int order;
A
Akinobu Mita 已提交
3560
	struct page *page = virt_to_page(vaddr);
3561

F
Fenghua Yu 已提交
3562
	size = PAGE_ALIGN(size);
3563 3564
	order = get_order(size);

3565
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3566 3567
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3568 3569
}

3570
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3571 3572
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3573
{
3574
	intel_unmap(dev, sglist[0].dma_address);
3575 3576 3577
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3578
	struct scatterlist *sglist, int nelems, int dir)
3579 3580
{
	int i;
F
FUJITA Tomonori 已提交
3581
	struct scatterlist *sg;
3582

F
FUJITA Tomonori 已提交
3583
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3584
		BUG_ON(!sg_page(sg));
3585
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3586
		sg->dma_length = sg->length;
3587 3588 3589 3590
	}
	return nelems;
}

3591
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3592
			enum dma_data_direction dir, struct dma_attrs *attrs)
3593 3594 3595
{
	int i;
	struct dmar_domain *domain;
3596 3597 3598 3599
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3600
	struct scatterlist *sg;
3601
	unsigned long start_vpfn;
3602
	struct intel_iommu *iommu;
3603 3604

	BUG_ON(dir == DMA_NONE);
3605 3606
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3607

3608
	domain = get_valid_domain_for_dev(dev);
3609 3610 3611
	if (!domain)
		return 0;

3612 3613
	iommu = domain_get_iommu(domain);

3614
	for_each_sg(sglist, sg, nelems, i)
3615
		size += aligned_nrpages(sg->offset, sg->length);
3616

3617 3618
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3619
	if (!iova) {
F
FUJITA Tomonori 已提交
3620
		sglist->dma_length = 0;
3621 3622 3623 3624 3625 3626 3627 3628
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3629
			!cap_zlr(iommu->cap))
3630 3631 3632 3633
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3634
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3635

3636
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3637 3638 3639 3640 3641
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3642 3643
	}

3644 3645
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3646
		iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
3647
	else
3648
		iommu_flush_write_buffer(iommu);
3649

3650 3651 3652
	return nelems;
}

3653 3654 3655 3656 3657
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3658
struct dma_map_ops intel_dma_ops = {
3659 3660
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3661 3662
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3663 3664
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3665
	.mapping_error = intel_mapping_error,
3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3679
		pr_err("Couldn't create iommu_domain cache\n");
3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3696
		pr_err("Couldn't create devinfo cache\n");
3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3720
	iommu_iova_cache_destroy();
3721 3722 3723 3724 3725 3726 3727 3728

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3729
	iommu_iova_cache_destroy();
3730 3731
}

3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3760 3761 3762
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3763
	struct device *dev;
3764
	int i;
3765 3766 3767

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3768 3769 3770
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3771
			/* ignore DMAR unit if no devices exist */
3772 3773 3774 3775 3776
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3777 3778
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3779 3780
			continue;

3781 3782
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3783
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3784 3785 3786 3787
				break;
		if (i < drhd->devices_cnt)
			continue;

3788 3789 3790 3791 3792 3793
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3794 3795
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3796
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3797 3798 3799 3800
		}
	}
}

3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3822 3823 3824 3825 3826
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3827
					   DMA_CCMD_GLOBAL_INVL);
3828 3829
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3830
		iommu_disable_protect_mem_regions(iommu);
3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3843
					   DMA_CCMD_GLOBAL_INVL);
3844
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3845
					 DMA_TLB_GLOBAL_FLUSH);
3846 3847 3848
	}
}

3849
static int iommu_suspend(void)
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3867
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3868 3869 3870 3871 3872 3873 3874 3875 3876 3877

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3878
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3889
static void iommu_resume(void)
3890 3891 3892 3893 3894 3895
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3896 3897 3898 3899
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3900
		return;
3901 3902 3903 3904
	}

	for_each_active_iommu(iommu, drhd) {

3905
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3906 3907 3908 3909 3910 3911 3912 3913 3914 3915

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3916
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3917 3918 3919 3920 3921 3922
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3923
static struct syscore_ops iommu_syscore_ops = {
3924 3925 3926 3927
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3928
static void __init init_iommu_pm_ops(void)
3929
{
3930
	register_syscore_ops(&iommu_syscore_ops);
3931 3932 3933
}

#else
3934
static inline void init_iommu_pm_ops(void) {}
3935 3936
#endif	/* CONFIG_PM */

3937

3938
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3951 3952 3953 3954 3955 3956 3957
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3958

3959
	list_add(&rmrru->list, &dmar_rmrr_units);
3960

3961
	return 0;
3962 3963
}

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
3983 3984 3985 3986
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

3987 3988 3989
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

3990
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3991 3992 3993 3994 3995
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
3996 3997 3998
	if (!atsru)
		return -ENOMEM;

3999 4000 4001 4002 4003 4004 4005
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4006
	atsru->include_all = atsr->flags & 0x1;
4007 4008 4009 4010 4011 4012 4013 4014 4015
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4016

4017
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4018 4019 4020 4021

	return 0;
}

4022 4023 4024 4025 4026 4027
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

4064 4065 4066 4067 4068 4069 4070 4071 4072
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4073
		pr_warn("%s: Doesn't support hardware pass through.\n",
4074 4075 4076 4077 4078
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4079
		pr_warn("%s: Doesn't support snooping.\n",
4080 4081 4082 4083 4084
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4085
		pr_warn("%s: Doesn't support large page.\n",
4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4133 4134
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4151 4152
}

4153 4154 4155 4156 4157 4158 4159 4160 4161
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
4162 4163
	}

4164 4165 4166 4167
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4168 4169 4170 4171
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4172
	int i, ret = 1;
4173
	struct pci_bus *bus;
4174 4175
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4176 4177 4178 4179 4180
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4181
		bridge = bus->self;
4182
		if (!bridge || !pci_is_pcie(bridge) ||
4183
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4184
			return 0;
4185
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4186 4187
			break;
	}
4188 4189
	if (!bridge)
		return 0;
4190

4191
	rcu_read_lock();
4192 4193 4194 4195 4196
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4197
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4198
			if (tmp == &bridge->dev)
4199
				goto out;
4200 4201

		if (atsru->include_all)
4202
			goto out;
4203
	}
4204 4205
	ret = 0;
out:
4206
	rcu_read_unlock();
4207

4208
	return ret;
4209 4210
}

4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4230
			if(ret < 0)
4231 4232
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
4233 4234
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4274
	if (iommu_dummy(dev))
4275 4276
		return 0;

4277
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4278 4279
		return 0;

4280
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4281 4282 4283
	if (!domain)
		return 0;

4284
	dmar_remove_one_dev_info(domain, dev);
4285
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4286
		domain_exit(domain);
4287

F
Fenghua Yu 已提交
4288 4289 4290 4291 4292 4293 4294
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4307
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4321
			struct page *freelist;
4322 4323 4324

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4325
				pr_debug("Failed get IOVA for PFN %lx\n",
4326 4327 4328 4329 4330 4331 4332
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4333
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4334 4335 4336 4337
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4338 4339 4340
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4341 4342
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4343
				iommu_flush_iotlb_psi(iommu, si_domain,
4344
					iova->pfn_lo, iova_size(iova),
4345
					!freelist, 0);
4346
			rcu_read_unlock();
4347
			dma_free_pagelist(freelist);
4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4421 4422 4423 4424 4425
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4426 4427
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4441 4442
int __init intel_iommu_init(void)
{
4443
	int ret = -ENODEV;
4444
	struct dmar_drhd_unit *drhd;
4445
	struct intel_iommu *iommu;
4446

4447 4448 4449
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4450 4451 4452 4453 4454 4455 4456
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4457 4458 4459
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4460
		goto out_free_dmar;
4461
	}
4462

4463
	if (dmar_dev_scope_init() < 0) {
4464 4465
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4466
		goto out_free_dmar;
4467
	}
4468

4469
	if (no_iommu || dmar_disabled)
4470
		goto out_free_dmar;
4471

4472
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4473
		pr_info("No RMRR found\n");
4474 4475

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4476
		pr_info("No ATSR found\n");
4477

4478 4479 4480
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4481
		goto out_free_reserved_range;
4482
	}
4483 4484 4485

	init_no_remapping_devices();

4486
	ret = init_dmars();
4487
	if (ret) {
4488 4489
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4490
		pr_err("Initialization failed\n");
4491
		goto out_free_reserved_range;
4492
	}
4493
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4494
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4495

M
mark gross 已提交
4496
	init_timer(&unmap_timer);
4497 4498 4499
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4500
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4501

4502
	init_iommu_pm_ops();
4503

4504 4505 4506
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
4507
						       "%s", iommu->name);
4508

4509
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4510
	bus_register_notifier(&pci_bus_type, &device_nb);
4511 4512
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4513

4514 4515
	intel_iommu_enabled = 1;

4516
	return 0;
4517 4518 4519 4520 4521

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4522 4523
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4524
	return ret;
4525
}
4526

4527
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4528 4529 4530
{
	struct intel_iommu *iommu = opaque;

4531
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4532 4533 4534 4535 4536 4537 4538 4539 4540
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4541
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4542
{
4543
	if (!iommu || !dev || !dev_is_pci(dev))
4544 4545
		return;

4546
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4547 4548
}

4549
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
4550 4551 4552 4553
{
	struct intel_iommu *iommu;
	unsigned long flags;

4554 4555
	assert_spin_locked(&device_domain_lock);

4556
	if (WARN_ON(!info))
4557 4558
		return;

4559
	iommu = info->iommu;
4560

4561 4562 4563 4564
	if (info->dev) {
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
	}
4565

4566
	unlink_domain_info(info);
4567

4568
	spin_lock_irqsave(&iommu->lock, flags);
4569
	domain_detach_iommu(info->domain, iommu);
4570
	spin_unlock_irqrestore(&iommu->lock, flags);
4571 4572

	free_devinfo_mem(info);
4573 4574
}

4575 4576 4577
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev)
{
4578
	struct device_domain_info *info;
4579 4580 4581
	unsigned long flags;

	spin_lock_irqsave(&device_domain_lock, flags);
4582 4583
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
4584 4585 4586
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

4587
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4588 4589 4590
{
	int adjust_width;

4591 4592
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
4593 4594 4595 4596 4597 4598 4599 4600
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4601
	domain->iommu_snooping = 0;
4602
	domain->iommu_superpage = 0;
4603
	domain->max_addr = 0;
4604 4605

	/* always allocate the top pgd */
4606
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4607 4608 4609 4610 4611 4612
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4613
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4614
{
4615
	struct dmar_domain *dmar_domain;
4616 4617 4618 4619
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4620

4621
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4622
	if (!dmar_domain) {
J
Joerg Roedel 已提交
4623
		pr_err("Can't allocate dmar_domain\n");
4624
		return NULL;
K
Kay, Allen M 已提交
4625
	}
4626
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
4627
		pr_err("Domain initialization failed\n");
4628
		domain_exit(dmar_domain);
4629
		return NULL;
K
Kay, Allen M 已提交
4630
	}
4631
	domain_update_iommu_cap(dmar_domain);
4632

4633
	domain = &dmar_domain->domain;
4634 4635 4636 4637
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4638
	return domain;
K
Kay, Allen M 已提交
4639 4640
}

4641
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4642
{
4643
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4644 4645
}

4646 4647
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4648
{
4649
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4650 4651
	struct intel_iommu *iommu;
	int addr_width;
4652
	u8 bus, devfn;
4653

4654 4655 4656 4657 4658
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4659 4660
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4661 4662
		struct dmar_domain *old_domain;

4663
		old_domain = find_domain(dev);
4664
		if (old_domain) {
4665
			rcu_read_lock();
4666
			dmar_remove_one_dev_info(old_domain, dev);
4667
			rcu_read_unlock();
4668 4669 4670 4671

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4672 4673 4674
		}
	}

4675
	iommu = device_to_iommu(dev, &bus, &devfn);
4676 4677 4678 4679 4680
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4681 4682 4683 4684
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
J
Joerg Roedel 已提交
4685
		pr_err("%s: iommu width (%d) is not "
4686
		       "sufficient for the mapped address (%llx)\n",
4687
		       __func__, addr_width, dmar_domain->max_addr);
4688 4689
		return -EFAULT;
	}
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4700 4701
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4702
			free_pgtable_page(pte);
4703 4704 4705
		}
		dmar_domain->agaw--;
	}
4706

4707
	return domain_add_dev_info(dmar_domain, dev);
K
Kay, Allen M 已提交
4708 4709
}

4710 4711
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4712
{
4713
	dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
4714
}
4715

4716 4717
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4718
			   size_t size, int iommu_prot)
4719
{
4720
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4721
	u64 max_addr;
4722
	int prot = 0;
4723
	int ret;
4724

4725 4726 4727 4728
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4729 4730
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4731

4732
	max_addr = iova + size;
4733
	if (dmar_domain->max_addr < max_addr) {
4734 4735 4736
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4737
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4738
		if (end < max_addr) {
J
Joerg Roedel 已提交
4739
			pr_err("%s: iommu width (%d) is not "
4740
			       "sufficient for the mapped address (%llx)\n",
4741
			       __func__, dmar_domain->gaw, max_addr);
4742 4743
			return -EFAULT;
		}
4744
		dmar_domain->max_addr = max_addr;
4745
	}
4746 4747
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4748
	size = aligned_nrpages(hpa, size);
4749 4750
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4751
	return ret;
K
Kay, Allen M 已提交
4752 4753
}

4754
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4755
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4756
{
4757
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4758 4759 4760 4761
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
4762
	int iommu_id, level = 0;
4763 4764 4765

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
4766
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
4767 4768 4769

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4770

4771 4772 4773 4774 4775 4776 4777
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

4778
	for_each_domain_iommu(iommu_id, dmar_domain) {
4779 4780
		iommu = g_iommus[iommu_id];

4781 4782
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
4783 4784 4785
	}

	dma_free_pagelist(freelist);
4786

4787 4788
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4789

4790
	return size;
K
Kay, Allen M 已提交
4791 4792
}

4793
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4794
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4795
{
4796
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
4797
	struct dma_pte *pte;
4798
	int level = 0;
4799
	u64 phys = 0;
K
Kay, Allen M 已提交
4800

4801
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4802
	if (pte)
4803
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4804

4805
	return phys;
K
Kay, Allen M 已提交
4806
}
4807

4808
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4809 4810
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4811
		return domain_update_iommu_snooping(NULL) == 1;
4812
	if (cap == IOMMU_CAP_INTR_REMAP)
4813
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4814

4815
	return false;
S
Sheng Yang 已提交
4816 4817
}

4818 4819
static int intel_iommu_add_device(struct device *dev)
{
4820
	struct intel_iommu *iommu;
4821
	struct iommu_group *group;
4822
	u8 bus, devfn;
4823

4824 4825
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4826 4827
		return -ENODEV;

4828
	iommu_device_link(iommu->iommu_dev, dev);
4829

4830
	group = iommu_group_get_for_dev(dev);
4831

4832 4833
	if (IS_ERR(group))
		return PTR_ERR(group);
4834

4835
	iommu_group_put(group);
4836
	return 0;
4837
}
4838

4839 4840
static void intel_iommu_remove_device(struct device *dev)
{
4841 4842 4843 4844 4845 4846 4847
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4848
	iommu_group_remove_device(dev);
4849 4850

	iommu_device_unlink(iommu->iommu_dev, dev);
4851 4852
}

4853
static const struct iommu_ops intel_iommu_ops = {
4854
	.capable	= intel_iommu_capable,
4855 4856
	.domain_alloc	= intel_iommu_domain_alloc,
	.domain_free	= intel_iommu_domain_free,
4857 4858
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4859 4860
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
O
Olav Haugan 已提交
4861
	.map_sg		= default_iommu_map_sg,
4862
	.iova_to_phys	= intel_iommu_iova_to_phys,
4863 4864
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4865
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4866
};
4867

4868 4869 4870
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
J
Joerg Roedel 已提交
4871
	pr_info("Disabling IOMMU for graphics on this chipset\n");
4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4883
static void quirk_iommu_rwbf(struct pci_dev *dev)
4884 4885 4886
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4887
	 * but needs it. Same seems to hold for the desktop versions.
4888
	 */
J
Joerg Roedel 已提交
4889
	pr_info("Forcing write-buffer flush capability\n");
4890 4891 4892 4893
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4894 4895 4896 4897 4898 4899
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4900

4901 4902 4903 4904 4905 4906 4907 4908 4909 4910
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4911
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4912 4913 4914
{
	unsigned short ggc;

4915
	if (pci_read_config_word(dev, GGC, &ggc))
4916 4917
		return;

4918
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
J
Joerg Roedel 已提交
4919
		pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4920
		dmar_map_gfx = 0;
4921 4922
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
J
Joerg Roedel 已提交
4923
		pr_info("Disabling batched IOTLB flush on Ironlake\n");
4924 4925
		intel_iommu_strict = 1;
       }
4926 4927 4928 4929 4930 4931
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
4985 4986

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4987 4988
	       vtisochctrl);
}