exynos_drm_fimd.c 30.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
32
#include "exynos_drm_fb.h"
33 34
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
35
#include "exynos_drm_plane.h"
36
#include "exynos_drm_iommu.h"
37 38

/*
39
 * FIMD stands for Fully Interactive Mobile Display and
40 41 42 43 44
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

45
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
46

47 48 49
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
50 51 52 53 54 55
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

58 59 60
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

61
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
62
#define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
63 64 65 66
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
67
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
68
/* color key value register for hardware window 1 ~ 4. */
69
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

89 90 91
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

92 93
struct fimd_driver_data {
	unsigned int timing_base;
94 95 96
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
97
	unsigned int lcdblk_mic_bypass_shift;
98 99

	unsigned int has_shadowcon:1;
100
	unsigned int has_clksel:1;
101
	unsigned int has_limited_fmt:1;
102
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
103
	unsigned int has_vtsel:1;
104
	unsigned int has_mic_bypass:1;
105 106
};

107 108 109
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
110
	.has_limited_fmt = 1,
111 112
};

113 114 115 116 117 118 119 120
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

121
static struct fimd_driver_data exynos4_fimd_driver_data = {
122
	.timing_base = 0x0,
123 124 125
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
126
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
127
	.has_vtsel = 1,
128 129
};

130 131 132 133 134 135 136
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
137
	.has_vtsel = 1,
138 139
};

140
static struct fimd_driver_data exynos5_fimd_driver_data = {
141
	.timing_base = 0x20000,
142 143 144
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
145
	.has_shadowcon = 1,
146
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
147
	.has_vtsel = 1,
148 149
};

150 151 152 153 154 155 156 157 158 159 160 161
static struct fimd_driver_data exynos5420_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
	.lcdblk_mic_bypass_shift = 11,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
	.has_vtsel = 1,
	.has_mic_bypass = 1,
};

162
struct fimd_context {
163
	struct device			*dev;
164
	struct drm_device		*drm_dev;
165
	struct exynos_drm_crtc		*crtc;
166
	struct exynos_drm_plane		planes[WINDOWS_NR];
167
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
168 169 170
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
171
	struct regmap			*sysreg;
172
	unsigned long			irq_flags;
173
	u32				vidcon0;
174
	u32				vidcon1;
175 176 177
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
178
	bool				suspended;
179
	int				pipe;
180 181
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
182 183
	atomic_t			win_updated;
	atomic_t			triggering;
184

185
	struct fimd_driver_data *driver_data;
186
	struct drm_encoder *encoder;
187 188
};

189
static const struct of_device_id fimd_driver_dt_match[] = {
190 191
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
192 193
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
194
	{ .compatible = "samsung,exynos4210-fimd",
195
	  .data = &exynos4_fimd_driver_data },
196 197
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
198
	{ .compatible = "samsung,exynos5250-fimd",
199
	  .data = &exynos5_fimd_driver_data },
200 201
	{ .compatible = "samsung,exynos5420-fimd",
	  .data = &exynos5420_fimd_driver_data },
202 203
	{},
};
204
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
205

206 207 208 209 210 211 212 213
static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

214 215 216 217 218 219 220 221
static const uint32_t fimd_formats[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

222 223 224
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
225 226 227
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

228
	return (struct fimd_driver_data *)of_id->data;
229 230
}

231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

287
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
288
{
289
	struct fimd_context *ctx = crtc->ctx;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

306
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
307 308 309 310 311 312 313 314 315 316 317 318
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

319 320
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
321 322 323 324 325 326 327 328 329 330 331 332
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

333
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
334
{
335
	struct fimd_context *ctx = crtc->ctx;
336
	unsigned int win, ch_enabled = 0;
337 338 339

	DRM_DEBUG_KMS("%s\n", __FILE__);

340 341 342 343 344 345
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

346 347
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
348 349 350
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
351
			fimd_enable_video_output(ctx, win, false);
352

353 354 355 356
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

357 358 359 360 361
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
362
	if (ch_enabled) {
363 364 365 366 367
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
368

369
		fimd_enable_vblank(ctx->crtc);
370
		fimd_wait_for_vblank(ctx->crtc);
371 372 373 374
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
375
	}
376 377 378 379 380

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
381 382
}

383 384 385 386 387 388
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

389 390 391 392 393 394 395 396
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

397
	/* Find the clock divider value that gets us closest to ideal_clk */
398
	clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
399 400 401 402

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

403
static void fimd_commit(struct exynos_drm_crtc *crtc)
404
{
405
	struct fimd_context *ctx = crtc->ctx;
406
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
407 408 409
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
410

I
Inki Dae 已提交
411 412 413
	if (ctx->suspended)
		return;

414 415 416 417
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

418 419 420 421 422 423 424 425
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
426 427
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
478

479 480 481 482 483 484 485 486 487 488 489 490
	/* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
	 * bit should be cleared.
	 */
	if (driver_data->has_mic_bypass && ctx->sysreg &&
	    regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_mic_bypass_shift,
				0x1 << driver_data->lcdblk_mic_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass mic.\n");
		return;
	}

491
	/* setup horizontal and vertical display size. */
492 493 494 495
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
496
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
497

498 499 500 501
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
502 503
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
504

505
	if (ctx->driver_data->has_clksel)
506 507
		val |= VIDCON0_CLKSEL_LCD;

508 509 510
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
511 512 513 514 515

	writel(val, ctx->regs + VIDCON0);
}


516
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
517
				uint32_t pixel_format, int width)
518 519 520 521 522
{
	unsigned long val;

	val = WINCONx_ENWIN;

523 524 525 526 527
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
528 529
		if (pixel_format == DRM_FORMAT_ARGB8888)
			pixel_format = DRM_FORMAT_XRGB8888;
530 531
	}

532
	switch (pixel_format) {
533
	case DRM_FORMAT_C8:
534 535 536 537
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
538 539 540 541 542 543
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
544 545 546 547
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
548
	case DRM_FORMAT_XRGB8888:
549 550 551 552
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
553 554
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
555 556 557 558 559 560 561 562 563 564 565 566 567
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

568
	/*
569 570 571 572 573
	 * Setting dma-burst to 16Word causes permanent tearing for very small
	 * buffers, e.g. cursor buffer. Burst Mode switching which based on
	 * plane size is not recommended as plane size varies alot towards the
	 * end of the screen and rapid movement causes unstable DMA, but it is
	 * still better to change dma-burst than displaying garbage.
574 575
	 */

576
	if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
577 578 579 580
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

581
	writel(val, ctx->regs + WINCON(win));
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
600 601
}

602
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
603 604 605 606 607 608 609 610 611 612 613 614
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

615 616 617 618 619 620 621
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
622
				    unsigned int win, bool protect)
623 624 625
{
	u32 reg, bits, val;

626 627 628 629 630 631 632 633 634 635
	/*
	 * SHADOWCON/PRTCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

652
static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
653 654
{
	struct fimd_context *ctx = crtc->ctx;
655
	int i;
656 657 658 659

	if (ctx->suspended)
		return;

660 661
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, true);
662 663
}

664
static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
665 666
{
	struct fimd_context *ctx = crtc->ctx;
667
	int i;
668 669 670 671

	if (ctx->suspended)
		return;

672 673
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, false);
674 675
}

676 677
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
678
{
679 680
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
681
	struct fimd_context *ctx = crtc->ctx;
682
	struct drm_framebuffer *fb = state->base.fb;
683 684 685
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
686
	unsigned int win = plane->index;
687 688
	unsigned int bpp = fb->bits_per_pixel >> 3;
	unsigned int pitch = fb->pitches[0];
689

I
Inki Dae 已提交
690 691 692
	if (ctx->suspended)
		return;

693 694
	offset = state->src.x * bpp;
	offset += state->src.y * pitch;
695

696
	/* buffer start address */
697
	dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
698
	val = (unsigned long)dma_addr;
699 700 701
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
702
	size = pitch * state->crtc.h;
703
	val = (unsigned long)(dma_addr + size);
704 705 706
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
707
			(unsigned long)dma_addr, val, size);
708
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
709
			state->crtc.w, state->crtc.h);
710 711

	/* buffer size */
712 713
	buf_offsize = pitch - (state->crtc.w * bpp);
	line_size = state->crtc.w * bpp;
714 715 716 717
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
718 719 720
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
721 722 723 724
	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
		VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
725 726
	writel(val, ctx->regs + VIDOSD_A(win));

727
	last_x = state->crtc.x + state->crtc.w;
728 729
	if (last_x)
		last_x--;
730
	last_y = state->crtc.y + state->crtc.h;
731 732 733
	if (last_y)
		last_y--;

734 735 736
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

737 738
	writel(val, ctx->regs + VIDOSD_B(win));

739
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
740
			state->crtc.x, state->crtc.y, last_x, last_y);
741 742 743 744 745

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
746
			offset = VIDOSD_C(win);
747
		val = state->crtc.w * state->crtc.h;
748 749 750 751 752
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

753
	fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
754 755 756

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
757
		fimd_win_set_colkey(ctx, win);
758

759
	fimd_enable_video_output(ctx, win, true);
760

761 762
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
763

764 765
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
766 767
}

768 769
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
770
{
771
	struct fimd_context *ctx = crtc->ctx;
772
	unsigned int win = plane->index;
773

774
	if (ctx->suspended)
775 776
		return;

777
	fimd_enable_video_output(ctx, win, false);
778

779 780
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
781 782
}

783
static void fimd_enable(struct exynos_drm_crtc *crtc)
784
{
785
	struct fimd_context *ctx = crtc->ctx;
786 787

	if (!ctx->suspended)
788
		return;
789 790 791

	ctx->suspended = false;

792 793
	pm_runtime_get_sync(ctx->dev);

794
	/* if vblank was enabled status, enable it again. */
795 796
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
797

798
	fimd_commit(ctx->crtc);
799 800
}

801
static void fimd_disable(struct exynos_drm_crtc *crtc)
802
{
803
	struct fimd_context *ctx = crtc->ctx;
804
	int i;
805

806
	if (ctx->suspended)
807
		return;
808 809 810 811 812 813

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
814
	for (i = 0; i < WINDOWS_NR; i++)
815
		fimd_disable_plane(crtc, &ctx->planes[i]);
816

817 818 819 820
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

821 822
	writel(0, ctx->regs + VIDCON0);

823
	pm_runtime_put_sync(ctx->dev);
824
	ctx->suspended = true;
825 826
}

827 828
static void fimd_trigger(struct device *dev)
{
829
	struct fimd_context *ctx = dev_get_drvdata(dev);
830 831 832 833
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

834
	 /*
835 836 837
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
838 839 840
	if (atomic_read(&ctx->triggering))
		return;

841
	/* Enters triggering mode */
842 843 844 845 846
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
847 848 849 850 851 852 853

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
854 855
}

856
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
857
{
858
	struct fimd_context *ctx = crtc->ctx;
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
876

877
	if (test_bit(0, &ctx->irq_flags))
878
		drm_crtc_handle_vblank(&ctx->crtc->base);
879 880
}

881 882 883 884 885 886 887 888 889 890
static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	/*
	 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
	 * clock. On these SoCs the bootloader may enable it but any
	 * power domain off/on will reset it to disable state.
	 */
891
	if (ctx->driver_data != &exynos5_fimd_driver_data &&
892
	    ctx->driver_data != &exynos5420_fimd_driver_data)
893 894 895
		return;

	val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
896
	writel(val, ctx->regs + DP_MIE_CLKCON);
897 898
}

899
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
900 901
	.enable = fimd_enable,
	.disable = fimd_disable,
902 903 904 905
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
906
	.atomic_begin = fimd_atomic_begin,
907 908
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
909
	.atomic_flush = fimd_atomic_flush,
910
	.te_handler = fimd_te_handler,
911
	.clock_enable = fimd_dp_clock_enable,
912 913 914 915 916
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
917
	u32 val, clear_bit, start, start_s;
918
	int win;
919 920 921

	val = readl(ctx->regs + VIDINTCON1);

922 923 924
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
925

926
	/* check the crtc is detached already from encoder */
927
	if (ctx->pipe < 0 || !ctx->drm_dev)
928
		goto out;
I
Inki Dae 已提交
929

930 931 932
	if (!ctx->i80_if)
		drm_crtc_handle_vblank(&ctx->crtc->base);

933 934 935 936 937 938
	for (win = 0 ; win < WINDOWS_NR ; win++) {
		struct exynos_drm_plane *plane = &ctx->planes[win];

		if (!plane->pending_fb)
			continue;

939 940 941 942
		start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
		start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
		if (start == start_s)
			exynos_drm_crtc_finish_update(ctx->crtc, plane);
943
	}
944

945
	if (ctx->i80_if) {
946
		/* Exits triggering mode */
947 948 949 950 951 952 953
		atomic_set(&ctx->triggering, 0);
	} else {
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
954
	}
955

956
out:
957 958 959
	return IRQ_HANDLED;
}

960
static int fimd_bind(struct device *dev, struct device *master, void *data)
961
{
962
	struct fimd_context *ctx = dev_get_drvdata(dev);
963
	struct drm_device *drm_dev = data;
964
	struct exynos_drm_private *priv = drm_dev->dev_private;
965
	struct exynos_drm_plane *exynos_plane;
966
	unsigned int i;
967
	int ret;
968

969 970
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
971

972 973 974 975 976
	for (i = 0; i < WINDOWS_NR; i++) {
		ctx->configs[i].pixel_formats = fimd_formats;
		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
		ctx->configs[i].zpos = i;
		ctx->configs[i].type = fimd_win_types[i];
977
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
978
					1 << ctx->pipe, &ctx->configs[i]);
979 980 981 982
		if (ret)
			return ret;
	}

983
	exynos_plane = &ctx->planes[DEFAULT_WIN];
984 985
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
986
					   &fimd_crtc_ops, ctx);
987 988
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
989

990
	if (ctx->encoder)
991
		exynos_dpi_bind(drm_dev, ctx->encoder);
992

993 994
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
995 996

	ret = drm_iommu_attach_device(drm_dev, dev);
997 998 999 1000
	if (ret)
		priv->pipe--;

	return ret;
1001 1002 1003 1004 1005
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1006
	struct fimd_context *ctx = dev_get_drvdata(dev);
1007

1008
	fimd_disable(ctx->crtc);
1009

1010
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
1011

1012 1013
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1024
	struct fimd_context *ctx;
1025
	struct device_node *i80_if_timings;
1026
	struct resource *res;
1027
	int ret;
1028

1029 1030
	if (!dev->of_node)
		return -ENODEV;
1031

1032
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1033 1034 1035
	if (!ctx)
		return -ENOMEM;

1036
	ctx->dev = dev;
1037
	ctx->suspended = true;
1038
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1039

1040 1041 1042 1043
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1044

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1083 1084 1085
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1086
		return PTR_ERR(ctx->bus_clk);
1087 1088 1089 1090 1091
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1092
		return PTR_ERR(ctx->lcd_clk);
1093
	}
1094 1095 1096

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1097
	ctx->regs = devm_ioremap_resource(dev, res);
1098 1099
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1100

1101 1102
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1103 1104
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1105
		return -ENXIO;
1106 1107
	}

1108
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1109 1110
							0, "drm_fimd", ctx);
	if (ret) {
1111
		dev_err(dev, "irq request failed.\n");
1112
		return ret;
1113 1114
	}

1115
	init_waitqueue_head(&ctx->wait_vsync_queue);
1116
	atomic_set(&ctx->wait_vsync_event, 0);
1117

1118
	platform_set_drvdata(pdev, ctx);
1119

1120 1121 1122
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1123

1124
	pm_runtime_enable(dev);
1125

1126
	ret = component_add(dev, &fimd_component_ops);
1127 1128 1129 1130 1131 1132
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1133
	pm_runtime_disable(dev);
1134 1135

	return ret;
1136
}
1137

1138 1139
static int fimd_remove(struct platform_device *pdev)
{
1140
	pm_runtime_disable(&pdev->dev);
1141

1142 1143
	component_del(&pdev->dev, &fimd_component_ops);

1144
	return 0;
I
Inki Dae 已提交
1145 1146
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
#ifdef CONFIG_PM
static int exynos_fimd_suspend(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	return 0;
}

static int exynos_fimd_resume(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);
	int ret;

	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return ret;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return ret;
	}

	return 0;
}
#endif

static const struct dev_pm_ops exynos_fimd_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
};

1183
struct platform_driver fimd_driver = {
1184
	.probe		= fimd_probe,
1185
	.remove		= fimd_remove,
1186 1187 1188
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1189
		.pm	= &exynos_fimd_pm_ops,
1190
		.of_match_table = fimd_driver_dt_match,
1191 1192
	},
};