intel-gtt.c 36.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
23
#include <linux/delay.h>
24 25 26
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
27
#include <drm/intel-gtt.h>
28

29 30 31
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
32
 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
33 34
 * Only newer chipsets need to bother with this, of course.
 */
35
#ifdef CONFIG_INTEL_IOMMU
36
#define USE_PCI_DMA_API 1
37 38
#else
#define USE_PCI_DMA_API 0
39 40
#endif

41 42 43 44 45
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
46
	unsigned int has_pgtbl_enable : 1;
47
	unsigned int dma_mask_size : 8;
48 49
	/* Chipset specific GTT setup */
	int (*setup)(void);
50 51 52
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
53 54 55 56
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
57
	bool (*check_flags)(unsigned int flags);
58
	void (*chipset_flush)(void);
59 60
};

61
static struct _intel_private {
62
	const struct intel_gtt_driver *driver;
63
	struct pci_dev *pcidev;	/* device one */
64
	struct pci_dev *bridge_dev;
65
	u8 __iomem *registers;
66
	phys_addr_t gtt_phys_addr;
67
	u32 PGETBL_save;
68
	u32 __iomem *gtt;		/* I915G */
69
	bool clear_fake_agp; /* on first access via agp, fill with scratch */
70
	int num_dcache_entries;
71
	void __iomem *i9xx_flush_page;
72
	char *i81x_gtt_table;
73 74
	struct resource ifp_resource;
	int resource_valid;
75
	struct page *scratch_page;
76
	phys_addr_t scratch_page_dma;
77
	int refcount;
B
Ben Widawsky 已提交
78 79
	/* Whether i915 needs to use the dmar apis or not. */
	unsigned int needs_dmar : 1;
B
Ben Widawsky 已提交
80
	phys_addr_t gma_bus_addr;
81 82 83 84 85 86 87
	/*  Size of memory reserved for graphics by the BIOS */
	unsigned int stolen_size;
	/* Total number of gtt entries. */
	unsigned int gtt_total_entries;
	/* Part of the gtt that is mappable by the cpu, for those chips where
	 * this is not the full gtt. */
	unsigned int gtt_mappable_entries;
88 89
} intel_private;

90 91 92 93
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
94
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
95

96
#if IS_ENABLED(CONFIG_AGP_INTEL)
97 98 99
static int intel_gtt_map_memory(struct page **pages,
				unsigned int num_entries,
				struct sg_table *st)
100 101 102 103
{
	struct scatterlist *sg;
	int i;

D
Daniel Vetter 已提交
104
	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
105

106
	if (sg_alloc_table(st, num_entries, GFP_KERNEL))
107
		goto err;
108

109
	for_each_sg(st->sgl, sg, num_entries, i)
D
Daniel Vetter 已提交
110
		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
111

112 113
	if (!pci_map_sg(intel_private.pcidev,
			st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
114 115
		goto err;

116
	return 0;
117 118

err:
119
	sg_free_table(st);
120
	return -ENOMEM;
121 122
}

123
static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
124
{
D
Daniel Vetter 已提交
125
	struct sg_table st;
126 127
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

D
Daniel Vetter 已提交
128 129 130 131 132 133 134
	pci_unmap_sg(intel_private.pcidev, sg_list,
		     num_sg, PCI_DMA_BIDIRECTIONAL);

	st.sgl = sg_list;
	st.orig_nents = st.nents = num_sg;

	sg_free_table(&st);
135 136
}

137
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}
171
#endif
172

173 174 175
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
176
	phys_addr_t reg_addr;
177 178 179 180 181 182 183 184
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

185
	reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
186 187 188 189 190 191 192 193

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

194
	intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

212
#if IS_ENABLED(CONFIG_AGP_INTEL)
213 214
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
215
{
216
	int i;
217

218 219 220
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
221

222 223
	if (!mem->is_flushed)
		global_cache_flush();
224

225 226 227 228
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
229
	}
230
	readl(intel_private.gtt+i-1);
231

232
	return 0;
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}
293
#endif
294

295 296 297 298 299 300 301 302 303 304 305
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

B
Ben Widawsky 已提交
306
	if (intel_private.needs_dmar) {
307 308 309 310 311
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

312
		intel_private.scratch_page_dma = dma_addr;
313
	} else
314
		intel_private.scratch_page_dma = page_to_phys(page);
315 316 317 318 319 320

	intel_private.scratch_page = page;

	return 0;
}

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

C
Chris Wilson 已提交
338
static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
339 340
	{32, 8192, 3},
	{64, 16384, 4},
341 342 343 344 345
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

346
static unsigned int intel_gtt_stolen_size(void)
347 348 349 350 351
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
352
	unsigned int stolen_size = 0;
353

354 355 356
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

357 358
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
359

360 361
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
362 363
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
364
			stolen_size = KB(512);
365 366
			break;
		case I830_GMCH_GMS_STOLEN_1024:
367
			stolen_size = MB(1);
368 369
			break;
		case I830_GMCH_GMS_STOLEN_8192:
370
			stolen_size = MB(8);
371 372 373
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
374
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
375 376 377 378
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
379
			stolen_size = 0;
380 381 382 383 384
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
385
			stolen_size = MB(1);
386 387
			break;
		case I855_GMCH_GMS_STOLEN_4M:
388
			stolen_size = MB(4);
389 390
			break;
		case I855_GMCH_GMS_STOLEN_8M:
391
			stolen_size = MB(8);
392 393
			break;
		case I855_GMCH_GMS_STOLEN_16M:
394
			stolen_size = MB(16);
395 396
			break;
		case I855_GMCH_GMS_STOLEN_32M:
397
			stolen_size = MB(32);
398 399
			break;
		case I915_GMCH_GMS_STOLEN_48M:
400
			stolen_size = MB(48);
401 402
			break;
		case I915_GMCH_GMS_STOLEN_64M:
403
			stolen_size = MB(64);
404 405
			break;
		case G33_GMCH_GMS_STOLEN_128M:
406
			stolen_size = MB(128);
407 408
			break;
		case G33_GMCH_GMS_STOLEN_256M:
409
			stolen_size = MB(256);
410 411
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
412
			stolen_size = MB(96);
413 414
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
415
			stolen_size = MB(160);
416 417
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
418
			stolen_size = MB(224);
419 420
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
421
			stolen_size = MB(352);
422 423
			break;
		default:
424
			stolen_size = 0;
425 426 427
			break;
		}
	}
428

429
	if (stolen_size > 0) {
430
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
431
		       stolen_size / KB(1), local ? "local" : "stolen");
432
	} else {
433
		dev_info(&intel_private.bridge_dev->dev,
434
		       "no pre-allocated video memory detected\n");
435
		stolen_size = 0;
436 437
	}

438
	return stolen_size;
439 440
}

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
458 459
{
	int size;
460 461
	u32 pgetbl_ctl;
	u16 gmch_ctl;
462

463 464
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
465

466 467 468 469 470
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
471
			break;
472 473
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
474
			break;
475 476 477
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
478 479
			break;
		}
480
	}
481

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
517
	else {
518 519 520
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
521
		return intel_private.gtt_mappable_entries;
522 523 524
	}
}

525 526 527 528
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

529 530 531 532 533 534 535 536 537 538 539 540
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
541
		u16 gmch_ctrl;
542

543 544
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
545 546

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
547
			aperture_size = MB(64);
548
		else
549
			aperture_size = MB(128);
550
	} else {
551 552 553 554 555 556 557
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

558 559 560
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
561
	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
562 563 564 565 566 567 568
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
569 570
	intel_private.driver->cleanup();

571 572
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
573

574 575 576
	intel_gtt_teardown_scratch_page();
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline int needs_ilk_vtd_wa(void)
{
#ifdef CONFIG_INTEL_IOMMU
	const unsigned short gpu_devid = intel_private.pcidev->device;

	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
	     gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
	     intel_iommu_gfx_mapped)
		return 1;
#endif
	return 0;
}

static bool intel_gtt_can_wc(void)
{
	if (INTEL_GTT_GEN <= 2)
		return false;

	if (INTEL_GTT_GEN >= 6)
		return false;

	/* Reports of major corruption with ILK vt'd enabled */
	if (needs_ilk_vtd_wa())
		return false;

	return true;
}

611 612
static int intel_gtt_init(void)
{
613
	u32 gtt_map_size;
Y
Yinghai Lu 已提交
614
	int ret, bar;
615 616 617 618

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
619

620 621
	intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.gtt_total_entries = intel_gtt_total_entries();
622

623 624 625 626
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
627 628 629
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
630

631 632
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
633 634
			intel_private.gtt_total_entries * 4,
			intel_private.gtt_mappable_entries * 4);
635

636
	gtt_map_size = intel_private.gtt_total_entries * 4;
637

638
	intel_private.gtt = NULL;
639
	if (intel_gtt_can_wc())
640
		intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
641 642
					       gtt_map_size);
	if (intel_private.gtt == NULL)
643
		intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
644 645
					    gtt_map_size);
	if (intel_private.gtt == NULL) {
646
		intel_private.driver->cleanup();
647 648 649 650
		iounmap(intel_private.registers);
		return -ENOMEM;
	}

651
#if IS_ENABLED(CONFIG_AGP_INTEL)
652
	global_cache_flush();   /* FIXME: ? */
653
#endif
654

655
	intel_private.stolen_size = intel_gtt_stolen_size();
656

B
Ben Widawsky 已提交
657
	intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
658

659 660 661 662 663 664
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

665
	if (INTEL_GTT_GEN <= 2)
Y
Yinghai Lu 已提交
666
		bar = I810_GMADR_BAR;
667
	else
Y
Yinghai Lu 已提交
668
		bar = I915_GMADR_BAR;
669

Y
Yinghai Lu 已提交
670
	intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
671 672 673
	return 0;
}

674
#if IS_ENABLED(CONFIG_AGP_INTEL)
675 676
static int intel_fake_agp_fetch_size(void)
{
677
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
678 679 680
	unsigned int aper_size;
	int i;

681
	aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
682 683

	for (i = 0; i < num_sizes; i++) {
684
		if (aper_size == intel_fake_agp_sizes[i].size) {
685 686
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
687 688 689 690 691 692
			return aper_size;
		}
	}

	return 0;
}
693
#endif
694

695
static void i830_cleanup(void)
696 697 698 699 700 701 702 703 704 705 706 707 708
{
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
709
static void i830_chipset_flush(void)
710
{
711 712 713 714 715 716 717 718 719 720 721 722 723 724
	unsigned long timeout = jiffies + msecs_to_jiffies(1000);

	/* Forcibly evict everything from the CPU write buffers.
	 * clflush appears to be insufficient.
	 */
	wbinvd_on_all_cpus();

	/* Now we've only seen documents for this magic bit on 855GM,
	 * we hope it exists for the other gen2 chipsets...
	 *
	 * Also works as advertised on my 845G.
	 */
	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
	       intel_private.registers+I830_HIC);
725

726 727 728
	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
		if (time_after(jiffies, timeout))
			break;
729

730 731
		udelay(50);
	}
732 733
}

734 735 736 737
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
738

739
	if (flags ==  AGP_USER_CACHED_MEMORY)
740 741 742 743 744
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

D
Daniel Vetter 已提交
745
bool intel_enable_gtt(void)
746
{
747
	u8 __iomem *reg;
748

749 750
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
751

752 753 754 755 756 757 758 759 760 761 762 763 764 765
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
766 767
	}

768 769 770 771 772 773
	/* On the resume path we may be adjusting the PGTBL value, so
	 * be paranoid and flush all chipset write buffers...
	 */
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

774
	reg = intel_private.registers+I810_PGETBL_CTL;
775 776
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
777
		dev_err(&intel_private.pcidev->dev,
778
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
779 780 781 782
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

783 784 785
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

786
	return true;
787
}
D
Daniel Vetter 已提交
788
EXPORT_SYMBOL(intel_enable_gtt);
789 790 791

static int i830_setup(void)
{
792
	phys_addr_t reg_addr;
793

794
	reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
795 796

	intel_private.registers = ioremap(reg_addr, KB(64));
797 798 799
	if (!intel_private.registers)
		return -ENOMEM;

800
	intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
801 802 803 804

	return 0;
}

805
#if IS_ENABLED(CONFIG_AGP_INTEL)
806
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
807 808
{
	agp_bridge->gatt_table_real = NULL;
809
	agp_bridge->gatt_table = NULL;
810
	agp_bridge->gatt_bus_addr = 0;
811 812 813 814

	return 0;
}

815
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
816 817 818 819
{
	return 0;
}

820
static int intel_fake_agp_configure(void)
821
{
822 823
	if (!intel_enable_gtt())
	    return -EIO;
824

825
	intel_private.clear_fake_agp = true;
B
Ben Widawsky 已提交
826
	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
827 828 829

	return 0;
}
830
#endif
831

832
static bool i830_check_flags(unsigned int flags)
833
{
834 835 836 837 838 839 840 841 842 843 844
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

845
void intel_gtt_insert_sg_entries(struct sg_table *st,
D
Daniel Vetter 已提交
846 847
				 unsigned int pg_start,
				 unsigned int flags)
848 849 850 851 852 853 854 855 856
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
857
	for_each_sg(st->sgl, sg, st->nents, i) {
858 859 860
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
861
			intel_private.driver->write_entry(addr, j, flags);
862 863 864 865 866
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}
D
Daniel Vetter 已提交
867 868
EXPORT_SYMBOL(intel_gtt_insert_sg_entries);

869
#if IS_ENABLED(CONFIG_AGP_INTEL)
870 871 872 873
static void intel_gtt_insert_pages(unsigned int first_entry,
				   unsigned int num_entries,
				   struct page **pages,
				   unsigned int flags)
D
Daniel Vetter 已提交
874 875 876 877 878 879 880 881 882 883
{
	int i, j;

	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
		dma_addr_t addr = page_to_phys(pages[i]);
		intel_private.driver->write_entry(addr,
						  j, flags);
	}
	readl(intel_private.gtt+j-1);
}
884

885 886 887
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
888 889
	int ret = -EINVAL;

890
	if (intel_private.clear_fake_agp) {
891 892
		int start = intel_private.stolen_size / PAGE_SIZE;
		int end = intel_private.gtt_mappable_entries;
893 894 895 896
		intel_gtt_clear_range(start, end - start);
		intel_private.clear_fake_agp = false;
	}

897 898 899
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

900 901 902
	if (mem->page_count == 0)
		goto out;

903
	if (pg_start + mem->page_count > intel_private.gtt_total_entries)
904 905 906 907 908
		goto out_err;

	if (type != mem->type)
		goto out_err;

909
	if (!intel_private.driver->check_flags(type))
910 911 912 913 914
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

B
Ben Widawsky 已提交
915
	if (intel_private.needs_dmar) {
916 917 918
		struct sg_table st;

		ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
919 920 921
		if (ret != 0)
			return ret;

922 923 924
		intel_gtt_insert_sg_entries(&st, pg_start, type);
		mem->sg_list = st.sgl;
		mem->num_sg = st.nents;
D
Daniel Vetter 已提交
925 926 927
	} else
		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
				       type);
928 929 930 931 932 933 934

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}
935
#endif
936

D
Daniel Vetter 已提交
937 938 939 940 941
void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
{
	unsigned int i;

	for (i = first_entry; i < (first_entry + num_entries); i++) {
942
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
D
Daniel Vetter 已提交
943 944 945 946 947 948
						  i, 0);
	}
	readl(intel_private.gtt+i-1);
}
EXPORT_SYMBOL(intel_gtt_clear_range);

949
#if IS_ENABLED(CONFIG_AGP_INTEL)
950 951
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
952 953 954 955
{
	if (mem->page_count == 0)
		return 0;

956 957
	intel_gtt_clear_range(pg_start, mem->page_count);

B
Ben Widawsky 已提交
958
	if (intel_private.needs_dmar) {
D
Daniel Vetter 已提交
959 960 961
		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
		mem->sg_list = NULL;
		mem->num_sg = 0;
962
	}
D
Daniel Vetter 已提交
963

964 965 966
	return 0;
}

967 968
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
969
{
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
986 987 988 989 990
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}
991
#endif
992 993 994 995

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
996
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
997
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
998
				     pcibios_align_resource, intel_private.bridge_dev);
999 1000 1001 1002 1003 1004 1005 1006 1007

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1008
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1009 1010 1011
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1012
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1031 1032
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1033 1034 1035 1036 1037 1038

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1039
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1040
			upper_32_bits(intel_private.ifp_resource.start));
1041
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1064
	if (INTEL_GTT_GEN == 6)
1065 1066 1067 1068 1069 1070 1071
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1072
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1073 1074 1075 1076 1077
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1078
	if (intel_private.ifp_resource.start)
1079
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1080 1081 1082
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1083 1084
}

1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1095
static void i9xx_chipset_flush(void)
1096 1097 1098 1099 1100
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1101 1102
static void i965_write_entry(dma_addr_t addr,
			     unsigned int entry,
1103 1104
			     unsigned int flags)
{
1105 1106 1107 1108 1109 1110
	u32 pte_flags;

	pte_flags = I810_PTE_VALID;
	if (flags == AGP_USER_CACHED_MEMORY)
		pte_flags |= I830_PTE_SYSTEM_CACHED;

1111 1112
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
1113
	writel(addr | pte_flags, intel_private.gtt + entry);
1114 1115
}

1116
static int i9xx_setup(void)
1117
{
1118
	phys_addr_t reg_addr;
1119
	int size = KB(512);
1120

1121
	reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
1122

1123
	intel_private.registers = ioremap(reg_addr, size);
1124
	if (!intel_private.registers)
1125 1126
		return -ENOMEM;

1127 1128
	switch (INTEL_GTT_GEN) {
	case 3:
1129
		intel_private.gtt_phys_addr =
1130
			pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
1131 1132
		break;
	case 5:
1133
		intel_private.gtt_phys_addr = reg_addr + MB(2);
1134 1135
		break;
	default:
1136
		intel_private.gtt_phys_addr = reg_addr + KB(512);
1137
		break;
1138 1139 1140 1141 1142 1143 1144
	}

	intel_i9xx_setup_flush();

	return 0;
}

1145
#if IS_ENABLED(CONFIG_AGP_INTEL)
1146
static const struct agp_bridge_driver intel_fake_agp_driver = {
1147 1148
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1149 1150
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1151
	.configure		= intel_fake_agp_configure,
1152
	.fetch_size		= intel_fake_agp_fetch_size,
1153
	.cleanup		= intel_gtt_cleanup,
1154
	.agp_enable		= intel_fake_agp_enable,
1155
	.cache_flush		= global_cache_flush,
1156
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1157
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1158 1159
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1160
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1161 1162 1163 1164 1165 1166
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};
1167
#endif
1168

1169 1170
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1171
	.has_pgtbl_enable = 1,
1172
	.dma_mask_size = 32,
1173 1174
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1175 1176
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1177
};
1178 1179
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1180
	.has_pgtbl_enable = 1,
1181
	.setup = i830_setup,
1182
	.cleanup = i830_cleanup,
1183
	.write_entry = i830_write_entry,
1184
	.dma_mask_size = 32,
1185
	.check_flags = i830_check_flags,
1186
	.chipset_flush = i830_chipset_flush,
1187 1188 1189
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1190
	.has_pgtbl_enable = 1,
1191
	.setup = i9xx_setup,
1192
	.cleanup = i9xx_cleanup,
1193
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1194
	.write_entry = i830_write_entry,
1195
	.dma_mask_size = 32,
1196
	.check_flags = i830_check_flags,
1197
	.chipset_flush = i9xx_chipset_flush,
1198 1199 1200 1201
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1202
	.setup = i9xx_setup,
1203
	.cleanup = i9xx_cleanup,
1204
	.write_entry = i965_write_entry,
1205
	.dma_mask_size = 36,
1206
	.check_flags = i830_check_flags,
1207
	.chipset_flush = i9xx_chipset_flush,
1208 1209 1210 1211
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1212
	.setup = i9xx_setup,
1213
	.cleanup = i9xx_cleanup,
1214
	.write_entry = i965_write_entry,
1215
	.dma_mask_size = 36,
1216
	.check_flags = i830_check_flags,
1217
	.chipset_flush = i9xx_chipset_flush,
1218 1219 1220
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1221
	.has_pgtbl_enable = 1,
1222
	.setup = i9xx_setup,
1223
	.cleanup = i9xx_cleanup,
1224
	.write_entry = i965_write_entry,
1225
	.dma_mask_size = 36,
1226
	.check_flags = i830_check_flags,
1227
	.chipset_flush = i9xx_chipset_flush,
1228 1229 1230
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1231
	.setup = i9xx_setup,
1232
	.cleanup = i9xx_cleanup,
1233
	.write_entry = i965_write_entry,
1234
	.dma_mask_size = 36,
1235
	.check_flags = i830_check_flags,
1236
	.chipset_flush = i9xx_chipset_flush,
1237 1238 1239 1240
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1241
	.setup = i9xx_setup,
1242
	.cleanup = i9xx_cleanup,
1243
	.write_entry = i965_write_entry,
1244
	.dma_mask_size = 36,
1245
	.check_flags = i830_check_flags,
1246
	.chipset_flush = i9xx_chipset_flush,
1247 1248
};

1249 1250 1251 1252 1253 1254 1255
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1256
	const struct intel_gtt_driver *gtt_driver;
1257
} intel_gtt_chipsets[] = {
1258
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1259
		&i81x_gtt_driver},
1260
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1261
		&i81x_gtt_driver},
1262
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1263
		&i81x_gtt_driver},
1264
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1265
		&i81x_gtt_driver},
1266
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1267
		&i8xx_gtt_driver},
1268
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1269
		&i8xx_gtt_driver},
1270
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1271
		&i8xx_gtt_driver},
1272
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1273
		&i8xx_gtt_driver},
1274
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1275
		&i8xx_gtt_driver},
1276
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1277
		&i915_gtt_driver },
1278
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1279
		&i915_gtt_driver },
1280
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1281
		&i915_gtt_driver },
1282
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1283
		&i915_gtt_driver },
1284
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1285
		&i915_gtt_driver },
1286
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1287
		&i915_gtt_driver },
1288
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1289
		&i965_gtt_driver },
1290
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1291
		&i965_gtt_driver },
1292
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1293
		&i965_gtt_driver },
1294
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1295
		&i965_gtt_driver },
1296
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1297
		&i965_gtt_driver },
1298
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1299
		&i965_gtt_driver },
1300
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1301
		&g33_gtt_driver },
1302
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1303
		&g33_gtt_driver },
1304
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1305
		&g33_gtt_driver },
1306
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1307
		&pineview_gtt_driver },
1308
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1309
		&pineview_gtt_driver },
1310
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1311
		&g4x_gtt_driver },
1312
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1313
		&g4x_gtt_driver },
1314
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1315
		&g4x_gtt_driver },
1316
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1317
		&g4x_gtt_driver },
1318
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1319
		&g4x_gtt_driver },
1320
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1321
		&g4x_gtt_driver },
1322
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1323
		&g4x_gtt_driver },
1324
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1325
	    "HD Graphics", &ironlake_gtt_driver },
1326
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1327
	    "HD Graphics", &ironlake_gtt_driver },
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1348 1349
int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
		     struct agp_bridge_data *bridge)
1350 1351
{
	int i, mask;
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361

	/*
	 * Can be called from the fake agp driver but also directly from
	 * drm/i915.ko. Hence we need to check whether everything is set up
	 * already.
	 */
	if (intel_private.driver) {
		intel_private.refcount++;
		return 1;
	}
1362 1363

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
		if (gpu_pdev) {
			if (gpu_pdev->device ==
			    intel_gtt_chipsets[i].gmch_chip_id) {
				intel_private.pcidev = pci_dev_get(gpu_pdev);
				intel_private.driver =
					intel_gtt_chipsets[i].gtt_driver;

				break;
			}
		} else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1374
			intel_private.driver =
1375
				intel_gtt_chipsets[i].gtt_driver;
1376 1377 1378 1379
			break;
		}
	}

1380
	if (!intel_private.driver)
1381 1382
		return 0;

1383 1384
	intel_private.refcount++;

1385
#if IS_ENABLED(CONFIG_AGP_INTEL)
1386 1387 1388
	if (bridge) {
		bridge->driver = &intel_fake_agp_driver;
		bridge->dev_private_data = &intel_private;
1389
		bridge->dev = bridge_pdev;
1390
	}
1391
#endif
1392

1393
	intel_private.bridge_dev = pci_dev_get(bridge_pdev);
1394

1395
	dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1396

1397
	mask = intel_private.driver->dma_mask_size;
1398 1399 1400 1401 1402 1403 1404
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1405 1406 1407
	if (intel_gtt_init() != 0) {
		intel_gmch_remove();

1408
		return 0;
1409
	}
1410

1411 1412
	return 1;
}
1413
EXPORT_SYMBOL(intel_gmch_probe);
1414

1415 1416
void intel_gtt_get(size_t *gtt_total, size_t *stolen_size,
		   phys_addr_t *mappable_base, unsigned long *mappable_end)
1417
{
1418 1419
	*gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
	*stolen_size = intel_private.stolen_size;
1420 1421
	*mappable_base = intel_private.gma_bus_addr;
	*mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
1422 1423 1424
}
EXPORT_SYMBOL(intel_gtt_get);

1425 1426 1427 1428 1429 1430 1431
void intel_gtt_chipset_flush(void)
{
	if (intel_private.driver->chipset_flush)
		intel_private.driver->chipset_flush();
}
EXPORT_SYMBOL(intel_gtt_chipset_flush);

1432
void intel_gmch_remove(void)
1433
{
1434 1435 1436
	if (--intel_private.refcount)
		return;

1437 1438
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1439 1440
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1441
	intel_private.driver = NULL;
1442
}
1443 1444 1445 1446
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");