intel-gtt.c 35.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
24
#include <linux/delay.h>
25 26 27
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
28
#include <drm/intel-gtt.h>
29

30 31 32
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33
 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
34 35
 * Only newer chipsets need to bother with this, of course.
 */
36
#ifdef CONFIG_INTEL_IOMMU
37
#define USE_PCI_DMA_API 1
38 39
#else
#define USE_PCI_DMA_API 0
40 41
#endif

42 43 44 45 46
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
47
	unsigned int has_pgtbl_enable : 1;
48
	unsigned int dma_mask_size : 8;
49 50
	/* Chipset specific GTT setup */
	int (*setup)(void);
51 52 53
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
54 55 56 57
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
58
	bool (*check_flags)(unsigned int flags);
59
	void (*chipset_flush)(void);
60 61
};

62
static struct _intel_private {
63
	const struct intel_gtt_driver *driver;
64
	struct pci_dev *pcidev;	/* device one */
65
	struct pci_dev *bridge_dev;
66
	u8 __iomem *registers;
67
	phys_addr_t gtt_bus_addr;
68
	u32 PGETBL_save;
69
	u32 __iomem *gtt;		/* I915G */
70
	bool clear_fake_agp; /* on first access via agp, fill with scratch */
71
	int num_dcache_entries;
72
	void __iomem *i9xx_flush_page;
73
	char *i81x_gtt_table;
74 75
	struct resource ifp_resource;
	int resource_valid;
76
	struct page *scratch_page;
77
	phys_addr_t scratch_page_dma;
78
	int refcount;
B
Ben Widawsky 已提交
79 80
	/* Whether i915 needs to use the dmar apis or not. */
	unsigned int needs_dmar : 1;
B
Ben Widawsky 已提交
81
	phys_addr_t gma_bus_addr;
82 83 84 85 86 87 88
	/*  Size of memory reserved for graphics by the BIOS */
	unsigned int stolen_size;
	/* Total number of gtt entries. */
	unsigned int gtt_total_entries;
	/* Part of the gtt that is mappable by the cpu, for those chips where
	 * this is not the full gtt. */
	unsigned int gtt_mappable_entries;
89 90
} intel_private;

91 92 93 94
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
95
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
96

97 98 99
static int intel_gtt_map_memory(struct page **pages,
				unsigned int num_entries,
				struct sg_table *st)
100 101 102 103
{
	struct scatterlist *sg;
	int i;

D
Daniel Vetter 已提交
104
	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
105

106
	if (sg_alloc_table(st, num_entries, GFP_KERNEL))
107
		goto err;
108

109
	for_each_sg(st->sgl, sg, num_entries, i)
D
Daniel Vetter 已提交
110
		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
111

112 113
	if (!pci_map_sg(intel_private.pcidev,
			st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
114 115
		goto err;

116
	return 0;
117 118

err:
119
	sg_free_table(st);
120
	return -ENOMEM;
121 122
}

123
static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
124
{
D
Daniel Vetter 已提交
125
	struct sg_table st;
126 127
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

D
Daniel Vetter 已提交
128 129 130 131 132 133 134
	pci_unmap_sg(intel_private.pcidev, sg_list,
		     num_sg, PCI_DMA_BIDIRECTIONAL);

	st.sgl = sg_list;
	st.orig_nents = st.nents = num_sg;

	sg_free_table(&st);
135 136
}

137
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

212 213
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
214
{
215
	int i;
216

217 218 219
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
220

221 222
	if (!mem->is_flushed)
		global_cache_flush();
223

224 225 226 227
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
228
	}
229
	readl(intel_private.gtt+i-1);
230

231
	return 0;
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

293 294 295 296 297 298 299 300 301 302 303
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

B
Ben Widawsky 已提交
304
	if (intel_private.needs_dmar) {
305 306 307 308 309
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

310
		intel_private.scratch_page_dma = dma_addr;
311
	} else
312
		intel_private.scratch_page_dma = page_to_phys(page);
313 314 315 316 317 318

	intel_private.scratch_page = page;

	return 0;
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

C
Chris Wilson 已提交
336
static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
337 338
	{32, 8192, 3},
	{64, 16384, 4},
339 340 341 342 343
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

344
static unsigned int intel_gtt_stolen_size(void)
345 346 347 348 349
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
350
	unsigned int stolen_size = 0;
351

352 353 354
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

355 356
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
357

358 359
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
360 361
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
362
			stolen_size = KB(512);
363 364
			break;
		case I830_GMCH_GMS_STOLEN_1024:
365
			stolen_size = MB(1);
366 367
			break;
		case I830_GMCH_GMS_STOLEN_8192:
368
			stolen_size = MB(8);
369 370 371
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
372
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
373 374 375 376
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
377
			stolen_size = 0;
378 379 380 381 382
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
383
			stolen_size = MB(1);
384 385
			break;
		case I855_GMCH_GMS_STOLEN_4M:
386
			stolen_size = MB(4);
387 388
			break;
		case I855_GMCH_GMS_STOLEN_8M:
389
			stolen_size = MB(8);
390 391
			break;
		case I855_GMCH_GMS_STOLEN_16M:
392
			stolen_size = MB(16);
393 394
			break;
		case I855_GMCH_GMS_STOLEN_32M:
395
			stolen_size = MB(32);
396 397
			break;
		case I915_GMCH_GMS_STOLEN_48M:
398
			stolen_size = MB(48);
399 400
			break;
		case I915_GMCH_GMS_STOLEN_64M:
401
			stolen_size = MB(64);
402 403
			break;
		case G33_GMCH_GMS_STOLEN_128M:
404
			stolen_size = MB(128);
405 406
			break;
		case G33_GMCH_GMS_STOLEN_256M:
407
			stolen_size = MB(256);
408 409
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
410
			stolen_size = MB(96);
411 412
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
413
			stolen_size = MB(160);
414 415
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
416
			stolen_size = MB(224);
417 418
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
419
			stolen_size = MB(352);
420 421
			break;
		default:
422
			stolen_size = 0;
423 424 425
			break;
		}
	}
426

427
	if (stolen_size > 0) {
428
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
429
		       stolen_size / KB(1), local ? "local" : "stolen");
430
	} else {
431
		dev_info(&intel_private.bridge_dev->dev,
432
		       "no pre-allocated video memory detected\n");
433
		stolen_size = 0;
434 435
	}

436
	return stolen_size;
437 438
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
456 457
{
	int size;
458 459
	u32 pgetbl_ctl;
	u16 gmch_ctl;
460

461 462
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
463

464 465 466 467 468
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
469
			break;
470 471
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
472
			break;
473 474 475
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
476 477
			break;
		}
478
	}
479

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
515
	else {
516 517 518
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
519
		return intel_private.gtt_mappable_entries;
520 521 522
	}
}

523 524 525 526
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

527 528 529 530 531 532 533 534 535 536 537 538
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
539
		u16 gmch_ctrl;
540

541 542
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
543 544

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
545
			aperture_size = MB(64);
546
		else
547
			aperture_size = MB(128);
548
	} else {
549 550 551 552 553 554 555
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

556 557 558
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
559
	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
560 561 562 563 564 565 566
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
567 568
	intel_private.driver->cleanup();

569 570
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
571

572 573 574
	intel_gtt_teardown_scratch_page();
}

575 576
static int intel_gtt_init(void)
{
577
	u32 gma_addr;
578
	u32 gtt_map_size;
579 580 581 582 583
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
584

585 586
	intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.gtt_total_entries = intel_gtt_total_entries();
587

588 589 590 591
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
592 593 594
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
595

596 597
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
598 599
			intel_private.gtt_total_entries * 4,
			intel_private.gtt_mappable_entries * 4);
600

601
	gtt_map_size = intel_private.gtt_total_entries * 4;
602

603
	intel_private.gtt = NULL;
604
	if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
605 606 607 608 609 610
		intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
					       gtt_map_size);
	if (intel_private.gtt == NULL)
		intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
					    gtt_map_size);
	if (intel_private.gtt == NULL) {
611
		intel_private.driver->cleanup();
612 613 614 615 616 617
		iounmap(intel_private.registers);
		return -ENOMEM;
	}

	global_cache_flush();   /* FIXME: ? */

618
	intel_private.stolen_size = intel_gtt_stolen_size();
619

B
Ben Widawsky 已提交
620
	intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
621

622 623 624 625 626 627
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

628 629 630 631 632 633 634
	if (INTEL_GTT_GEN <= 2)
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

B
Ben Widawsky 已提交
635
	intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
636

637 638 639
	return 0;
}

640 641
static int intel_fake_agp_fetch_size(void)
{
642
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
643 644 645
	unsigned int aper_size;
	int i;

646
	aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
647 648

	for (i = 0; i < num_sizes; i++) {
649
		if (aper_size == intel_fake_agp_sizes[i].size) {
650 651
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
652 653 654 655 656 657 658
			return aper_size;
		}
	}

	return 0;
}

659
static void i830_cleanup(void)
660 661 662 663 664 665 666 667 668 669 670 671 672
{
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
673
static void i830_chipset_flush(void)
674
{
675 676 677 678 679 680 681 682 683 684 685 686 687 688
	unsigned long timeout = jiffies + msecs_to_jiffies(1000);

	/* Forcibly evict everything from the CPU write buffers.
	 * clflush appears to be insufficient.
	 */
	wbinvd_on_all_cpus();

	/* Now we've only seen documents for this magic bit on 855GM,
	 * we hope it exists for the other gen2 chipsets...
	 *
	 * Also works as advertised on my 845G.
	 */
	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
	       intel_private.registers+I830_HIC);
689

690 691 692
	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
		if (time_after(jiffies, timeout))
			break;
693

694 695
		udelay(50);
	}
696 697
}

698 699 700 701
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
702

703
	if (flags ==  AGP_USER_CACHED_MEMORY)
704 705 706 707 708
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

D
Daniel Vetter 已提交
709
bool intel_enable_gtt(void)
710
{
711
	u8 __iomem *reg;
712

713 714
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
715

716 717 718 719 720 721 722 723 724 725 726 727 728 729
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
730 731
	}

732 733 734 735 736 737
	/* On the resume path we may be adjusting the PGTBL value, so
	 * be paranoid and flush all chipset write buffers...
	 */
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

738
	reg = intel_private.registers+I810_PGETBL_CTL;
739 740
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
741
		dev_err(&intel_private.pcidev->dev,
742
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
743 744 745 746
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

747 748 749
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

750
	return true;
751
}
D
Daniel Vetter 已提交
752
EXPORT_SYMBOL(intel_enable_gtt);
753 754 755 756 757 758 759 760 761

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
762 763 764
	if (!intel_private.registers)
		return -ENOMEM;

765 766 767 768 769
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	return 0;
}

770
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
771 772
{
	agp_bridge->gatt_table_real = NULL;
773
	agp_bridge->gatt_table = NULL;
774
	agp_bridge->gatt_bus_addr = 0;
775 776 777 778

	return 0;
}

779
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
780 781 782 783
{
	return 0;
}

784
static int intel_fake_agp_configure(void)
785
{
786 787
	if (!intel_enable_gtt())
	    return -EIO;
788

789
	intel_private.clear_fake_agp = true;
B
Ben Widawsky 已提交
790
	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
791 792 793 794

	return 0;
}

795
static bool i830_check_flags(unsigned int flags)
796
{
797 798 799 800 801 802 803 804 805 806 807
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

808
void intel_gtt_insert_sg_entries(struct sg_table *st,
D
Daniel Vetter 已提交
809 810
				 unsigned int pg_start,
				 unsigned int flags)
811 812 813 814 815 816 817 818 819
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
820
	for_each_sg(st->sgl, sg, st->nents, i) {
821 822 823
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
824
			intel_private.driver->write_entry(addr, j, flags);
825 826 827 828 829
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}
D
Daniel Vetter 已提交
830 831
EXPORT_SYMBOL(intel_gtt_insert_sg_entries);

832 833 834 835
static void intel_gtt_insert_pages(unsigned int first_entry,
				   unsigned int num_entries,
				   struct page **pages,
				   unsigned int flags)
D
Daniel Vetter 已提交
836 837 838 839 840 841 842 843 844 845
{
	int i, j;

	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
		dma_addr_t addr = page_to_phys(pages[i]);
		intel_private.driver->write_entry(addr,
						  j, flags);
	}
	readl(intel_private.gtt+j-1);
}
846

847 848 849
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
850 851
	int ret = -EINVAL;

852
	if (intel_private.clear_fake_agp) {
853 854
		int start = intel_private.stolen_size / PAGE_SIZE;
		int end = intel_private.gtt_mappable_entries;
855 856 857 858
		intel_gtt_clear_range(start, end - start);
		intel_private.clear_fake_agp = false;
	}

859 860 861
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

862 863 864
	if (mem->page_count == 0)
		goto out;

865
	if (pg_start + mem->page_count > intel_private.gtt_total_entries)
866 867 868 869 870
		goto out_err;

	if (type != mem->type)
		goto out_err;

871
	if (!intel_private.driver->check_flags(type))
872 873 874 875 876
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

B
Ben Widawsky 已提交
877
	if (intel_private.needs_dmar) {
878 879 880
		struct sg_table st;

		ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
881 882 883
		if (ret != 0)
			return ret;

884 885 886
		intel_gtt_insert_sg_entries(&st, pg_start, type);
		mem->sg_list = st.sgl;
		mem->num_sg = st.nents;
D
Daniel Vetter 已提交
887 888 889
	} else
		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
				       type);
890 891 892 893 894 895 896 897

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

D
Daniel Vetter 已提交
898 899 900 901 902
void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
{
	unsigned int i;

	for (i = first_entry; i < (first_entry + num_entries); i++) {
903
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
D
Daniel Vetter 已提交
904 905 906 907 908 909
						  i, 0);
	}
	readl(intel_private.gtt+i-1);
}
EXPORT_SYMBOL(intel_gtt_clear_range);

910 911
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
912 913 914 915
{
	if (mem->page_count == 0)
		return 0;

916 917
	intel_gtt_clear_range(pg_start, mem->page_count);

B
Ben Widawsky 已提交
918
	if (intel_private.needs_dmar) {
D
Daniel Vetter 已提交
919 920 921
		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
		mem->sg_list = NULL;
		mem->num_sg = 0;
922
	}
D
Daniel Vetter 已提交
923

924 925 926
	return 0;
}

927 928
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
929
{
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
946 947 948 949 950 951 952 953 954
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
955
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
956
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
957
				     pcibios_align_resource, intel_private.bridge_dev);
958 959 960 961 962 963 964 965 966

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

967
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
968 969 970
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
971
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

990 991
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
992 993 994 995 996 997

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
998
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
999
			upper_32_bits(intel_private.ifp_resource.start));
1000
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1023
	if (INTEL_GTT_GEN == 6)
1024 1025 1026 1027 1028 1029 1030
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1031
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1032 1033 1034 1035 1036
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1037
	if (intel_private.ifp_resource.start)
1038
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1039 1040 1041
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1042 1043
}

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1054
static void i9xx_chipset_flush(void)
1055 1056 1057 1058 1059
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1060 1061
static void i965_write_entry(dma_addr_t addr,
			     unsigned int entry,
1062 1063
			     unsigned int flags)
{
1064 1065 1066 1067 1068 1069
	u32 pte_flags;

	pte_flags = I810_PTE_VALID;
	if (flags == AGP_USER_CACHED_MEMORY)
		pte_flags |= I830_PTE_SYSTEM_CACHED;

1070 1071
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
1072
	writel(addr | pte_flags, intel_private.gtt + entry);
1073 1074
}

B
Ben Widawsky 已提交
1075

1076
static int i9xx_setup(void)
1077
{
1078
	u32 reg_addr, gtt_addr;
1079
	int size = KB(512);
1080

1081
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1082

1083
	reg_addr &= 0xfff80000;
1084

1085
	intel_private.registers = ioremap(reg_addr, size);
1086
	if (!intel_private.registers)
1087 1088
		return -ENOMEM;

1089 1090
	switch (INTEL_GTT_GEN) {
	case 3:
1091 1092 1093
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
1094 1095 1096 1097 1098 1099 1100
		break;
	case 5:
		intel_private.gtt_bus_addr = reg_addr + MB(2);
		break;
	default:
		intel_private.gtt_bus_addr = reg_addr + KB(512);
		break;
1101 1102 1103 1104 1105 1106 1107
	}

	intel_i9xx_setup_flush();

	return 0;
}

1108
static const struct agp_bridge_driver intel_fake_agp_driver = {
1109 1110
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1111 1112
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1113
	.configure		= intel_fake_agp_configure,
1114
	.fetch_size		= intel_fake_agp_fetch_size,
1115
	.cleanup		= intel_gtt_cleanup,
1116
	.agp_enable		= intel_fake_agp_enable,
1117
	.cache_flush		= global_cache_flush,
1118
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1119
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1120 1121
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1122
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1123 1124 1125 1126 1127 1128
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};
1129

1130 1131
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1132
	.has_pgtbl_enable = 1,
1133
	.dma_mask_size = 32,
1134 1135
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1136 1137
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1138
};
1139 1140
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1141
	.has_pgtbl_enable = 1,
1142
	.setup = i830_setup,
1143
	.cleanup = i830_cleanup,
1144
	.write_entry = i830_write_entry,
1145
	.dma_mask_size = 32,
1146
	.check_flags = i830_check_flags,
1147
	.chipset_flush = i830_chipset_flush,
1148 1149 1150
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1151
	.has_pgtbl_enable = 1,
1152
	.setup = i9xx_setup,
1153
	.cleanup = i9xx_cleanup,
1154
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1155
	.write_entry = i830_write_entry,
1156
	.dma_mask_size = 32,
1157
	.check_flags = i830_check_flags,
1158
	.chipset_flush = i9xx_chipset_flush,
1159 1160 1161 1162
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1163
	.setup = i9xx_setup,
1164
	.cleanup = i9xx_cleanup,
1165
	.write_entry = i965_write_entry,
1166
	.dma_mask_size = 36,
1167
	.check_flags = i830_check_flags,
1168
	.chipset_flush = i9xx_chipset_flush,
1169 1170 1171 1172
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1173
	.setup = i9xx_setup,
1174
	.cleanup = i9xx_cleanup,
1175
	.write_entry = i965_write_entry,
1176
	.dma_mask_size = 36,
1177
	.check_flags = i830_check_flags,
1178
	.chipset_flush = i9xx_chipset_flush,
1179 1180 1181
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1182
	.has_pgtbl_enable = 1,
1183
	.setup = i9xx_setup,
1184
	.cleanup = i9xx_cleanup,
1185
	.write_entry = i965_write_entry,
1186
	.dma_mask_size = 36,
1187
	.check_flags = i830_check_flags,
1188
	.chipset_flush = i9xx_chipset_flush,
1189 1190 1191
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1192
	.setup = i9xx_setup,
1193
	.cleanup = i9xx_cleanup,
1194
	.write_entry = i965_write_entry,
1195
	.dma_mask_size = 36,
1196
	.check_flags = i830_check_flags,
1197
	.chipset_flush = i9xx_chipset_flush,
1198 1199 1200 1201
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1202
	.setup = i9xx_setup,
1203
	.cleanup = i9xx_cleanup,
1204
	.write_entry = i965_write_entry,
1205
	.dma_mask_size = 36,
1206
	.check_flags = i830_check_flags,
1207
	.chipset_flush = i9xx_chipset_flush,
1208 1209
};

1210 1211 1212 1213 1214 1215 1216
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1217
	const struct intel_gtt_driver *gtt_driver;
1218
} intel_gtt_chipsets[] = {
1219
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1220
		&i81x_gtt_driver},
1221
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1222
		&i81x_gtt_driver},
1223
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1224
		&i81x_gtt_driver},
1225
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1226
		&i81x_gtt_driver},
1227
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1228
		&i8xx_gtt_driver},
1229
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1230
		&i8xx_gtt_driver},
1231
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1232
		&i8xx_gtt_driver},
1233
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1234
		&i8xx_gtt_driver},
1235
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1236
		&i8xx_gtt_driver},
1237
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1238
		&i915_gtt_driver },
1239
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1240
		&i915_gtt_driver },
1241
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1242
		&i915_gtt_driver },
1243
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1244
		&i915_gtt_driver },
1245
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1246
		&i915_gtt_driver },
1247
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1248
		&i915_gtt_driver },
1249
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1250
		&i965_gtt_driver },
1251
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1252
		&i965_gtt_driver },
1253
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1254
		&i965_gtt_driver },
1255
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1256
		&i965_gtt_driver },
1257
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1258
		&i965_gtt_driver },
1259
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1260
		&i965_gtt_driver },
1261
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1262
		&g33_gtt_driver },
1263
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1264
		&g33_gtt_driver },
1265
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1266
		&g33_gtt_driver },
1267
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1268
		&pineview_gtt_driver },
1269
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1270
		&pineview_gtt_driver },
1271
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1272
		&g4x_gtt_driver },
1273
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1274
		&g4x_gtt_driver },
1275
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1276
		&g4x_gtt_driver },
1277
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1278
		&g4x_gtt_driver },
1279
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1280
		&g4x_gtt_driver },
1281
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1282
		&g4x_gtt_driver },
1283
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1284
		&g4x_gtt_driver },
1285
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1286
	    "HD Graphics", &ironlake_gtt_driver },
1287
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1288
	    "HD Graphics", &ironlake_gtt_driver },
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1309 1310
int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
		     struct agp_bridge_data *bridge)
1311 1312
{
	int i, mask;
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322

	/*
	 * Can be called from the fake agp driver but also directly from
	 * drm/i915.ko. Hence we need to check whether everything is set up
	 * already.
	 */
	if (intel_private.driver) {
		intel_private.refcount++;
		return 1;
	}
1323 1324

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
		if (gpu_pdev) {
			if (gpu_pdev->device ==
			    intel_gtt_chipsets[i].gmch_chip_id) {
				intel_private.pcidev = pci_dev_get(gpu_pdev);
				intel_private.driver =
					intel_gtt_chipsets[i].gtt_driver;

				break;
			}
		} else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1335
			intel_private.driver =
1336
				intel_gtt_chipsets[i].gtt_driver;
1337 1338 1339 1340
			break;
		}
	}

1341
	if (!intel_private.driver)
1342 1343
		return 0;

1344 1345
	intel_private.refcount++;

1346 1347 1348
	if (bridge) {
		bridge->driver = &intel_fake_agp_driver;
		bridge->dev_private_data = &intel_private;
1349
		bridge->dev = bridge_pdev;
1350
	}
1351

1352
	intel_private.bridge_dev = pci_dev_get(bridge_pdev);
1353

1354
	dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1355

1356
	mask = intel_private.driver->dma_mask_size;
1357 1358 1359 1360 1361 1362 1363
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1364 1365 1366
	if (intel_gtt_init() != 0) {
		intel_gmch_remove();

1367
		return 0;
1368
	}
1369

1370 1371
	return 1;
}
1372
EXPORT_SYMBOL(intel_gmch_probe);
1373

1374
void intel_gtt_get(size_t *gtt_total, size_t *stolen_size)
1375
{
1376 1377
	*gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
	*stolen_size = intel_private.stolen_size;
1378 1379 1380
}
EXPORT_SYMBOL(intel_gtt_get);

1381 1382 1383 1384 1385 1386 1387
void intel_gtt_chipset_flush(void)
{
	if (intel_private.driver->chipset_flush)
		intel_private.driver->chipset_flush();
}
EXPORT_SYMBOL(intel_gtt_chipset_flush);

1388
void intel_gmch_remove(void)
1389
{
1390 1391 1392
	if (--intel_private.refcount)
		return;

1393 1394
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1395 1396
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1397
	intel_private.driver = NULL;
1398
}
1399 1400 1401 1402
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");