intel-gtt.c 38.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23 24 25 26
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
27
#include <drm/intel-gtt.h>
28

29 30 31 32 33 34 35 36
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
 * on the Intel IOMMU support (CONFIG_DMAR).
 * Only newer chipsets need to bother with this, of course.
 */
#ifdef CONFIG_DMAR
#define USE_PCI_DMA_API 1
37 38
#else
#define USE_PCI_DMA_API 0
39 40
#endif

41 42 43 44 45
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
46
	unsigned int has_pgtbl_enable : 1;
47
	unsigned int dma_mask_size : 8;
48 49
	/* Chipset specific GTT setup */
	int (*setup)(void);
50 51 52
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
53 54 55 56
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
57
	bool (*check_flags)(unsigned int flags);
58
	void (*chipset_flush)(void);
59 60
};

61
static struct _intel_private {
62
	struct intel_gtt base;
63
	const struct intel_gtt_driver *driver;
64
	struct pci_dev *pcidev;	/* device one */
65
	struct pci_dev *bridge_dev;
66
	u8 __iomem *registers;
67
	phys_addr_t gtt_bus_addr;
68
	phys_addr_t gma_bus_addr;
69
	u32 PGETBL_save;
70 71 72 73 74 75
	u32 __iomem *gtt;		/* I915G */
	int num_dcache_entries;
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
76
	char *i81x_gtt_table;
77 78 79
	struct page *i8xx_page;
	struct resource ifp_resource;
	int resource_valid;
80 81
	struct page *scratch_page;
	dma_addr_t scratch_page_dma;
82 83
} intel_private;

84 85 86 87
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
88
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
89

D
Daniel Vetter 已提交
90 91
int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
			 struct scatterlist **sg_list, int *num_sg)
92 93 94 95 96
{
	struct sg_table st;
	struct scatterlist *sg;
	int i;

D
Daniel Vetter 已提交
97
	if (*sg_list)
98 99
		return 0; /* already mapped (for e.g. resume */

D
Daniel Vetter 已提交
100
	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
101

D
Daniel Vetter 已提交
102
	if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
103
		goto err;
104

D
Daniel Vetter 已提交
105
	*sg_list = sg = st.sgl;
106

D
Daniel Vetter 已提交
107 108
	for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
109

D
Daniel Vetter 已提交
110 111 112
	*num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
				 num_entries, PCI_DMA_BIDIRECTIONAL);
	if (unlikely(!*num_sg))
113 114
		goto err;

115
	return 0;
116 117 118 119

err:
	sg_free_table(&st);
	return -ENOMEM;
120
}
D
Daniel Vetter 已提交
121
EXPORT_SYMBOL(intel_gtt_map_memory);
122

D
Daniel Vetter 已提交
123
void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
124
{
D
Daniel Vetter 已提交
125
	struct sg_table st;
126 127
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

D
Daniel Vetter 已提交
128 129 130 131 132 133 134
	pci_unmap_sg(intel_private.pcidev, sg_list,
		     num_sg, PCI_DMA_BIDIRECTIONAL);

	st.sgl = sg_list;
	st.orig_nents = st.nents = num_sg;

	sg_free_table(&st);
135
}
D
Daniel Vetter 已提交
136
EXPORT_SYMBOL(intel_gtt_unmap_memory);
137

138
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

213 214
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
215
{
216
	int i;
217

218 219 220
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
221

222 223
	if (!mem->is_flushed)
		global_cache_flush();
224

225 226 227 228
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
229
	}
230
	readl(intel_private.gtt+i-1);
231

232
	return 0;
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

294 295 296 297 298 299 300 301 302 303 304
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

D
Daniel Vetter 已提交
305
	if (intel_private.base.needs_dmar) {
306 307 308 309 310 311 312 313 314 315 316 317 318 319
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

		intel_private.scratch_page_dma = dma_addr;
	} else
		intel_private.scratch_page_dma = page_to_phys(page);

	intel_private.scratch_page = page;

	return 0;
}

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

C
Chris Wilson 已提交
337
static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
338 339
	{32, 8192, 3},
	{64, 16384, 4},
340 341 342 343 344
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

345
static unsigned int intel_gtt_stolen_size(void)
346 347 348 349 350
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
351
	unsigned int stolen_size = 0;
352

353 354 355
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

356 357
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
358

359 360
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
361 362
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
363
			stolen_size = KB(512);
364 365
			break;
		case I830_GMCH_GMS_STOLEN_1024:
366
			stolen_size = MB(1);
367 368
			break;
		case I830_GMCH_GMS_STOLEN_8192:
369
			stolen_size = MB(8);
370 371 372
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
373
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
374 375 376 377
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
378
			stolen_size = 0;
379 380
			break;
		}
381
	} else if (INTEL_GTT_GEN == 6) {
382 383 384 385 386 387 388
		/*
		 * SandyBridge has new memory control reg at 0x50.w
		 */
		u16 snb_gmch_ctl;
		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
		case SNB_GMCH_GMS_STOLEN_32M:
389
			stolen_size = MB(32);
390 391
			break;
		case SNB_GMCH_GMS_STOLEN_64M:
392
			stolen_size = MB(64);
393 394
			break;
		case SNB_GMCH_GMS_STOLEN_96M:
395
			stolen_size = MB(96);
396 397
			break;
		case SNB_GMCH_GMS_STOLEN_128M:
398
			stolen_size = MB(128);
399 400
			break;
		case SNB_GMCH_GMS_STOLEN_160M:
401
			stolen_size = MB(160);
402 403
			break;
		case SNB_GMCH_GMS_STOLEN_192M:
404
			stolen_size = MB(192);
405 406
			break;
		case SNB_GMCH_GMS_STOLEN_224M:
407
			stolen_size = MB(224);
408 409
			break;
		case SNB_GMCH_GMS_STOLEN_256M:
410
			stolen_size = MB(256);
411 412
			break;
		case SNB_GMCH_GMS_STOLEN_288M:
413
			stolen_size = MB(288);
414 415
			break;
		case SNB_GMCH_GMS_STOLEN_320M:
416
			stolen_size = MB(320);
417 418
			break;
		case SNB_GMCH_GMS_STOLEN_352M:
419
			stolen_size = MB(352);
420 421
			break;
		case SNB_GMCH_GMS_STOLEN_384M:
422
			stolen_size = MB(384);
423 424
			break;
		case SNB_GMCH_GMS_STOLEN_416M:
425
			stolen_size = MB(416);
426 427
			break;
		case SNB_GMCH_GMS_STOLEN_448M:
428
			stolen_size = MB(448);
429 430
			break;
		case SNB_GMCH_GMS_STOLEN_480M:
431
			stolen_size = MB(480);
432 433
			break;
		case SNB_GMCH_GMS_STOLEN_512M:
434
			stolen_size = MB(512);
435 436 437 438 439
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
440
			stolen_size = MB(1);
441 442
			break;
		case I855_GMCH_GMS_STOLEN_4M:
443
			stolen_size = MB(4);
444 445
			break;
		case I855_GMCH_GMS_STOLEN_8M:
446
			stolen_size = MB(8);
447 448
			break;
		case I855_GMCH_GMS_STOLEN_16M:
449
			stolen_size = MB(16);
450 451
			break;
		case I855_GMCH_GMS_STOLEN_32M:
452
			stolen_size = MB(32);
453 454
			break;
		case I915_GMCH_GMS_STOLEN_48M:
455
			stolen_size = MB(48);
456 457
			break;
		case I915_GMCH_GMS_STOLEN_64M:
458
			stolen_size = MB(64);
459 460
			break;
		case G33_GMCH_GMS_STOLEN_128M:
461
			stolen_size = MB(128);
462 463
			break;
		case G33_GMCH_GMS_STOLEN_256M:
464
			stolen_size = MB(256);
465 466
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
467
			stolen_size = MB(96);
468 469
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
470
			stolen_size = MB(160);
471 472
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
473
			stolen_size = MB(224);
474 475
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
476
			stolen_size = MB(352);
477 478
			break;
		default:
479
			stolen_size = 0;
480 481 482
			break;
		}
	}
483

484
	if (stolen_size > 0) {
485
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
486
		       stolen_size / KB(1), local ? "local" : "stolen");
487
	} else {
488
		dev_info(&intel_private.bridge_dev->dev,
489
		       "no pre-allocated video memory detected\n");
490
		stolen_size = 0;
491 492
	}

493
	return stolen_size;
494 495
}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
513 514
{
	int size;
515 516
	u32 pgetbl_ctl;
	u16 gmch_ctl;
517

518 519
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
520

521 522 523 524 525
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
526
			break;
527 528
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
529
			break;
530 531 532
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
533 534
			break;
		}
535
	}
536

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	int size;

	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
	else if (INTEL_GTT_GEN == 6) {
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
		u16 snb_gmch_ctl;

		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
		default:
		case SNB_GTT_SIZE_0M:
			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
			size = MB(0);
			break;
		case SNB_GTT_SIZE_1M:
			size = MB(1);
			break;
		case SNB_GTT_SIZE_2M:
			size = MB(2);
			break;
		}
591
		return size/4;
592 593 594 595
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
596
		return intel_private.base.gtt_mappable_entries;
597 598 599
	}
}

600 601 602 603
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

604 605 606 607 608 609 610 611 612 613 614 615
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
616
		u16 gmch_ctrl;
617

618 619
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
620 621

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
622
			aperture_size = MB(64);
623
		else
624
			aperture_size = MB(128);
625
	} else {
626 627 628 629 630 631 632
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

633 634 635 636 637 638 639 640 641 642 643
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
644 645
	intel_private.driver->cleanup();

646 647
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
648

649 650 651
	intel_gtt_teardown_scratch_page();
}

652 653
static int intel_gtt_init(void)
{
654
	u32 gtt_map_size;
655 656 657 658 659
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
660 661 662 663

	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.base.gtt_total_entries = intel_gtt_total_entries();

664 665 666 667
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
668 669 670
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
671

672 673 674 675 676
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
			intel_private.base.gtt_total_entries * 4,
			intel_private.base.gtt_mappable_entries * 4);

677 678 679 680 681
	gtt_map_size = intel_private.base.gtt_total_entries * 4;

	intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
				    gtt_map_size);
	if (!intel_private.gtt) {
682
		intel_private.driver->cleanup();
683 684 685 686 687 688
		iounmap(intel_private.registers);
		return -ENOMEM;
	}

	global_cache_flush();   /* FIXME: ? */

689
	intel_private.base.stolen_size = intel_gtt_stolen_size();
690

691 692
	intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;

693 694 695 696 697 698
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

699 700 701
	return 0;
}

702 703
static int intel_fake_agp_fetch_size(void)
{
704
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
705 706 707 708 709 710 711
	unsigned int aper_size;
	int i;

	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
		    / MB(1);

	for (i = 0; i < num_sizes; i++) {
712
		if (aper_size == intel_fake_agp_sizes[i].size) {
713 714
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
715 716 717 718 719 720 721
			return aper_size;
		}
	}

	return 0;
}

722
static void i830_cleanup(void)
723
{
724 725 726 727
	if (intel_private.i8xx_flush_page) {
		kunmap(intel_private.i8xx_flush_page);
		intel_private.i8xx_flush_page = NULL;
	}
728 729 730 731 732 733 734 735 736 737 738

	__free_page(intel_private.i8xx_page);
	intel_private.i8xx_page = NULL;
}

static void intel_i830_setup_flush(void)
{
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;

J
Jan Beulich 已提交
739
	intel_private.i8xx_page = alloc_page(GFP_KERNEL);
740 741 742 743 744
	if (!intel_private.i8xx_page)
		return;

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
745
		i830_cleanup();
746 747 748 749 750 751 752 753 754 755 756 757
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
758
static void i830_chipset_flush(void)
759 760 761 762 763 764 765 766 767 768 769
{
	unsigned int *pg = intel_private.i8xx_flush_page;

	memset(pg, 0, 1024);

	if (cpu_has_clflush)
		clflush_cache_range(pg, 1024);
	else if (wbinvd_on_all_cpus() != 0)
		printk(KERN_ERR "Timed out waiting for cache flush.\n");
}

770 771 772 773
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
774

775
	if (flags ==  AGP_USER_CACHED_MEMORY)
776 777 778 779 780
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

781
static bool intel_enable_gtt(void)
782
{
783
	u32 gma_addr;
784
	u8 __iomem *reg;
785

786
	if (INTEL_GTT_GEN <= 2)
787 788 789 790 791 792
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

793
	intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
794

795 796 797
	if (INTEL_GTT_GEN >= 6)
	    return true;

798 799
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
800

801 802 803 804 805 806 807 808 809 810 811 812 813 814
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
815 816
	}

817 818 819 820 821 822
	/* On the resume path we may be adjusting the PGTBL value, so
	 * be paranoid and flush all chipset write buffers...
	 */
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

823
	reg = intel_private.registers+I810_PGETBL_CTL;
824 825
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
826
		dev_err(&intel_private.pcidev->dev,
827
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
828 829 830 831
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

832 833 834
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

835
	return true;
836 837 838 839 840 841 842 843 844 845
}

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
846 847 848
	if (!intel_private.registers)
		return -ENOMEM;

849 850 851 852 853 854 855
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	intel_i830_setup_flush();

	return 0;
}

856
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
857 858
{
	agp_bridge->gatt_table_real = NULL;
859
	agp_bridge->gatt_table = NULL;
860
	agp_bridge->gatt_bus_addr = 0;
861 862 863 864

	return 0;
}

865
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
866 867 868 869
{
	return 0;
}

870
static int intel_fake_agp_configure(void)
871 872 873
{
	int i;

874 875
	if (!intel_enable_gtt())
	    return -EIO;
876

877
	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
878

879
	for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
880 881
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
882
	}
883
	readl(intel_private.gtt+i-1);	/* PCI Posting. */
884 885 886 887 888 889

	global_cache_flush();

	return 0;
}

890
static bool i830_check_flags(unsigned int flags)
891
{
892 893 894 895 896 897 898 899 900 901 902
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

D
Daniel Vetter 已提交
903 904 905 906
void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
				 unsigned int sg_len,
				 unsigned int pg_start,
				 unsigned int flags)
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
	for_each_sg(sg_list, sg, sg_len, i) {
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
			intel_private.driver->write_entry(addr,
							  j, flags);
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}
D
Daniel Vetter 已提交
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
EXPORT_SYMBOL(intel_gtt_insert_sg_entries);

void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
			    struct page **pages, unsigned int flags)
{
	int i, j;

	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
		dma_addr_t addr = page_to_phys(pages[i]);
		intel_private.driver->write_entry(addr,
						  j, flags);
	}
	readl(intel_private.gtt+j-1);
}
EXPORT_SYMBOL(intel_gtt_insert_pages);
942

943 944 945
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
946 947
	int ret = -EINVAL;

948 949 950
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

951 952 953
	if (mem->page_count == 0)
		goto out;

954
	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
955 956 957 958 959
		goto out_err;

	if (type != mem->type)
		goto out_err;

960
	if (!intel_private.driver->check_flags(type))
961 962 963 964 965
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

D
Daniel Vetter 已提交
966 967 968
	if (intel_private.base.needs_dmar) {
		ret = intel_gtt_map_memory(mem->pages, mem->page_count,
					   &mem->sg_list, &mem->num_sg);
969 970 971 972 973
		if (ret != 0)
			return ret;

		intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
					    pg_start, type);
D
Daniel Vetter 已提交
974 975 976
	} else
		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
				       type);
977 978 979 980 981 982 983 984

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

D
Daniel Vetter 已提交
985 986 987 988 989 990 991 992 993 994 995 996
void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
{
	unsigned int i;

	for (i = first_entry; i < (first_entry + num_entries); i++) {
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
	}
	readl(intel_private.gtt+i-1);
}
EXPORT_SYMBOL(intel_gtt_clear_range);

997 998
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
999 1000 1001 1002
{
	if (mem->page_count == 0)
		return 0;

1003 1004
	intel_gtt_clear_range(pg_start, mem->page_count);

D
Daniel Vetter 已提交
1005 1006 1007 1008
	if (intel_private.base.needs_dmar) {
		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
		mem->sg_list = NULL;
		mem->num_sg = 0;
1009
	}
D
Daniel Vetter 已提交
1010

1011 1012 1013
	return 0;
}

1014 1015
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
1016
{
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
1033 1034 1035 1036 1037 1038 1039 1040 1041
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
1042
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1043
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1044
				     pcibios_align_resource, intel_private.bridge_dev);
1045 1046 1047 1048 1049 1050 1051 1052 1053

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1054
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1055 1056 1057
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1058
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1077 1078
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1079 1080 1081 1082 1083 1084

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1085
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1086
			upper_32_bits(intel_private.ifp_resource.start));
1087
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1110
	if (INTEL_GTT_GEN == 6)
1111 1112 1113 1114 1115 1116 1117
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1118
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1119 1120 1121 1122 1123
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1124
	if (intel_private.ifp_resource.start)
1125
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1126 1127 1128
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1129 1130
}

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1141
static void i9xx_chipset_flush(void)
1142 1143 1144 1145 1146
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1147 1148
static void i965_write_entry(dma_addr_t addr,
			     unsigned int entry,
1149 1150
			     unsigned int flags)
{
1151 1152 1153 1154 1155 1156
	u32 pte_flags;

	pte_flags = I810_PTE_VALID;
	if (flags == AGP_USER_CACHED_MEMORY)
		pte_flags |= I830_PTE_SYSTEM_CACHED;

1157 1158
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
1159
	writel(addr | pte_flags, intel_private.gtt + entry);
1160 1161
}

1162 1163 1164 1165 1166
static bool gen6_check_flags(unsigned int flags)
{
	return true;
}

1167 1168 1169 1170 1171 1172 1173
static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

1174
	if (type_mask == AGP_USER_MEMORY)
1175
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1176
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1177
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1178 1179 1180
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
1181
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1182 1183 1184 1185 1186 1187 1188 1189 1190
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1191 1192 1193 1194
static void gen6_cleanup(void)
{
}

1195
static int i9xx_setup(void)
1196
{
1197
	u32 reg_addr;
1198

1199
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1200

1201
	reg_addr &= 0xfff80000;
1202

1203
	intel_private.registers = ioremap(reg_addr, 128 * 4096);
1204
	if (!intel_private.registers)
1205 1206
		return -ENOMEM;

1207 1208
	if (INTEL_GTT_GEN == 3) {
		u32 gtt_addr;
1209

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
	} else {
		u32 gtt_offset;

		switch (INTEL_GTT_GEN) {
		case 5:
		case 6:
			gtt_offset = MB(2);
			break;
		case 4:
		default:
			gtt_offset =  KB(512);
			break;
		}
		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
	}

	intel_i9xx_setup_flush();

	return 0;
}

1234
static const struct agp_bridge_driver intel_fake_agp_driver = {
1235 1236
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1237 1238
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1239
	.configure		= intel_fake_agp_configure,
1240
	.fetch_size		= intel_fake_agp_fetch_size,
1241
	.cleanup		= intel_gtt_cleanup,
1242
	.agp_enable		= intel_fake_agp_enable,
1243
	.cache_flush		= global_cache_flush,
1244
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1245
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1246 1247
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1248
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1249 1250 1251 1252 1253 1254
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};
1255

1256 1257
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1258
	.has_pgtbl_enable = 1,
1259
	.dma_mask_size = 32,
1260 1261
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1262 1263
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1264
};
1265 1266
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1267
	.has_pgtbl_enable = 1,
1268
	.setup = i830_setup,
1269
	.cleanup = i830_cleanup,
1270
	.write_entry = i830_write_entry,
1271
	.dma_mask_size = 32,
1272
	.check_flags = i830_check_flags,
1273
	.chipset_flush = i830_chipset_flush,
1274 1275 1276
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1277
	.has_pgtbl_enable = 1,
1278
	.setup = i9xx_setup,
1279
	.cleanup = i9xx_cleanup,
1280
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1281
	.write_entry = i830_write_entry,
1282
	.dma_mask_size = 32,
1283
	.check_flags = i830_check_flags,
1284
	.chipset_flush = i9xx_chipset_flush,
1285 1286 1287 1288
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1289
	.setup = i9xx_setup,
1290
	.cleanup = i9xx_cleanup,
1291
	.write_entry = i965_write_entry,
1292
	.dma_mask_size = 36,
1293
	.check_flags = i830_check_flags,
1294
	.chipset_flush = i9xx_chipset_flush,
1295 1296 1297 1298
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1299
	.setup = i9xx_setup,
1300
	.cleanup = i9xx_cleanup,
1301
	.write_entry = i965_write_entry,
1302
	.dma_mask_size = 36,
1303
	.check_flags = i830_check_flags,
1304
	.chipset_flush = i9xx_chipset_flush,
1305 1306 1307
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1308
	.has_pgtbl_enable = 1,
1309
	.setup = i9xx_setup,
1310
	.cleanup = i9xx_cleanup,
1311
	.write_entry = i965_write_entry,
1312
	.dma_mask_size = 36,
1313
	.check_flags = i830_check_flags,
1314
	.chipset_flush = i9xx_chipset_flush,
1315 1316 1317
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1318
	.setup = i9xx_setup,
1319
	.cleanup = i9xx_cleanup,
1320
	.write_entry = i965_write_entry,
1321
	.dma_mask_size = 36,
1322
	.check_flags = i830_check_flags,
1323
	.chipset_flush = i9xx_chipset_flush,
1324 1325 1326 1327
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1328
	.setup = i9xx_setup,
1329
	.cleanup = i9xx_cleanup,
1330
	.write_entry = i965_write_entry,
1331
	.dma_mask_size = 36,
1332
	.check_flags = i830_check_flags,
1333
	.chipset_flush = i9xx_chipset_flush,
1334 1335 1336
};
static const struct intel_gtt_driver sandybridge_gtt_driver = {
	.gen = 6,
1337
	.setup = i9xx_setup,
1338
	.cleanup = gen6_cleanup,
1339
	.write_entry = gen6_write_entry,
1340
	.dma_mask_size = 40,
1341
	.check_flags = gen6_check_flags,
1342
	.chipset_flush = i9xx_chipset_flush,
1343 1344
};

1345 1346 1347 1348 1349 1350 1351
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1352
	const struct intel_gtt_driver *gtt_driver;
1353
} intel_gtt_chipsets[] = {
1354
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1355
		&i81x_gtt_driver},
1356
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1357
		&i81x_gtt_driver},
1358
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1359
		&i81x_gtt_driver},
1360
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1361
		&i81x_gtt_driver},
1362
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1363
		&i8xx_gtt_driver},
1364
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1365
		&i8xx_gtt_driver},
1366
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1367
		&i8xx_gtt_driver},
1368
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1369
		&i8xx_gtt_driver},
1370
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1371
		&i8xx_gtt_driver},
1372
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1373
		&i915_gtt_driver },
1374
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1375
		&i915_gtt_driver },
1376
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1377
		&i915_gtt_driver },
1378
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1379
		&i915_gtt_driver },
1380
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1381
		&i915_gtt_driver },
1382
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1383
		&i915_gtt_driver },
1384
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1385
		&i965_gtt_driver },
1386
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1387
		&i965_gtt_driver },
1388
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1389
		&i965_gtt_driver },
1390
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1391
		&i965_gtt_driver },
1392
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1393
		&i965_gtt_driver },
1394
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1395
		&i965_gtt_driver },
1396
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1397
		&g33_gtt_driver },
1398
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1399
		&g33_gtt_driver },
1400
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1401
		&g33_gtt_driver },
1402
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1403
		&pineview_gtt_driver },
1404
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1405
		&pineview_gtt_driver },
1406
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1407
		&g4x_gtt_driver },
1408
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1409
		&g4x_gtt_driver },
1410
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1411
		&g4x_gtt_driver },
1412
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1413
		&g4x_gtt_driver },
1414
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1415
		&g4x_gtt_driver },
1416
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1417
		&g4x_gtt_driver },
1418
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1419
		&g4x_gtt_driver },
1420
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1421
	    "HD Graphics", &ironlake_gtt_driver },
1422
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1423
	    "HD Graphics", &ironlake_gtt_driver },
1424
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1425
	    "Sandybridge", &sandybridge_gtt_driver },
1426
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1427
	    "Sandybridge", &sandybridge_gtt_driver },
1428
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1429
	    "Sandybridge", &sandybridge_gtt_driver },
1430
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1431
	    "Sandybridge", &sandybridge_gtt_driver },
1432
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1433
	    "Sandybridge", &sandybridge_gtt_driver },
1434
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1435
	    "Sandybridge", &sandybridge_gtt_driver },
1436
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1437
	    "Sandybridge", &sandybridge_gtt_driver },
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1458
int intel_gmch_probe(struct pci_dev *pdev,
1459 1460 1461
				      struct agp_bridge_data *bridge)
{
	int i, mask;
1462
	intel_private.driver = NULL;
1463 1464 1465

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
		if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1466
			intel_private.driver =
1467
				intel_gtt_chipsets[i].gtt_driver;
1468 1469 1470 1471
			break;
		}
	}

1472
	if (!intel_private.driver)
1473 1474
		return 0;

1475
	bridge->driver = &intel_fake_agp_driver;
1476 1477 1478
	bridge->dev_private_data = &intel_private;
	bridge->dev = pdev;

1479 1480
	intel_private.bridge_dev = pci_dev_get(pdev);

1481 1482
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);

1483
	mask = intel_private.driver->dma_mask_size;
1484 1485 1486 1487 1488 1489 1490
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1491 1492
	/*if (bridge->driver == &intel_810_driver)
		return 1;*/
1493

1494 1495
	if (intel_gtt_init() != 0)
		return 0;
1496

1497 1498
	return 1;
}
1499
EXPORT_SYMBOL(intel_gmch_probe);
1500

1501
const struct intel_gtt *intel_gtt_get(void)
1502 1503 1504 1505 1506
{
	return &intel_private.base;
}
EXPORT_SYMBOL(intel_gtt_get);

1507 1508 1509 1510 1511 1512 1513
void intel_gtt_chipset_flush(void)
{
	if (intel_private.driver->chipset_flush)
		intel_private.driver->chipset_flush();
}
EXPORT_SYMBOL(intel_gtt_chipset_flush);

1514
void intel_gmch_remove(struct pci_dev *pdev)
1515 1516 1517
{
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1518 1519
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1520
}
1521 1522 1523 1524
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");