intel-gtt.c 44.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
24
#include <linux/delay.h>
25 26 27
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
28
#include <drm/intel-gtt.h>
29

30 31 32
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33
 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
34 35
 * Only newer chipsets need to bother with this, of course.
 */
36
#ifdef CONFIG_INTEL_IOMMU
37
#define USE_PCI_DMA_API 1
38 39
#else
#define USE_PCI_DMA_API 0
40 41
#endif

42 43 44 45 46
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
47
	unsigned int has_pgtbl_enable : 1;
48
	unsigned int dma_mask_size : 8;
49 50
	/* Chipset specific GTT setup */
	int (*setup)(void);
51 52 53
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
54 55 56 57
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
58
	bool (*check_flags)(unsigned int flags);
59
	void (*chipset_flush)(void);
60 61
};

62
static struct _intel_private {
63
	struct intel_gtt base;
64
	const struct intel_gtt_driver *driver;
65
	struct pci_dev *pcidev;	/* device one */
66
	struct pci_dev *bridge_dev;
67
	u8 __iomem *registers;
68
	phys_addr_t gtt_bus_addr;
69
	u32 PGETBL_save;
70
	u32 __iomem *gtt;		/* I915G */
71
	bool clear_fake_agp; /* on first access via agp, fill with scratch */
72
	int num_dcache_entries;
73
	void __iomem *i9xx_flush_page;
74
	char *i81x_gtt_table;
75 76
	struct resource ifp_resource;
	int resource_valid;
77
	struct page *scratch_page;
78
	int refcount;
79 80
} intel_private;

81 82 83 84
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
85
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
86

87 88 89
static int intel_gtt_map_memory(struct page **pages,
				unsigned int num_entries,
				struct sg_table *st)
90 91 92 93
{
	struct scatterlist *sg;
	int i;

D
Daniel Vetter 已提交
94
	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
95

96
	if (sg_alloc_table(st, num_entries, GFP_KERNEL))
97
		goto err;
98

99
	for_each_sg(st->sgl, sg, num_entries, i)
D
Daniel Vetter 已提交
100
		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
101

102 103
	if (!pci_map_sg(intel_private.pcidev,
			st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
104 105
		goto err;

106
	return 0;
107 108

err:
109
	sg_free_table(st);
110
	return -ENOMEM;
111 112
}

113
static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
114
{
D
Daniel Vetter 已提交
115
	struct sg_table st;
116 117
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

D
Daniel Vetter 已提交
118 119 120 121 122 123 124
	pci_unmap_sg(intel_private.pcidev, sg_list,
		     num_sg, PCI_DMA_BIDIRECTIONAL);

	st.sgl = sg_list;
	st.orig_nents = st.nents = num_sg;

	sg_free_table(&st);
125 126
}

127
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

202 203
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
204
{
205
	int i;
206

207 208 209
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
210

211 212
	if (!mem->is_flushed)
		global_cache_flush();
213

214 215 216 217
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
218
	}
219
	readl(intel_private.gtt+i-1);
220

221
	return 0;
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

283 284 285 286 287 288 289 290 291 292 293
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

D
Daniel Vetter 已提交
294
	if (intel_private.base.needs_dmar) {
295 296 297 298 299
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

300
		intel_private.base.scratch_page_dma = dma_addr;
301
	} else
302
		intel_private.base.scratch_page_dma = page_to_phys(page);
303 304 305 306 307 308

	intel_private.scratch_page = page;

	return 0;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

C
Chris Wilson 已提交
326
static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
327 328
	{32, 8192, 3},
	{64, 16384, 4},
329 330 331 332 333
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

334
static unsigned int intel_gtt_stolen_size(void)
335 336 337 338 339
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
340
	unsigned int stolen_size = 0;
341

342 343 344
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

345 346
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
347

348 349
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
350 351
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
352
			stolen_size = KB(512);
353 354
			break;
		case I830_GMCH_GMS_STOLEN_1024:
355
			stolen_size = MB(1);
356 357
			break;
		case I830_GMCH_GMS_STOLEN_8192:
358
			stolen_size = MB(8);
359 360 361
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
362
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
363 364 365 366
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
367
			stolen_size = 0;
368 369
			break;
		}
370
	} else if (INTEL_GTT_GEN == 6) {
371 372 373 374 375 376 377
		/*
		 * SandyBridge has new memory control reg at 0x50.w
		 */
		u16 snb_gmch_ctl;
		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
		case SNB_GMCH_GMS_STOLEN_32M:
378
			stolen_size = MB(32);
379 380
			break;
		case SNB_GMCH_GMS_STOLEN_64M:
381
			stolen_size = MB(64);
382 383
			break;
		case SNB_GMCH_GMS_STOLEN_96M:
384
			stolen_size = MB(96);
385 386
			break;
		case SNB_GMCH_GMS_STOLEN_128M:
387
			stolen_size = MB(128);
388 389
			break;
		case SNB_GMCH_GMS_STOLEN_160M:
390
			stolen_size = MB(160);
391 392
			break;
		case SNB_GMCH_GMS_STOLEN_192M:
393
			stolen_size = MB(192);
394 395
			break;
		case SNB_GMCH_GMS_STOLEN_224M:
396
			stolen_size = MB(224);
397 398
			break;
		case SNB_GMCH_GMS_STOLEN_256M:
399
			stolen_size = MB(256);
400 401
			break;
		case SNB_GMCH_GMS_STOLEN_288M:
402
			stolen_size = MB(288);
403 404
			break;
		case SNB_GMCH_GMS_STOLEN_320M:
405
			stolen_size = MB(320);
406 407
			break;
		case SNB_GMCH_GMS_STOLEN_352M:
408
			stolen_size = MB(352);
409 410
			break;
		case SNB_GMCH_GMS_STOLEN_384M:
411
			stolen_size = MB(384);
412 413
			break;
		case SNB_GMCH_GMS_STOLEN_416M:
414
			stolen_size = MB(416);
415 416
			break;
		case SNB_GMCH_GMS_STOLEN_448M:
417
			stolen_size = MB(448);
418 419
			break;
		case SNB_GMCH_GMS_STOLEN_480M:
420
			stolen_size = MB(480);
421 422
			break;
		case SNB_GMCH_GMS_STOLEN_512M:
423
			stolen_size = MB(512);
424 425 426 427 428
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
429
			stolen_size = MB(1);
430 431
			break;
		case I855_GMCH_GMS_STOLEN_4M:
432
			stolen_size = MB(4);
433 434
			break;
		case I855_GMCH_GMS_STOLEN_8M:
435
			stolen_size = MB(8);
436 437
			break;
		case I855_GMCH_GMS_STOLEN_16M:
438
			stolen_size = MB(16);
439 440
			break;
		case I855_GMCH_GMS_STOLEN_32M:
441
			stolen_size = MB(32);
442 443
			break;
		case I915_GMCH_GMS_STOLEN_48M:
444
			stolen_size = MB(48);
445 446
			break;
		case I915_GMCH_GMS_STOLEN_64M:
447
			stolen_size = MB(64);
448 449
			break;
		case G33_GMCH_GMS_STOLEN_128M:
450
			stolen_size = MB(128);
451 452
			break;
		case G33_GMCH_GMS_STOLEN_256M:
453
			stolen_size = MB(256);
454 455
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
456
			stolen_size = MB(96);
457 458
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
459
			stolen_size = MB(160);
460 461
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
462
			stolen_size = MB(224);
463 464
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
465
			stolen_size = MB(352);
466 467
			break;
		default:
468
			stolen_size = 0;
469 470 471
			break;
		}
	}
472

473
	if (stolen_size > 0) {
474
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
475
		       stolen_size / KB(1), local ? "local" : "stolen");
476
	} else {
477
		dev_info(&intel_private.bridge_dev->dev,
478
		       "no pre-allocated video memory detected\n");
479
		stolen_size = 0;
480 481
	}

482
	return stolen_size;
483 484
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
502 503
{
	int size;
504 505
	u32 pgetbl_ctl;
	u16 gmch_ctl;
506

507 508
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
509

510 511 512 513 514
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
515
			break;
516 517
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
518
			break;
519 520 521
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
522 523
			break;
		}
524
	}
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	int size;

	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
	else if (INTEL_GTT_GEN == 6) {
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		u16 snb_gmch_ctl;

		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
		default:
		case SNB_GTT_SIZE_0M:
			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
			size = MB(0);
			break;
		case SNB_GTT_SIZE_1M:
			size = MB(1);
			break;
		case SNB_GTT_SIZE_2M:
			size = MB(2);
			break;
		}
580
		return size/4;
581 582 583 584
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
585
		return intel_private.base.gtt_mappable_entries;
586 587 588
	}
}

589 590 591 592
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

593 594 595 596 597 598 599 600 601 602 603 604
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
605
		u16 gmch_ctrl;
606

607 608
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
609 610

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
611
			aperture_size = MB(64);
612
		else
613
			aperture_size = MB(128);
614
	} else {
615 616 617 618 619 620 621
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

622 623 624
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
625
	pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
626 627 628 629 630 631 632
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
633 634
	intel_private.driver->cleanup();

635 636
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
637

638 639 640
	intel_gtt_teardown_scratch_page();
}

641 642
static int intel_gtt_init(void)
{
643
	u32 gma_addr;
644
	u32 gtt_map_size;
645 646 647 648 649
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
650 651 652 653

	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.base.gtt_total_entries = intel_gtt_total_entries();

654 655 656 657
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
658 659 660
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
661

662 663 664 665 666
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
			intel_private.base.gtt_total_entries * 4,
			intel_private.base.gtt_mappable_entries * 4);

667 668
	gtt_map_size = intel_private.base.gtt_total_entries * 4;

669
	intel_private.gtt = NULL;
670
	if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
671 672 673 674 675 676
		intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
					       gtt_map_size);
	if (intel_private.gtt == NULL)
		intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
					    gtt_map_size);
	if (intel_private.gtt == NULL) {
677
		intel_private.driver->cleanup();
678 679 680
		iounmap(intel_private.registers);
		return -ENOMEM;
	}
681
	intel_private.base.gtt = intel_private.gtt;
682 683 684

	global_cache_flush();   /* FIXME: ? */

685
	intel_private.base.stolen_size = intel_gtt_stolen_size();
686

687 688
	intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;

689 690 691 692 693 694
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

695 696 697 698 699 700 701 702 703
	if (INTEL_GTT_GEN <= 2)
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

	intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);

704 705 706
	return 0;
}

707 708
static int intel_fake_agp_fetch_size(void)
{
709
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
710 711 712 713 714 715 716
	unsigned int aper_size;
	int i;

	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
		    / MB(1);

	for (i = 0; i < num_sizes; i++) {
717
		if (aper_size == intel_fake_agp_sizes[i].size) {
718 719
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
720 721 722 723 724 725 726
			return aper_size;
		}
	}

	return 0;
}

727
static void i830_cleanup(void)
728 729 730 731 732 733 734 735 736 737 738 739 740
{
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
741
static void i830_chipset_flush(void)
742
{
743 744 745 746 747 748 749 750 751 752 753 754 755 756
	unsigned long timeout = jiffies + msecs_to_jiffies(1000);

	/* Forcibly evict everything from the CPU write buffers.
	 * clflush appears to be insufficient.
	 */
	wbinvd_on_all_cpus();

	/* Now we've only seen documents for this magic bit on 855GM,
	 * we hope it exists for the other gen2 chipsets...
	 *
	 * Also works as advertised on my 845G.
	 */
	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
	       intel_private.registers+I830_HIC);
757

758 759 760
	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
		if (time_after(jiffies, timeout))
			break;
761

762 763
		udelay(50);
	}
764 765
}

766 767 768 769
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
770

771
	if (flags ==  AGP_USER_CACHED_MEMORY)
772 773 774 775 776
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

D
Daniel Vetter 已提交
777
bool intel_enable_gtt(void)
778
{
779
	u8 __iomem *reg;
780

781 782 783
	if (INTEL_GTT_GEN >= 6)
	    return true;

784 785
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
786

787 788 789 790 791 792 793 794 795 796 797 798 799 800
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
801 802
	}

803 804 805 806 807 808
	/* On the resume path we may be adjusting the PGTBL value, so
	 * be paranoid and flush all chipset write buffers...
	 */
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

809
	reg = intel_private.registers+I810_PGETBL_CTL;
810 811
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
812
		dev_err(&intel_private.pcidev->dev,
813
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
814 815 816 817
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

818 819 820
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

821
	return true;
822
}
D
Daniel Vetter 已提交
823
EXPORT_SYMBOL(intel_enable_gtt);
824 825 826 827 828 829 830 831 832

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
833 834 835
	if (!intel_private.registers)
		return -ENOMEM;

836 837 838 839 840
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	return 0;
}

841
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
842 843
{
	agp_bridge->gatt_table_real = NULL;
844
	agp_bridge->gatt_table = NULL;
845
	agp_bridge->gatt_bus_addr = 0;
846 847 848 849

	return 0;
}

850
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
851 852 853 854
{
	return 0;
}

855
static int intel_fake_agp_configure(void)
856
{
857 858
	if (!intel_enable_gtt())
	    return -EIO;
859

860
	intel_private.clear_fake_agp = true;
861
	agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
862 863 864 865

	return 0;
}

866
static bool i830_check_flags(unsigned int flags)
867
{
868 869 870 871 872 873 874 875 876 877 878
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

879
void intel_gtt_insert_sg_entries(struct sg_table *st,
D
Daniel Vetter 已提交
880 881
				 unsigned int pg_start,
				 unsigned int flags)
882 883 884 885 886 887 888 889 890
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
891
	for_each_sg(st->sgl, sg, st->nents, i) {
892 893 894
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
895
			intel_private.driver->write_entry(addr, j, flags);
896 897 898 899 900
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}
D
Daniel Vetter 已提交
901 902
EXPORT_SYMBOL(intel_gtt_insert_sg_entries);

903 904 905 906
static void intel_gtt_insert_pages(unsigned int first_entry,
				   unsigned int num_entries,
				   struct page **pages,
				   unsigned int flags)
D
Daniel Vetter 已提交
907 908 909 910 911 912 913 914 915 916
{
	int i, j;

	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
		dma_addr_t addr = page_to_phys(pages[i]);
		intel_private.driver->write_entry(addr,
						  j, flags);
	}
	readl(intel_private.gtt+j-1);
}
917

918 919 920
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
921 922
	int ret = -EINVAL;

B
Ben Widawsky 已提交
923 924 925
	if (intel_private.base.do_idle_maps)
		return -ENODEV;

926 927 928 929 930 931 932
	if (intel_private.clear_fake_agp) {
		int start = intel_private.base.stolen_size / PAGE_SIZE;
		int end = intel_private.base.gtt_mappable_entries;
		intel_gtt_clear_range(start, end - start);
		intel_private.clear_fake_agp = false;
	}

933 934 935
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

936 937 938
	if (mem->page_count == 0)
		goto out;

939
	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
940 941 942 943 944
		goto out_err;

	if (type != mem->type)
		goto out_err;

945
	if (!intel_private.driver->check_flags(type))
946 947 948 949 950
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

D
Daniel Vetter 已提交
951
	if (intel_private.base.needs_dmar) {
952 953 954
		struct sg_table st;

		ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
955 956 957
		if (ret != 0)
			return ret;

958 959 960
		intel_gtt_insert_sg_entries(&st, pg_start, type);
		mem->sg_list = st.sgl;
		mem->num_sg = st.nents;
D
Daniel Vetter 已提交
961 962 963
	} else
		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
				       type);
964 965 966 967 968 969 970 971

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

D
Daniel Vetter 已提交
972 973 974 975 976
void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
{
	unsigned int i;

	for (i = first_entry; i < (first_entry + num_entries); i++) {
977
		intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
D
Daniel Vetter 已提交
978 979 980 981 982 983
						  i, 0);
	}
	readl(intel_private.gtt+i-1);
}
EXPORT_SYMBOL(intel_gtt_clear_range);

984 985
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
986 987 988 989
{
	if (mem->page_count == 0)
		return 0;

B
Ben Widawsky 已提交
990 991 992
	if (intel_private.base.do_idle_maps)
		return -ENODEV;

993 994
	intel_gtt_clear_range(pg_start, mem->page_count);

D
Daniel Vetter 已提交
995 996 997 998
	if (intel_private.base.needs_dmar) {
		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
		mem->sg_list = NULL;
		mem->num_sg = 0;
999
	}
D
Daniel Vetter 已提交
1000

1001 1002 1003
	return 0;
}

1004 1005
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
1006
{
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
1023 1024 1025 1026 1027 1028 1029 1030 1031
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
1032
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1033
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1034
				     pcibios_align_resource, intel_private.bridge_dev);
1035 1036 1037 1038 1039 1040 1041 1042 1043

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1044
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1045 1046 1047
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1048
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1067 1068
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1069 1070 1071 1072 1073 1074

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1075
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1076
			upper_32_bits(intel_private.ifp_resource.start));
1077
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1100
	if (INTEL_GTT_GEN == 6)
1101 1102 1103 1104 1105 1106 1107
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1108
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1109 1110 1111 1112 1113
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1114
	if (intel_private.ifp_resource.start)
1115
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1116 1117 1118
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1119 1120
}

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1131
static void i9xx_chipset_flush(void)
1132 1133 1134 1135 1136
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1137 1138
static void i965_write_entry(dma_addr_t addr,
			     unsigned int entry,
1139 1140
			     unsigned int flags)
{
1141 1142 1143 1144 1145 1146
	u32 pte_flags;

	pte_flags = I810_PTE_VALID;
	if (flags == AGP_USER_CACHED_MEMORY)
		pte_flags |= I830_PTE_SYSTEM_CACHED;

1147 1148
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
1149
	writel(addr | pte_flags, intel_private.gtt + entry);
1150 1151
}

1152 1153 1154 1155 1156
static bool gen6_check_flags(unsigned int flags)
{
	return true;
}

D
Daniel Vetter 已提交
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
static void haswell_write_entry(dma_addr_t addr, unsigned int entry,
				unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

	if (type_mask == AGP_USER_MEMORY)
		pte_flags = HSW_PTE_UNCACHED | I810_PTE_VALID;
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1181 1182 1183 1184 1185 1186 1187
static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

1188
	if (type_mask == AGP_USER_MEMORY)
1189
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1190
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1191
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1192 1193 1194
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
1195
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1196 1197 1198 1199 1200 1201 1202 1203 1204
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1205 1206 1207
static void valleyview_write_entry(dma_addr_t addr, unsigned int entry,
				   unsigned int flags)
{
1208 1209
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1210 1211
	u32 pte_flags;

1212 1213 1214 1215 1216 1217 1218
	if (type_mask == AGP_USER_MEMORY)
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
	else {
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}
1219 1220 1221 1222 1223 1224 1225 1226

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);

	writel(1, intel_private.registers + GFX_FLSH_CNTL_VLV);
}

1227 1228 1229 1230
static void gen6_cleanup(void)
{
}

B
Ben Widawsky 已提交
1231 1232 1233 1234 1235
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline int needs_idle_maps(void)
{
1236
#ifdef CONFIG_INTEL_IOMMU
B
Ben Widawsky 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245
	const unsigned short gpu_devid = intel_private.pcidev->device;

	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
	     gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
	     intel_iommu_gfx_mapped)
		return 1;
1246
#endif
B
Ben Widawsky 已提交
1247 1248 1249
	return 0;
}

1250
static int i9xx_setup(void)
1251
{
1252
	u32 reg_addr;
1253
	int size = KB(512);
1254

1255
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1256

1257
	reg_addr &= 0xfff80000;
1258

1259 1260 1261 1262
	if (INTEL_GTT_GEN >= 7)
		size = MB(2);

	intel_private.registers = ioremap(reg_addr, size);
1263
	if (!intel_private.registers)
1264 1265
		return -ENOMEM;

1266 1267
	if (INTEL_GTT_GEN == 3) {
		u32 gtt_addr;
1268

1269 1270 1271 1272 1273 1274 1275 1276 1277
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
	} else {
		u32 gtt_offset;

		switch (INTEL_GTT_GEN) {
		case 5:
		case 6:
1278
		case 7:
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
			gtt_offset = MB(2);
			break;
		case 4:
		default:
			gtt_offset =  KB(512);
			break;
		}
		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
	}

1289
	if (needs_idle_maps())
B
Ben Widawsky 已提交
1290 1291
		intel_private.base.do_idle_maps = 1;

1292 1293 1294 1295 1296
	intel_i9xx_setup_flush();

	return 0;
}

1297
static const struct agp_bridge_driver intel_fake_agp_driver = {
1298 1299
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1300 1301
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1302
	.configure		= intel_fake_agp_configure,
1303
	.fetch_size		= intel_fake_agp_fetch_size,
1304
	.cleanup		= intel_gtt_cleanup,
1305
	.agp_enable		= intel_fake_agp_enable,
1306
	.cache_flush		= global_cache_flush,
1307
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1308
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1309 1310
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1311
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1312 1313 1314 1315 1316 1317
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};
1318

1319 1320
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1321
	.has_pgtbl_enable = 1,
1322
	.dma_mask_size = 32,
1323 1324
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1325 1326
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1327
};
1328 1329
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1330
	.has_pgtbl_enable = 1,
1331
	.setup = i830_setup,
1332
	.cleanup = i830_cleanup,
1333
	.write_entry = i830_write_entry,
1334
	.dma_mask_size = 32,
1335
	.check_flags = i830_check_flags,
1336
	.chipset_flush = i830_chipset_flush,
1337 1338 1339
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1340
	.has_pgtbl_enable = 1,
1341
	.setup = i9xx_setup,
1342
	.cleanup = i9xx_cleanup,
1343
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1344
	.write_entry = i830_write_entry,
1345
	.dma_mask_size = 32,
1346
	.check_flags = i830_check_flags,
1347
	.chipset_flush = i9xx_chipset_flush,
1348 1349 1350 1351
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1352
	.setup = i9xx_setup,
1353
	.cleanup = i9xx_cleanup,
1354
	.write_entry = i965_write_entry,
1355
	.dma_mask_size = 36,
1356
	.check_flags = i830_check_flags,
1357
	.chipset_flush = i9xx_chipset_flush,
1358 1359 1360 1361
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1362
	.setup = i9xx_setup,
1363
	.cleanup = i9xx_cleanup,
1364
	.write_entry = i965_write_entry,
1365
	.dma_mask_size = 36,
1366
	.check_flags = i830_check_flags,
1367
	.chipset_flush = i9xx_chipset_flush,
1368 1369 1370
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1371
	.has_pgtbl_enable = 1,
1372
	.setup = i9xx_setup,
1373
	.cleanup = i9xx_cleanup,
1374
	.write_entry = i965_write_entry,
1375
	.dma_mask_size = 36,
1376
	.check_flags = i830_check_flags,
1377
	.chipset_flush = i9xx_chipset_flush,
1378 1379 1380
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1381
	.setup = i9xx_setup,
1382
	.cleanup = i9xx_cleanup,
1383
	.write_entry = i965_write_entry,
1384
	.dma_mask_size = 36,
1385
	.check_flags = i830_check_flags,
1386
	.chipset_flush = i9xx_chipset_flush,
1387 1388 1389 1390
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1391
	.setup = i9xx_setup,
1392
	.cleanup = i9xx_cleanup,
1393
	.write_entry = i965_write_entry,
1394
	.dma_mask_size = 36,
1395
	.check_flags = i830_check_flags,
1396
	.chipset_flush = i9xx_chipset_flush,
1397 1398 1399
};
static const struct intel_gtt_driver sandybridge_gtt_driver = {
	.gen = 6,
1400
	.setup = i9xx_setup,
1401
	.cleanup = gen6_cleanup,
1402
	.write_entry = gen6_write_entry,
1403
	.dma_mask_size = 40,
1404
	.check_flags = gen6_check_flags,
1405
	.chipset_flush = i9xx_chipset_flush,
1406
};
D
Daniel Vetter 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415
static const struct intel_gtt_driver haswell_gtt_driver = {
	.gen = 6,
	.setup = i9xx_setup,
	.cleanup = gen6_cleanup,
	.write_entry = haswell_write_entry,
	.dma_mask_size = 40,
	.check_flags = gen6_check_flags,
	.chipset_flush = i9xx_chipset_flush,
};
1416 1417 1418 1419 1420 1421 1422 1423
static const struct intel_gtt_driver valleyview_gtt_driver = {
	.gen = 7,
	.setup = i9xx_setup,
	.cleanup = gen6_cleanup,
	.write_entry = valleyview_write_entry,
	.dma_mask_size = 40,
	.check_flags = gen6_check_flags,
};
1424

1425 1426 1427 1428 1429 1430 1431
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1432
	const struct intel_gtt_driver *gtt_driver;
1433
} intel_gtt_chipsets[] = {
1434
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1435
		&i81x_gtt_driver},
1436
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1437
		&i81x_gtt_driver},
1438
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1439
		&i81x_gtt_driver},
1440
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1441
		&i81x_gtt_driver},
1442
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1443
		&i8xx_gtt_driver},
1444
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1445
		&i8xx_gtt_driver},
1446
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1447
		&i8xx_gtt_driver},
1448
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1449
		&i8xx_gtt_driver},
1450
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1451
		&i8xx_gtt_driver},
1452
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1453
		&i915_gtt_driver },
1454
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1455
		&i915_gtt_driver },
1456
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1457
		&i915_gtt_driver },
1458
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1459
		&i915_gtt_driver },
1460
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1461
		&i915_gtt_driver },
1462
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1463
		&i915_gtt_driver },
1464
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1465
		&i965_gtt_driver },
1466
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1467
		&i965_gtt_driver },
1468
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1469
		&i965_gtt_driver },
1470
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1471
		&i965_gtt_driver },
1472
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1473
		&i965_gtt_driver },
1474
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1475
		&i965_gtt_driver },
1476
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1477
		&g33_gtt_driver },
1478
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1479
		&g33_gtt_driver },
1480
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1481
		&g33_gtt_driver },
1482
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1483
		&pineview_gtt_driver },
1484
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1485
		&pineview_gtt_driver },
1486
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1487
		&g4x_gtt_driver },
1488
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1489
		&g4x_gtt_driver },
1490
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1491
		&g4x_gtt_driver },
1492
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1493
		&g4x_gtt_driver },
1494
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1495
		&g4x_gtt_driver },
1496
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1497
		&g4x_gtt_driver },
1498
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1499
		&g4x_gtt_driver },
1500
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1501
	    "HD Graphics", &ironlake_gtt_driver },
1502
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1503
	    "HD Graphics", &ironlake_gtt_driver },
1504
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1505
	    "Sandybridge", &sandybridge_gtt_driver },
1506
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1507
	    "Sandybridge", &sandybridge_gtt_driver },
1508
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1509
	    "Sandybridge", &sandybridge_gtt_driver },
1510
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1511
	    "Sandybridge", &sandybridge_gtt_driver },
1512
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1513
	    "Sandybridge", &sandybridge_gtt_driver },
1514
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1515
	    "Sandybridge", &sandybridge_gtt_driver },
1516
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1517
	    "Sandybridge", &sandybridge_gtt_driver },
J
Jesse Barnes 已提交
1518 1519 1520 1521 1522 1523 1524 1525 1526
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1527 1528
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT2_IG,
J
Jesse Barnes 已提交
1529
	    "Ivybridge", &sandybridge_gtt_driver },
1530 1531
	{ PCI_DEVICE_ID_INTEL_VALLEYVIEW_IG,
	    "ValleyView", &valleyview_gtt_driver },
1532
	{ PCI_DEVICE_ID_INTEL_HASWELL_D_GT1_IG,
D
Daniel Vetter 已提交
1533
	    "Haswell", &haswell_gtt_driver },
1534
	{ PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_IG,
D
Daniel Vetter 已提交
1535
	    "Haswell", &haswell_gtt_driver },
1536
	{ PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1537
	    "Haswell", &haswell_gtt_driver },
1538
	{ PCI_DEVICE_ID_INTEL_HASWELL_M_GT1_IG,
D
Daniel Vetter 已提交
1539
	    "Haswell", &haswell_gtt_driver },
1540
	{ PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_IG,
D
Daniel Vetter 已提交
1541
	    "Haswell", &haswell_gtt_driver },
1542
	{ PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1543
	    "Haswell", &haswell_gtt_driver },
1544
	{ PCI_DEVICE_ID_INTEL_HASWELL_S_GT1_IG,
D
Daniel Vetter 已提交
1545
	    "Haswell", &haswell_gtt_driver },
1546
	{ PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_IG,
D
Daniel Vetter 已提交
1547
	    "Haswell", &haswell_gtt_driver },
1548
	{ PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1549
	    "Haswell", &haswell_gtt_driver },
1550
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT1_IG,
D
Daniel Vetter 已提交
1551
	    "Haswell", &haswell_gtt_driver },
1552
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_IG,
D
Daniel Vetter 已提交
1553
	    "Haswell", &haswell_gtt_driver },
1554
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1555
	    "Haswell", &haswell_gtt_driver },
1556
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT1_IG,
D
Daniel Vetter 已提交
1557
	    "Haswell", &haswell_gtt_driver },
1558
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_IG,
D
Daniel Vetter 已提交
1559
	    "Haswell", &haswell_gtt_driver },
1560
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1561
	    "Haswell", &haswell_gtt_driver },
1562
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT1_IG,
D
Daniel Vetter 已提交
1563
	    "Haswell", &haswell_gtt_driver },
1564
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_IG,
D
Daniel Vetter 已提交
1565
	    "Haswell", &haswell_gtt_driver },
1566
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1567
	    "Haswell", &haswell_gtt_driver },
1568
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT1_IG,
D
Daniel Vetter 已提交
1569
	    "Haswell", &haswell_gtt_driver },
1570
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_IG,
D
Daniel Vetter 已提交
1571
	    "Haswell", &haswell_gtt_driver },
1572
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1573
	    "Haswell", &haswell_gtt_driver },
1574
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT1_IG,
D
Daniel Vetter 已提交
1575
	    "Haswell", &haswell_gtt_driver },
1576
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_IG,
D
Daniel Vetter 已提交
1577
	    "Haswell", &haswell_gtt_driver },
1578
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1579
	    "Haswell", &haswell_gtt_driver },
1580
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT1_IG,
D
Daniel Vetter 已提交
1581
	    "Haswell", &haswell_gtt_driver },
1582
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_IG,
D
Daniel Vetter 已提交
1583
	    "Haswell", &haswell_gtt_driver },
1584
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1585
	    "Haswell", &haswell_gtt_driver },
1586
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT1_IG,
D
Daniel Vetter 已提交
1587
	    "Haswell", &haswell_gtt_driver },
1588
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_IG,
D
Daniel Vetter 已提交
1589
	    "Haswell", &haswell_gtt_driver },
1590
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1591
	    "Haswell", &haswell_gtt_driver },
1592
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT1_IG,
D
Daniel Vetter 已提交
1593
	    "Haswell", &haswell_gtt_driver },
1594
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_IG,
D
Daniel Vetter 已提交
1595
	    "Haswell", &haswell_gtt_driver },
1596
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1597
	    "Haswell", &haswell_gtt_driver },
1598
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT1_IG,
D
Daniel Vetter 已提交
1599
	    "Haswell", &haswell_gtt_driver },
1600
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_IG,
D
Daniel Vetter 已提交
1601
	    "Haswell", &haswell_gtt_driver },
1602
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1603
	    "Haswell", &haswell_gtt_driver },
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1624 1625
int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
		     struct agp_bridge_data *bridge)
1626 1627
{
	int i, mask;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

	/*
	 * Can be called from the fake agp driver but also directly from
	 * drm/i915.ko. Hence we need to check whether everything is set up
	 * already.
	 */
	if (intel_private.driver) {
		intel_private.refcount++;
		return 1;
	}
1638 1639

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
		if (gpu_pdev) {
			if (gpu_pdev->device ==
			    intel_gtt_chipsets[i].gmch_chip_id) {
				intel_private.pcidev = pci_dev_get(gpu_pdev);
				intel_private.driver =
					intel_gtt_chipsets[i].gtt_driver;

				break;
			}
		} else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1650
			intel_private.driver =
1651
				intel_gtt_chipsets[i].gtt_driver;
1652 1653 1654 1655
			break;
		}
	}

1656
	if (!intel_private.driver)
1657 1658
		return 0;

1659 1660
	intel_private.refcount++;

1661 1662 1663
	if (bridge) {
		bridge->driver = &intel_fake_agp_driver;
		bridge->dev_private_data = &intel_private;
1664
		bridge->dev = bridge_pdev;
1665
	}
1666

1667
	intel_private.bridge_dev = pci_dev_get(bridge_pdev);
1668

1669
	dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1670

1671
	mask = intel_private.driver->dma_mask_size;
1672 1673 1674 1675 1676 1677 1678
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1679 1680 1681
	if (intel_gtt_init() != 0) {
		intel_gmch_remove();

1682
		return 0;
1683
	}
1684

1685 1686
	return 1;
}
1687
EXPORT_SYMBOL(intel_gmch_probe);
1688

1689
struct intel_gtt *intel_gtt_get(void)
1690 1691 1692 1693 1694
{
	return &intel_private.base;
}
EXPORT_SYMBOL(intel_gtt_get);

1695 1696 1697 1698 1699 1700 1701
void intel_gtt_chipset_flush(void)
{
	if (intel_private.driver->chipset_flush)
		intel_private.driver->chipset_flush();
}
EXPORT_SYMBOL(intel_gtt_chipset_flush);

1702
void intel_gmch_remove(void)
1703
{
1704 1705 1706
	if (--intel_private.refcount)
		return;

1707 1708
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1709 1710
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1711
	intel_private.driver = NULL;
1712
}
1713 1714 1715 1716
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");