process.c 10.9 KB
Newer Older
1 2
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

3 4 5 6
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/smp.h>
7
#include <linux/prctl.h>
8 9
#include <linux/slab.h>
#include <linux/sched.h>
10 11
#include <linux/module.h>
#include <linux/pm.h>
12
#include <linux/clockchips.h>
A
Amerigo Wang 已提交
13
#include <linux/random.h>
A
Avi Kivity 已提交
14
#include <linux/user-return-notifier.h>
15 16
#include <linux/dmi.h>
#include <linux/utsname.h>
17 18 19
#include <linux/stackprotector.h>
#include <linux/tick.h>
#include <linux/cpuidle.h>
20
#include <trace/events/power.h>
21
#include <linux/hw_breakpoint.h>
22
#include <asm/cpu.h>
23
#include <asm/apic.h>
24
#include <asm/syscalls.h>
25 26 27
#include <asm/idle.h>
#include <asm/uaccess.h>
#include <asm/i387.h>
28
#include <asm/fpu-internal.h>
29
#include <asm/debugreg.h>
30
#include <asm/nmi.h>
A
Andy Lutomirski 已提交
31
#include <asm/tlbflush.h>
32

T
Thomas Gleixner 已提交
33 34 35 36 37 38 39
/*
 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
 * no more per-task TSS's. The TSS size is kept cacheline-aligned
 * so they are allowed to end up in the .data..cacheline_aligned
 * section. Since TSS's are completely CPU-local, we want them
 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
 */
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
	.x86_tss = {
		.sp0 = (unsigned long)&init_stack + sizeof(init_stack),
#ifdef CONFIG_X86_32
		.ss0 = __KERNEL_DS,
		.ss1 = __KERNEL_CS,
		.io_bitmap_base	= INVALID_IO_BITMAP_OFFSET,
#endif
	 },
#ifdef CONFIG_X86_32
	 /*
	  * Note that the .io_bitmap member must be extra-big. This is because
	  * the CPU will access an additional byte beyond the end of the IO
	  * permission bitmap. The extra byte must be all 1 bits, and must
	  * be within the limit.
	  */
	.io_bitmap		= { [0 ... IO_BITMAP_LONGS] = ~0 },
#endif
};
59
EXPORT_PER_CPU_SYMBOL_GPL(cpu_tss);
T
Thomas Gleixner 已提交
60

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
#ifdef CONFIG_X86_64
static DEFINE_PER_CPU(unsigned char, is_idle);
static ATOMIC_NOTIFIER_HEAD(idle_notifier);

void idle_notifier_register(struct notifier_block *n)
{
	atomic_notifier_chain_register(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_register);

void idle_notifier_unregister(struct notifier_block *n)
{
	atomic_notifier_chain_unregister(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_unregister);
#endif
Z
Zhao Yakui 已提交
77

78
struct kmem_cache *task_xstate_cachep;
S
Sheng Yang 已提交
79
EXPORT_SYMBOL_GPL(task_xstate_cachep);
80

81 82 83 84
/*
 * this gets called so that we can store lazy state into memory and copy the
 * current task into the new thread.
 */
85 86 87
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
{
	*dst = *src;
88

89
	dst->thread.fpu_counter = 0;
90 91 92
	dst->thread.fpu.has_fpu = 0;
	dst->thread.fpu.last_cpu = ~0;
	dst->thread.fpu.state = NULL;
93 94 95 96
	if (tsk_used_math(src)) {
		int err = fpu_alloc(&dst->thread.fpu);
		if (err)
			return err;
97
		fpu_copy(dst, src);
98
	}
99 100 101
	return 0;
}

102
void free_thread_xstate(struct task_struct *tsk)
103
{
104
	fpu_free(&tsk->thread.fpu);
105 106
}

107
void arch_release_task_struct(struct task_struct *tsk)
108
{
109
	free_thread_xstate(tsk);
110 111 112 113 114 115 116
}

void arch_task_cache_init(void)
{
        task_xstate_cachep =
        	kmem_cache_create("task_xstate", xstate_size,
				  __alignof__(union thread_xstate),
V
Vegard Nossum 已提交
117
				  SLAB_PANIC | SLAB_NOTRACK, NULL);
118
	setup_xstate_comp();
119
}
120

121 122 123 124 125 126 127
/*
 * Free current thread data structures etc..
 */
void exit_thread(void)
{
	struct task_struct *me = current;
	struct thread_struct *t = &me->thread;
128
	unsigned long *bp = t->io_bitmap_ptr;
129

130
	if (bp) {
131
		struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
132 133 134 135 136 137 138 139 140

		t->io_bitmap_ptr = NULL;
		clear_thread_flag(TIF_IO_BITMAP);
		/*
		 * Careful, clear this in the TSS too:
		 */
		memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
		t->io_bitmap_max = 0;
		put_cpu();
141
		kfree(bp);
142
	}
143 144

	drop_fpu(me);
145 146 147 148 149 150
}

void flush_thread(void)
{
	struct task_struct *tsk = current;

151
	flush_ptrace_hw_breakpoint(tsk);
152
	memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
153 154 155 156 157
	drop_init_fpu(tsk);
	/*
	 * Free the FPU state for non xsave platforms. They get reallocated
	 * lazily at the first use.
	 */
158
	if (!use_eager_fpu())
159
		free_thread_xstate(tsk);
160 161 162 163
}

static void hard_disable_TSC(void)
{
A
Andy Lutomirski 已提交
164
	cr4_set_bits(X86_CR4_TSD);
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
}

void disable_TSC(void)
{
	preempt_disable();
	if (!test_and_set_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_disable_TSC();
	preempt_enable();
}

static void hard_enable_TSC(void)
{
A
Andy Lutomirski 已提交
181
	cr4_clear_bits(X86_CR4_TSD);
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
}

static void enable_TSC(void)
{
	preempt_disable();
	if (test_and_clear_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_enable_TSC();
	preempt_enable();
}

int get_tsc_mode(unsigned long adr)
{
	unsigned int val;

	if (test_thread_flag(TIF_NOTSC))
		val = PR_TSC_SIGSEGV;
	else
		val = PR_TSC_ENABLE;

	return put_user(val, (unsigned int __user *)adr);
}

int set_tsc_mode(unsigned int val)
{
	if (val == PR_TSC_SIGSEGV)
		disable_TSC();
	else if (val == PR_TSC_ENABLE)
		enable_TSC();
	else
		return -EINVAL;

	return 0;
}

void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
		      struct tss_struct *tss)
{
	struct thread_struct *prev, *next;

	prev = &prev_p->thread;
	next = &next_p->thread;

P
Peter Zijlstra 已提交
228 229 230 231 232 233 234 235 236 237
	if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
	    test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
		unsigned long debugctl = get_debugctlmsr();

		debugctl &= ~DEBUGCTLMSR_BTF;
		if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
			debugctl |= DEBUGCTLMSR_BTF;

		update_debugctlmsr(debugctl);
	}
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260

	if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
	    test_tsk_thread_flag(next_p, TIF_NOTSC)) {
		/* prev and next are different */
		if (test_tsk_thread_flag(next_p, TIF_NOTSC))
			hard_disable_TSC();
		else
			hard_enable_TSC();
	}

	if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
		/*
		 * Copy the relevant range of the IO bitmap.
		 * Normally this is 128 bytes or less:
		 */
		memcpy(tss->io_bitmap, next->io_bitmap_ptr,
		       max(prev->io_bitmap_max, next->io_bitmap_max));
	} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
		/*
		 * Clear any possible leftover bits:
		 */
		memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
	}
A
Avi Kivity 已提交
261
	propagate_user_return_notify(prev_p, next_p);
262 263
}

264 265 266
/*
 * Idle related variables and functions
 */
267
unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
268 269
EXPORT_SYMBOL(boot_option_idle_override);

270
static void (*x86_idle)(void);
271

272 273 274 275 276 277 278 279 280 281
#ifndef CONFIG_SMP
static inline void play_dead(void)
{
	BUG();
}
#endif

#ifdef CONFIG_X86_64
void enter_idle(void)
{
282
	this_cpu_write(is_idle, 1);
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
	atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
}

static void __exit_idle(void)
{
	if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
		return;
	atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
}

/* Called from interrupts to signify idle end */
void exit_idle(void)
{
	/* idle loop has pid 0 */
	if (current->pid)
		return;
	__exit_idle();
}
#endif

T
Thomas Gleixner 已提交
303 304 305 306 307
void arch_cpu_idle_enter(void)
{
	local_touch_nmi();
	enter_idle();
}
308

T
Thomas Gleixner 已提交
309 310 311 312
void arch_cpu_idle_exit(void)
{
	__exit_idle();
}
313

T
Thomas Gleixner 已提交
314 315 316 317
void arch_cpu_idle_dead(void)
{
	play_dead();
}
318

T
Thomas Gleixner 已提交
319 320 321 322 323
/*
 * Called from the generic idle code.
 */
void arch_cpu_idle(void)
{
324
	x86_idle();
325 326
}

327
/*
T
Thomas Gleixner 已提交
328
 * We use this if we don't have any better idle routine..
329 330 331
 */
void default_idle(void)
{
332
	trace_cpu_idle_rcuidle(1, smp_processor_id());
T
Thomas Gleixner 已提交
333
	safe_halt();
334
	trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
335
}
336
#ifdef CONFIG_APM_MODULE
337 338 339
EXPORT_SYMBOL(default_idle);
#endif

340 341
#ifdef CONFIG_XEN
bool xen_set_default_idle(void)
342
{
343
	bool ret = !!x86_idle;
344

345
	x86_idle = default_idle;
346 347 348

	return ret;
}
349
#endif
350 351 352 353 354 355
void stop_this_cpu(void *dummy)
{
	local_irq_disable();
	/*
	 * Remove this CPU:
	 */
356
	set_cpu_online(smp_processor_id(), false);
357 358
	disable_local_APIC();

359 360
	for (;;)
		halt();
361 362
}

363 364
bool amd_e400_c1e_detected;
EXPORT_SYMBOL(amd_e400_c1e_detected);
365

366
static cpumask_var_t amd_e400_c1e_mask;
367

368
void amd_e400_remove_cpu(int cpu)
369
{
370 371
	if (amd_e400_c1e_mask != NULL)
		cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
372 373
}

374
/*
375
 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
376 377 378
 * pending message MSR. If we detect C1E, then we handle it the same
 * way as C3 power states (local apic timer and TSC stop)
 */
379
static void amd_e400_idle(void)
380
{
381
	if (!amd_e400_c1e_detected) {
382 383 384
		u32 lo, hi;

		rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
385

386
		if (lo & K8_INTP_C1E_ACTIVE_MASK) {
387
			amd_e400_c1e_detected = true;
388
			if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
389
				mark_tsc_unstable("TSC halt in AMD C1E");
390
			pr_info("System has AMD C1E enabled\n");
391 392 393
		}
	}

394
	if (amd_e400_c1e_detected) {
395 396
		int cpu = smp_processor_id();

397 398
		if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
			cpumask_set_cpu(cpu, amd_e400_c1e_mask);
399
			/*
400
			 * Force broadcast so ACPI can not interfere.
401
			 */
402 403
			clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
					   &cpu);
404
			pr_info("Switch to broadcast mode on CPU%d\n", cpu);
405 406
		}
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
407

408
		default_idle();
409 410 411 412 413

		/*
		 * The switch back from broadcast mode needs to be
		 * called with interrupts disabled.
		 */
414 415 416
		local_irq_disable();
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
		local_irq_enable();
417 418 419 420
	} else
		default_idle();
}

421
void select_idle_routine(const struct cpuinfo_x86 *c)
422
{
423
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
424
	if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
425
		pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
426
#endif
T
Thomas Gleixner 已提交
427
	if (x86_idle || boot_option_idle_override == IDLE_POLL)
T
Thomas Gleixner 已提交
428 429
		return;

430
	if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
431
		/* E400: APIC timer interrupt does not wake up CPU from C1e */
432
		pr_info("using AMD E400 aware idle routine\n");
433
		x86_idle = amd_e400_idle;
T
Thomas Gleixner 已提交
434
	} else
435
		x86_idle = default_idle;
436 437
}

438
void __init init_amd_e400_c1e_mask(void)
439
{
440
	/* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
441
	if (x86_idle == amd_e400_idle)
442
		zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
443 444
}

445 446
static int __init idle_setup(char *str)
{
447 448 449
	if (!str)
		return -EINVAL;

450
	if (!strcmp(str, "poll")) {
451
		pr_info("using polling idle threads\n");
452
		boot_option_idle_override = IDLE_POLL;
T
Thomas Gleixner 已提交
453
		cpu_idle_poll_ctrl(true);
454
	} else if (!strcmp(str, "halt")) {
Z
Zhao Yakui 已提交
455 456 457 458 459 460 461
		/*
		 * When the boot option of idle=halt is added, halt is
		 * forced to be used for CPU idle. In such case CPU C2/C3
		 * won't be used again.
		 * To continue to load the CPU idle driver, don't touch
		 * the boot_option_idle_override.
		 */
462
		x86_idle = default_idle;
463
		boot_option_idle_override = IDLE_HALT;
464 465 466 467 468 469 470
	} else if (!strcmp(str, "nomwait")) {
		/*
		 * If the boot option of "idle=nomwait" is added,
		 * it means that mwait will be disabled for CPU C2/C3
		 * states. In such case it won't touch the variable
		 * of boot_option_idle_override.
		 */
471
		boot_option_idle_override = IDLE_NOMWAIT;
Z
Zhao Yakui 已提交
472
	} else
473 474 475 476 477 478
		return -1;

	return 0;
}
early_param("idle", idle_setup);

A
Amerigo Wang 已提交
479 480 481 482 483 484 485 486 487 488 489 490 491
unsigned long arch_align_stack(unsigned long sp)
{
	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
		sp -= get_random_int() % 8192;
	return sp & ~0xf;
}

unsigned long arch_randomize_brk(struct mm_struct *mm)
{
	unsigned long range_end = mm->brk + 0x02000000;
	return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
}